1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9 10class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle { 11 def tagBits = VAddrBits - idxBits - 1 12 13 val tag = UInt(tagBits.W) 14 val idx = UInt(idxBits.W) 15 val offset = UInt(1.W) 16 17 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 18 def getTag(x: UInt) = fromUInt(x).tag 19 def getIdx(x: UInt) = fromUInt(x).idx 20 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 21 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 22} 23 24class PredictorResponse extends XSBundle { 25 class UbtbResp extends XSBundle { 26 // the valid bits indicates whether a target is hit 27 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 28 val hits = Vec(PredictWidth, Bool()) 29 val takens = Vec(PredictWidth, Bool()) 30 val notTakens = Vec(PredictWidth, Bool()) 31 val is_RVC = Vec(PredictWidth, Bool()) 32 } 33 class BtbResp extends XSBundle { 34 // the valid bits indicates whether a target is hit 35 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 36 val hits = Vec(PredictWidth, Bool()) 37 val types = Vec(PredictWidth, UInt(2.W)) 38 val isRVC = Vec(PredictWidth, Bool()) 39 } 40 class BimResp extends XSBundle { 41 val ctrs = Vec(PredictWidth, UInt(2.W)) 42 } 43 class TageResp extends XSBundle { 44 // the valid bits indicates whether a prediction is hit 45 val takens = Vec(PredictWidth, Bool()) 46 val hits = Vec(PredictWidth, Bool()) 47 } 48 49 val ubtb = new UbtbResp 50 val btb = new BtbResp 51 val bim = new BimResp 52 val tage = new TageResp 53} 54 55abstract class BasePredictor extends XSModule { 56 val metaLen = 0 57 58 // An implementation MUST extend the IO bundle with a response 59 // and the special input from other predictors, as well as 60 // the metas to store in BRQ 61 abstract class Resp extends XSBundle {} 62 abstract class FromOthers extends XSBundle {} 63 abstract class Meta extends XSBundle {} 64 65 class DefaultBasePredictorIO extends XSBundle { 66 val flush = Input(Bool()) 67 val pc = Flipped(ValidIO(UInt(VAddrBits.W))) 68 val hist = Input(UInt(HistoryLength.W)) 69 val inMask = Input(UInt(PredictWidth.W)) 70 val update = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 71 } 72 73 val io = new DefaultBasePredictorIO 74 75 // circular shifting 76 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 77 val res = Wire(UInt(len.W)) 78 val higher = source << shamt 79 val lower = source >> (len.U - shamt) 80 res := higher | lower 81 res 82 } 83 84 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 85 val res = Wire(UInt(len.W)) 86 val higher = source << (len.U - shamt) 87 val lower = source >> shamt 88 res := higher | lower 89 res 90 } 91} 92 93class BPUStageIO extends XSBundle { 94 val pc = UInt(VAddrBits.W) 95 val mask = UInt(PredictWidth.W) 96 val resp = new PredictorResponse 97 val target = UInt(VAddrBits.W) 98 val brInfo = Vec(PredictWidth, new BranchInfo) 99} 100 101 102abstract class BPUStage extends XSModule { 103 class DefaultIO extends XSBundle { 104 val flush = Input(Bool()) 105 val in = Flipped(Decoupled(new BPUStageIO)) 106 val pred = Decoupled(new BranchPrediction) 107 val out = Decoupled(new BPUStageIO) 108 val predecode = Flipped(ValidIO(new Predecode)) 109 val redirect = Flipped(ValidIO(new Redirect)) 110 val recover = Flipped(ValidIO(new BranchUpdateInfo)) 111 112 } 113 val io = IO(new DefaultIO) 114 115 val predValid = RegInit(false.B) 116 117 io.in.ready := !predValid || io.out.fire() && io.pred.fire() || io.flush 118 119 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 120 121 val inFire = io.in.fire() 122 val inLatch = RegEnable(io.in.bits, inFire) 123 124 val outFire = io.out.fire() 125 126 // Each stage has its own logic to decide 127 // takens, notTakens and target 128 129 val takens = Wire(Vec(PredictWidth, Bool())) 130 val notTakens = Wire(Vec(PredictWidth, Bool())) 131 val jmpIdx = PriorityEncoder(takens) 132 val hasNTBr = (0 until PredictWidth).map(i => i.U <= jmpIdx && notTakens(i)).reduce(_||_) 133 val taken = takens.reduce(_||_) 134 // get the last valid inst 135 // val lastValidPos = MuxCase(0.U, (PredictWidth-1 to 0).map(i => (inLatch.mask(i), i.U))) 136 val lastValidPos = PriorityMux(Reverse(inLatch.mask), (PredictWidth-1 to 0 by -1).map(i => i.U)) 137 val lastHit = Wire(Bool()) 138 val lastIsRVC = Wire(Bool()) 139 // val lastValidPos = WireInit(0.U(log2Up(PredictWidth).W)) 140 // for (i <- 0 until PredictWidth) { 141 // when (inLatch.mask(i)) { lastValidPos := i.U } 142 // } 143 val targetSrc = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 144 val target = Mux(taken, targetSrc(jmpIdx), npc(inLatch.pc, PopCount(inLatch.mask))) 145 146 io.pred.bits <> DontCare 147 io.pred.bits.redirect := target =/= inLatch.target 148 io.pred.bits.taken := taken 149 io.pred.bits.jmpIdx := jmpIdx 150 io.pred.bits.hasNotTakenBrs := hasNTBr 151 io.pred.bits.target := target 152 io.pred.bits.saveHalfRVI := ((lastValidPos === jmpIdx && taken) || !taken ) && !lastIsRVC && lastHit 153 154 io.out.bits <> DontCare 155 io.out.bits.pc := inLatch.pc 156 io.out.bits.mask := inLatch.mask 157 io.out.bits.target := target 158 io.out.bits.resp <> inLatch.resp 159 io.out.bits.brInfo := inLatch.brInfo 160 161 // Default logic 162 // pred.ready not taken into consideration 163 // could be broken 164 when (io.flush) { predValid := false.B } 165 .elsewhen (inFire) { predValid := true.B } 166 .elsewhen (outFire) { predValid := false.B } 167 .otherwise { predValid := predValid } 168 169 io.out.valid := predValid && !io.flush 170 io.pred.valid := predValid && !io.flush 171 172 XSDebug(io.in.fire(), "in:(%d %d) pc=%x, mask=%b, target=%x\n", 173 io.in.valid, io.in.ready, io.in.bits.pc, io.in.bits.mask, io.in.bits.target) 174 XSDebug(io.out.fire(), "out:(%d %d) pc=%x, mask=%b, target=%x\n", 175 io.out.valid, io.out.ready, io.out.bits.pc, io.out.bits.mask, io.out.bits.target) 176 XSDebug("flush=%d\n", io.flush) 177 XSDebug("taken=%d, takens=%b, notTakens=%b, jmpIdx=%d, hasNTBr=%d, lastValidPos=%d, target=%x\n", 178 taken, takens.asUInt, notTakens.asUInt, jmpIdx, hasNTBr, lastValidPos, target) 179 val p = io.pred.bits 180 XSDebug(io.pred.fire(), "outPred: redirect=%d, taken=%d, jmpIdx=%d, hasNTBrs=%d, target=%x, saveHalfRVI=%d\n", 181 p.redirect, p.taken, p.jmpIdx, p.hasNotTakenBrs, p.target, p.saveHalfRVI) 182 XSDebug(io.pred.fire() && p.taken, "outPredTaken: fetchPC:%x, jmpPC:%x\n", 183 inLatch.pc, inLatch.pc + (jmpIdx << 1.U)) 184 XSDebug(io.pred.fire() && p.redirect, "outPred: previous target:%x redirected to %x \n", 185 inLatch.target, p.target) 186 XSDebug(io.pred.fire(), "outPred targetSrc: ") 187 for (i <- 0 until PredictWidth) { 188 XSDebug(false, io.pred.fire(), "(%d):%x ", i.U, targetSrc(i)) 189 } 190 XSDebug(false, io.pred.fire(), "\n") 191} 192 193class BPUStage1 extends BPUStage { 194 195 // 'overrides' default logic 196 // when flush, the prediction should also starts 197 when (inFire) { predValid := true.B } 198 .elsewhen (io.flush) { predValid := false.B } 199 .elsewhen (outFire) { predValid := false.B } 200 .otherwise { predValid := predValid } 201 // io.out.valid := predValid 202 203 // ubtb is accessed with inLatch pc in s1, 204 // so we use io.in instead of inLatch 205 val ubtbResp = io.in.bits.resp.ubtb 206 // the read operation is already masked, so we do not need to mask here 207 takens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && ubtbResp.takens(i))) 208 notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && ubtbResp.notTakens(i))) 209 targetSrc := ubtbResp.targets 210 211 lastIsRVC := ubtbResp.is_RVC(lastValidPos) 212 lastHit := ubtbResp.hits(lastValidPos) 213 214 // resp and brInfo are from the components, 215 // so it does not need to be latched 216 io.out.bits.resp <> io.in.bits.resp 217 io.out.bits.brInfo := io.in.bits.brInfo 218 219 XSDebug(io.pred.fire(), "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n", 220 ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ubtbResp.notTakens.asUInt, ubtbResp.is_RVC.asUInt) 221} 222 223class BPUStage2 extends BPUStage { 224 225 // Use latched response from s1 226 val btbResp = inLatch.resp.btb 227 val bimResp = inLatch.resp.bim 228 takens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.types(i) === BTBtype.B && bimResp.ctrs(i)(1) || btbResp.types(i) =/= BTBtype.B))) 229 notTakens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && btbResp.types(i) === BTBtype.B && !bimResp.ctrs(i)(1))) 230 targetSrc := btbResp.targets 231 232 lastIsRVC := btbResp.isRVC(lastValidPos) 233 lastHit := btbResp.hits(lastValidPos) 234 235 XSDebug(io.pred.fire(), "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n", 236 btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt) 237} 238 239class BPUStage3 extends BPUStage { 240 241 242 io.out.valid := predValid && io.predecode.valid && !io.flush 243 // TAGE has its own pipelines and the 244 // response comes directly from s3, 245 // so we do not use those from inLatch 246 val tageResp = io.in.bits.resp.tage 247 val tageValidTakens = VecInit((0 until PredictWidth).map( i => tageResp.takens(i) && tageResp.hits(i))) 248 249 val pdMask = io.predecode.bits.mask 250 val pds = io.predecode.bits.pd 251 252 val btbHits = inLatch.resp.btb.hits.asUInt 253 val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1))) 254 255 val brs = pdMask & Reverse(Cat(pds.map(_.isBr))) 256 val jals = pdMask & Reverse(Cat(pds.map(_.isJal))) 257 val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr))) 258 val calls = pdMask & Reverse(Cat(pds.map(_.isCall))) 259 val rets = pdMask & Reverse(Cat(pds.map(_.isRet))) 260 val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC))) 261 262 val callIdx = PriorityEncoder(calls) 263 val retIdx = PriorityEncoder(rets) 264 265 //RAS 266 val ras = Module(new RAS) 267 ras.io <> DontCare 268 ras.io.pc.bits := inLatch.pc 269 ras.io.pc.valid := io.out.fire()//predValid 270 ras.io.is_ret := rets.orR && (retIdx === jmpIdx) && io.predecode.valid 271 ras.io.callIdx.valid := calls.orR && (callIdx === jmpIdx) && io.predecode.valid 272 ras.io.callIdx.bits := callIdx 273 ras.io.isRVC := (calls & RVCs).orR //TODO: this is ugly 274 ras.io.redirect := io.redirect 275 ras.io.recover := io.recover 276 277 for(i <- 0 until PredictWidth){ 278 io.out.bits.brInfo(i).rasSp := ras.io.branchInfo.rasSp 279 io.out.bits.brInfo(i).rasTopCtr := ras.io.branchInfo.rasTopCtr 280 } 281 282 val brTakens = 283 if (EnableBPD) { 284 brs & Reverse(Cat((0 until PredictWidth).map(i => tageValidTakens(i)))) 285 } else { 286 brs & Reverse(Cat((0 until PredictWidth).map(i => bimTakens(i)))) 287 } 288 289 // predict taken only if btb has a target 290 takens := VecInit((0 until PredictWidth).map(i => (brTakens(i) || jalrs(i)) && btbHits(i) || jals(i)|| rets(i))) 291 // Whether should we count in branches that are not recorded in btb? 292 // PS: Currently counted in. Whenever tage does not provide a valid 293 // taken prediction, the branch is counted as a not taken branch 294 notTakens := (if (EnableBPD) { VecInit((0 until PredictWidth).map(i => brs(i) && !tageValidTakens(i)))} 295 else { VecInit((0 until PredictWidth).map(i => brs(i) && !bimTakens(i)))}) 296 targetSrc := inLatch.resp.btb.targets 297 when(ras.io.is_ret && ras.io.out.valid){targetSrc(retIdx) := ras.io.out.bits.target} 298 lastIsRVC := pds(lastValidPos).isRVC 299 when (lastValidPos === 1.U) { 300 lastHit := pdMask(1) | 301 !pdMask(0) & !pdMask(1) | 302 pdMask(0) & !pdMask(1) & (pds(0).isRVC | !io.predecode.bits.isFetchpcEqualFirstpc) 303 }.elsewhen (lastValidPos > 0.U) { 304 lastHit := pdMask(lastValidPos) | 305 !pdMask(lastValidPos - 1.U) & !pdMask(lastValidPos) | 306 pdMask(lastValidPos - 1.U) & !pdMask(lastValidPos) & pds(lastValidPos - 1.U).isRVC 307 }.otherwise { 308 lastHit := pdMask(0) | !pdMask(0) & !pds(0).isRVC 309 } 310 311 // Wrap tage resp and tage meta in 312 // This is ugly 313 io.out.bits.resp.tage <> io.in.bits.resp.tage 314 for (i <- 0 until PredictWidth) { 315 io.out.bits.brInfo(i).tageMeta := io.in.bits.brInfo(i).tageMeta 316 } 317 318 XSDebug(io.predecode.valid, "predecode: pc:%x, mask:%b\n", inLatch.pc, io.predecode.bits.mask) 319 for (i <- 0 until PredictWidth) { 320 val p = io.predecode.bits.pd(i) 321 XSDebug(io.predecode.valid && io.predecode.bits.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n", 322 i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType) 323 } 324} 325 326trait BranchPredictorComponents extends HasXSParameter { 327 val ubtb = Module(new MicroBTB) 328 val btb = Module(new BTB) 329 val bim = Module(new BIM) 330 val tage = (if(EnableBPD) { Module(new Tage) } 331 else { Module(new FakeTage) }) 332 val preds = Seq(ubtb, btb, bim, tage) 333 preds.map(_.io := DontCare) 334} 335 336class BPUReq extends XSBundle { 337 val pc = UInt(VAddrBits.W) 338 val hist = UInt(HistoryLength.W) 339 val inMask = UInt(PredictWidth.W) 340} 341 342class BranchUpdateInfoWithHist extends XSBundle { 343 val ui = new BranchUpdateInfo 344 val hist = UInt(HistoryLength.W) 345} 346 347object BranchUpdateInfoWithHist { 348 def apply (brInfo: BranchUpdateInfo, hist: UInt) = { 349 val b = Wire(new BranchUpdateInfoWithHist) 350 b.ui <> brInfo 351 b.hist := hist 352 b 353 } 354} 355 356abstract class BaseBPU extends XSModule with BranchPredictorComponents{ 357 val io = IO(new Bundle() { 358 // from backend 359 val redirect = Flipped(ValidIO(new Redirect)) 360 val recover = Flipped(ValidIO(new BranchUpdateInfo)) 361 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 362 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 363 // from ifu, frontend redirect 364 val flush = Input(Vec(3, Bool())) 365 // from if1 366 val in = Flipped(ValidIO(new BPUReq)) 367 // to if2/if3/if4 368 val out = Vec(3, Decoupled(new BranchPrediction)) 369 // from if4 370 val predecode = Flipped(ValidIO(new Predecode)) 371 // to if4, some bpu info used for updating 372 val branchInfo = Decoupled(Vec(PredictWidth, new BranchInfo)) 373 }) 374 375 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 376 377 preds.map(_.io.update <> io.outOfOrderBrInfo) 378 tage.io.update <> io.inOrderBrInfo 379 380 val s1 = Module(new BPUStage1) 381 val s2 = Module(new BPUStage2) 382 val s3 = Module(new BPUStage3) 383 384 s1.io.flush := io.flush(0) 385 s2.io.flush := io.flush(1) 386 s3.io.flush := io.flush(2) 387 388 s1.io.in <> DontCare 389 s2.io.in <> s1.io.out 390 s3.io.in <> s2.io.out 391 392 io.out(0) <> s1.io.pred 393 io.out(1) <> s2.io.pred 394 io.out(2) <> s3.io.pred 395 396 s1.io.predecode <> DontCare 397 s2.io.predecode <> DontCare 398 s3.io.predecode <> io.predecode 399 400 io.branchInfo.valid := s3.io.out.valid 401 io.branchInfo.bits := s3.io.out.bits.brInfo 402 s3.io.out.ready := io.branchInfo.ready 403 404 s1.io.recover <> DontCare 405 s1.io.redirect <> DontCare 406 s2.io.redirect <> DontCare 407 s2.io.recover <> DontCare 408 s3.io.redirect <> io.redirect 409 s3.io.recover <> io.recover 410 411 XSDebug(io.branchInfo.fire(), "branchInfo sent!\n") 412 for (i <- 0 until PredictWidth) { 413 val b = io.branchInfo.bits(i) 414 XSDebug(io.branchInfo.fire(), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, bimCtr:%d\n", 415 i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.bimCtr) 416 val t = b.tageMeta 417 XSDebug(io.branchInfo.fire(), " tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n", 418 t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits) 419 } 420 val debug_verbose = false 421} 422 423 424class FakeBPU extends BaseBPU { 425 io.out.foreach(i => { 426 // Provide not takens 427 i.valid := true.B 428 i.bits <> DontCare 429 i.bits.redirect := false.B 430 }) 431 io.branchInfo <> DontCare 432} 433 434class BPU extends BaseBPU { 435 436 //**********************Stage 1****************************// 437 val s1_fire = s1.io.in.fire() 438 val s1_resp_in = Wire(new PredictorResponse) 439 val s1_brInfo_in = Wire(Vec(PredictWidth, new BranchInfo)) 440 441 s1_resp_in.tage := DontCare 442 s1_brInfo_in := DontCare 443 444 val s1_inLatch = RegEnable(io.in, s1_fire) 445 ubtb.io.flush := io.flush(0) // TODO: fix this 446 ubtb.io.pc.valid := s1_inLatch.valid 447 ubtb.io.pc.bits := s1_inLatch.bits.pc 448 ubtb.io.inMask := s1_inLatch.bits.inMask 449 450 451 452 // Wrap ubtb response into resp_in and brInfo_in 453 s1_resp_in.ubtb <> ubtb.io.out 454 for (i <- 0 until PredictWidth) { 455 s1_brInfo_in(i).ubtbWriteWay := ubtb.io.uBTBBranchInfo.writeWay(i) 456 s1_brInfo_in(i).ubtbHits := ubtb.io.uBTBBranchInfo.hits(i) 457 } 458 459 btb.io.flush := io.flush(0) // TODO: fix this 460 btb.io.pc.valid := io.in.valid 461 btb.io.pc.bits := io.in.bits.pc 462 btb.io.inMask := io.in.bits.inMask 463 464 465 466 // Wrap btb response into resp_in and brInfo_in 467 s1_resp_in.btb <> btb.io.resp 468 for (i <- 0 until PredictWidth) { 469 s1_brInfo_in(i).btbWriteWay := btb.io.meta.writeWay(i) 470 s1_brInfo_in(i).btbHitJal := btb.io.meta.hitJal(i) 471 } 472 473 bim.io.flush := io.flush(0) // TODO: fix this 474 bim.io.pc.valid := io.in.valid 475 bim.io.pc.bits := io.in.bits.pc 476 bim.io.inMask := io.in.bits.inMask 477 478 479 // Wrap bim response into resp_in and brInfo_in 480 s1_resp_in.bim <> bim.io.resp 481 for (i <- 0 until PredictWidth) { 482 s1_brInfo_in(i).bimCtr := bim.io.meta.ctrs(i) 483 } 484 485 486 s1.io.in.valid := io.in.valid 487 s1.io.in.bits.pc := io.in.bits.pc 488 s1.io.in.bits.mask := io.in.bits.inMask 489 s1.io.in.bits.target := npc(io.in.bits.pc, PopCount(io.in.bits.inMask)) // Deault target npc 490 s1.io.in.bits.resp <> s1_resp_in 491 s1.io.in.bits.brInfo <> s1_brInfo_in 492 493 //**********************Stage 2****************************// 494 tage.io.flush := io.flush(1) // TODO: fix this 495 tage.io.pc.valid := s1.io.out.fire() 496 tage.io.pc.bits := s1.io.out.bits.pc // PC from s1 497 tage.io.hist := io.in.bits.hist // The inst is from s1 498 tage.io.inMask := s1.io.out.bits.mask 499 tage.io.s3Fire := s3.io.in.fire() // Tell tage to march 1 stage 500 tage.io.bim <> s1.io.out.bits.resp.bim // Use bim results from s1 501 502 //**********************Stage 3****************************// 503 // Wrap tage response and meta into s3.io.in.bits 504 // This is ugly 505 506 s3.io.in.bits.resp.tage <> tage.io.resp 507 for (i <- 0 until PredictWidth) { 508 s3.io.in.bits.brInfo(i).tageMeta := tage.io.meta(i) 509 } 510 511 if (debug_verbose) { 512 val uo = ubtb.io.out 513 XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, uo.notTakens.asUInt) 514 val bio = bim.io.resp 515 XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt) 516 val bo = btb.io.resp 517 XSDebug("debug: btb hits:%b\n", bo.hits.asUInt) 518 } 519 520} 521