xref: /XiangShan/src/main/scala/xiangshan/frontend/BPU.scala (revision 3b2baa386b18d41a98534ed38d823aa8b6b76e5c)
1package xiangshan.frontend
2
3import chisel3._
4import chisel3.util._
5import utils._
6import xiangshan._
7import xiangshan.backend.ALUOpType
8import xiangshan.backend.JumpOpType
9
10trait HasBPUParameter extends HasXSParameter {
11  val BPUDebug = false
12  val EnableCFICommitLog = true
13  val EnbaleCFIPredLog = true
14  val EnableBPUTimeRecord = EnableCFICommitLog || EnbaleCFIPredLog
15}
16
17class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle {
18  def tagBits = VAddrBits - idxBits - 1
19
20  val tag = UInt(tagBits.W)
21  val idx = UInt(idxBits.W)
22  val offset = UInt(1.W)
23
24  def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this)
25  def getTag(x: UInt) = fromUInt(x).tag
26  def getIdx(x: UInt) = fromUInt(x).idx
27  def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0)
28  def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks))
29}
30
31class PredictorResponse extends XSBundle {
32  class UbtbResp extends XSBundle {
33  // the valid bits indicates whether a target is hit
34    val targets = Vec(PredictWidth, UInt(VAddrBits.W))
35    val hits = Vec(PredictWidth, Bool())
36    val takens = Vec(PredictWidth, Bool())
37    val brMask = Vec(PredictWidth, Bool())
38    val is_RVC = Vec(PredictWidth, Bool())
39  }
40  class BtbResp extends XSBundle {
41  // the valid bits indicates whether a target is hit
42    val targets = Vec(PredictWidth, UInt(VAddrBits.W))
43    val hits = Vec(PredictWidth, Bool())
44    val types = Vec(PredictWidth, UInt(2.W))
45    val isRVC = Vec(PredictWidth, Bool())
46  }
47  class BimResp extends XSBundle {
48    val ctrs = Vec(PredictWidth, UInt(2.W))
49  }
50  class TageResp extends XSBundle {
51  // the valid bits indicates whether a prediction is hit
52    val takens = Vec(PredictWidth, Bool())
53    val hits = Vec(PredictWidth, Bool())
54  }
55  class LoopResp extends XSBundle {
56    val exit = Vec(PredictWidth, Bool())
57  }
58
59  val ubtb = new UbtbResp
60  val btb = new BtbResp
61  val bim = new BimResp
62  val tage = new TageResp
63  val loop = new LoopResp
64}
65
66trait PredictorUtils {
67  // circular shifting
68  def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = {
69    val res = Wire(UInt(len.W))
70    val higher = source << shamt
71    val lower = source >> (len.U - shamt)
72    res := higher | lower
73    res
74  }
75
76  def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = {
77    val res = Wire(UInt(len.W))
78    val higher = source << (len.U - shamt)
79    val lower = source >> shamt
80    res := higher | lower
81    res
82  }
83
84  // To be verified
85  def satUpdate(old: UInt, len: Int, taken: Bool): UInt = {
86    val oldSatTaken = old === ((1 << len)-1).U
87    val oldSatNotTaken = old === 0.U
88    Mux(oldSatTaken && taken, ((1 << len)-1).U,
89      Mux(oldSatNotTaken && !taken, 0.U,
90        Mux(taken, old + 1.U, old - 1.U)))
91  }
92
93  def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = {
94    val oldSatTaken = old === ((1 << (len-1))-1).S
95    val oldSatNotTaken = old === (-(1 << (len-1))).S
96    Mux(oldSatTaken && taken, ((1 << (len-1))-1).S,
97      Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S,
98        Mux(taken, old + 1.S, old - 1.S)))
99  }
100}
101abstract class BasePredictor extends XSModule
102  with HasBPUParameter with HasIFUConst with PredictorUtils {
103  val metaLen = 0
104
105  // An implementation MUST extend the IO bundle with a response
106  // and the special input from other predictors, as well as
107  // the metas to store in BRQ
108  abstract class Resp extends XSBundle {}
109  abstract class FromOthers extends XSBundle {}
110  abstract class Meta extends XSBundle {}
111
112  class DefaultBasePredictorIO extends XSBundle {
113    val flush = Input(Bool())
114    val pc = Flipped(ValidIO(UInt(VAddrBits.W)))
115    val hist = Input(UInt(HistoryLength.W))
116    val inMask = Input(UInt(PredictWidth.W))
117    val update = Flipped(ValidIO(new BranchUpdateInfoWithHist))
118    val outFire = Input(Bool())
119  }
120
121  val io = new DefaultBasePredictorIO
122
123  val debug = false
124}
125
126class BPUStageIO extends XSBundle {
127  val pc = UInt(VAddrBits.W)
128  val mask = UInt(PredictWidth.W)
129  val resp = new PredictorResponse
130  // val target = UInt(VAddrBits.W)
131  val brInfo = Vec(PredictWidth, new BranchInfo)
132  // val saveHalfRVI = Bool()
133}
134
135
136abstract class BPUStage extends XSModule with HasBPUParameter with HasIFUConst {
137  class DefaultIO extends XSBundle {
138    val flush = Input(Bool())
139    val in = Input(new BPUStageIO)
140    val inFire = Input(Bool())
141    val pred = Output(new BranchPrediction) // to ifu
142    val out = Output(new BPUStageIO)        // to the next stage
143    val outFire = Input(Bool())
144
145    val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W))
146    val debug_histPtr = Input(UInt((if (BPUDebug) (ExtHistoryLength) else 0).W))
147  }
148  val io = IO(new DefaultIO)
149
150  def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U)
151
152  val inLatch = RegEnable(io.in, io.inFire)
153
154  // Each stage has its own logic to decide
155  // takens, notTakens and target
156
157  val takens = Wire(Vec(PredictWidth, Bool()))
158  // val notTakens = Wire(Vec(PredictWidth, Bool()))
159  val brMask = Wire(Vec(PredictWidth, Bool()))
160  val jalMask = Wire(Vec(PredictWidth, Bool()))
161
162  val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W)))
163
164  val firstBankHasHalfRVI = Wire(Bool())
165  val lastBankHasHalfRVI = Wire(Bool())
166  val lastBankHasInst = WireInit(inLatch.mask(PredictWidth-1, bankWidth).orR)
167
168  io.pred <> DontCare
169  io.pred.takens := takens
170  io.pred.brMask := brMask
171  io.pred.jalMask := jalMask
172  io.pred.targets := targets
173  io.pred.firstBankHasHalfRVI := firstBankHasHalfRVI
174  io.pred.lastBankHasHalfRVI  := lastBankHasHalfRVI
175
176  io.out <> DontCare
177  io.out.pc := inLatch.pc
178  io.out.mask := inLatch.mask
179  io.out.resp <> inLatch.resp
180  io.out.brInfo := inLatch.brInfo
181  (0 until PredictWidth).map(i => io.out.brInfo(i).sawNotTakenBranch := io.pred.sawNotTakenBr(i))
182
183  if (BPUDebug) {
184    val jmpIdx = io.pred.jmpIdx
185    val taken  = io.pred.taken
186    val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc))
187    XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask)
188    XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask)
189    XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, firstHasHalfRVI=%d, lastHasHalfRVI=%d\n",
190      io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, firstBankHasHalfRVI, lastBankHasHalfRVI)
191    XSDebug("flush=%d\n", io.flush)
192    val p = io.pred
193  }
194}
195
196class BPUStage1 extends BPUStage {
197
198  // ubtb is accessed with inLatch pc in s1,
199  // so we use io.in instead of inLatch
200  val ubtbResp = io.in.resp.ubtb
201  // the read operation is already masked, so we do not need to mask here
202  takens    := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && ubtbResp.takens(i))).asUInt
203  // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i)))
204  brMask := ubtbResp.brMask
205  jalMask := DontCare
206  targets := ubtbResp.targets
207
208  firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, ubtbResp.hits(bankWidth-1) && !ubtbResp.is_RVC(bankWidth-1) && inLatch.mask(bankWidth-1))
209  lastBankHasHalfRVI  := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && inLatch.mask(PredictWidth-1)
210
211  // resp and brInfo are from the components,
212  // so it does not need to be latched
213  io.out.resp <> io.in.resp
214  io.out.brInfo := io.in.brInfo
215
216  if (BPUDebug) {
217    XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n",
218      ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt)
219  }
220  if (EnableBPUTimeRecord) {
221    io.out.brInfo.map(_.debug_ubtb_cycle := GTimer())
222  }
223}
224
225class BPUStage2 extends BPUStage {
226  // Use latched response from s1
227  val btbResp = inLatch.resp.btb
228  val bimResp = inLatch.resp.bim
229  takens    := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.types(i) === BTBtype.B && bimResp.ctrs(i)(1) || btbResp.types(i) =/= BTBtype.B))).asUInt
230  targets := btbResp.targets
231  brMask  := VecInit(btbResp.types.map(_ === BTBtype.B)).asUInt
232  jalMask := DontCare
233
234  firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, btbResp.hits(bankWidth-1) && !btbResp.isRVC(bankWidth-1) && inLatch.mask(bankWidth-1))
235  lastBankHasHalfRVI  := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && inLatch.mask(PredictWidth-1)
236
237  if (BPUDebug) {
238    XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n",
239      btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt)
240  }
241  if (EnableBPUTimeRecord) {
242    io.out.brInfo.map(_.debug_btb_cycle := GTimer())
243  }
244}
245
246class BPUStage3 extends BPUStage {
247  class S3IO extends DefaultIO {
248    val predecode = Input(new Predecode)
249    val realMask = Input(UInt(PredictWidth.W))
250    val prevHalf = Input(new PrevHalfInstr)
251    val recover =  Flipped(ValidIO(new BranchUpdateInfo))
252  }
253  override val io = new S3IO
254  // TAGE has its own pipelines and the
255  // response comes directly from s3,
256  // so we do not use those from inLatch
257  val tageResp = io.in.resp.tage
258  val tageTakens = tageResp.takens
259
260  val loopResp = io.in.resp.loop.exit
261
262  // realMask is in it
263  val pdMask = io.predecode.mask
264  val pds    = io.predecode.pd
265
266  val btbResp   = inLatch.resp.btb
267  val btbHits   = btbResp.hits.asUInt
268  val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1)))
269
270  val brs   = pdMask & Reverse(Cat(pds.map(_.isBr)))
271  val jals  = pdMask & Reverse(Cat(pds.map(_.isJal)))
272  val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr)))
273  val calls = pdMask & Reverse(Cat(pds.map(_.isCall)))
274  val rets  = pdMask & Reverse(Cat(pds.map(_.isRet)))
275  val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC)))
276
277  val callIdx = PriorityEncoder(calls)
278  val retIdx  = PriorityEncoder(rets)
279
280  val brPred = (if(EnableBPD) tageTakens else bimTakens)
281  val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 1.U(1.W))))
282  val prevHalfTaken = io.prevHalf.valid && io.prevHalf.taken
283  val brTakens = VecInit((0 until PredictWidth).map(i => brs(i) && (brPred(i) || (if (i == 0) prevHalfTaken else false.B)) && !loopRes(i)))
284
285  // predict taken only if btb has a target, jal targets will be provided by IFU
286  takens := VecInit((0 until PredictWidth).map(i => (brTakens(i) || jalrs(i)) && btbHits(i) || jals(i)))
287
288  // we should provide the prediction for the first half RVI of the end of a fetch packet
289  // branch taken information would be lost in the prediction of the next packet,
290  // so we preserve this information here
291  when (firstBankHasHalfRVI && btbResp.types(bankWidth-1) === BTBtype.B) {
292    takens(bankWidth-1) := brPred(bankWidth-1) && !loopRes(bankWidth-1)
293  }
294  when (lastBankHasHalfRVI && btbResp.types(PredictWidth-1) === BTBtype.B) {
295    takens(PredictWidth-1) := brPred(PredictWidth-1) && !loopRes(PredictWidth-1)
296  }
297
298  targets := inLatch.resp.btb.targets
299
300  // targets would be lost as well, since it is from btb
301  // unless it is a ret, which target is from ras
302  when (prevHalfTaken && !rets(0)) {
303    targets(0) := io.prevHalf.target
304  }
305  brMask  := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool())))
306  jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool())))
307
308  firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, io.realMask(bankWidth-1) && !pdMask(bankWidth-1))
309  lastBankHasHalfRVI  := io.realMask(PredictWidth-1) && !pdMask(PredictWidth-1)
310
311  //RAS
312  if(EnableRAS){
313    val ras = Module(new RAS)
314    ras.io <> DontCare
315    ras.io.pc.bits := bankAligned(inLatch.pc)
316    ras.io.pc.valid := io.outFire//predValid
317    ras.io.is_ret := rets.orR  && (retIdx === io.pred.jmpIdx)
318    ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx)
319    ras.io.callIdx.bits := callIdx
320    ras.io.isRVC := (calls & RVCs).orR   //TODO: this is ugly
321    ras.io.isLastHalfRVI := io.predecode.hasLastHalfRVI
322    ras.io.recover := io.recover
323
324    for(i <- 0 until PredictWidth){
325      io.out.brInfo(i).rasSp :=  ras.io.branchInfo.rasSp
326      io.out.brInfo(i).rasTopCtr := ras.io.branchInfo.rasTopCtr
327      io.out.brInfo(i).rasToqAddr := ras.io.branchInfo.rasToqAddr
328    }
329    takens := VecInit((0 until PredictWidth).map(i => {
330      ((brTakens(i) || jalrs(i)) && btbHits(i)) ||
331          jals(i) ||
332          (!ras.io.out.bits.specEmpty && rets(i)) ||
333          (ras.io.out.bits.specEmpty && btbHits(i))
334      }
335    ))
336    when(ras.io.is_ret && ras.io.out.valid){
337      targets(retIdx) :=  ras.io.out.bits.target
338    }
339  }
340
341  // Wrap tage resp and tage meta in
342  // This is ugly
343  io.out.resp.tage <> io.in.resp.tage
344  io.out.resp.loop <> io.in.resp.loop
345  for (i <- 0 until PredictWidth) {
346    io.out.brInfo(i).tageMeta := io.in.brInfo(i).tageMeta
347    io.out.brInfo(i).specCnt  := io.in.brInfo(i).specCnt
348  }
349
350  if (BPUDebug) {
351    XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, io.predecode.mask)
352    for (i <- 0 until PredictWidth) {
353      val p = io.predecode.pd(i)
354      XSDebug(io.inFire && io.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n",
355        i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType)
356    }
357  }
358
359  if (EnbaleCFIPredLog) {
360    val out = io.out
361    XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)}) histPtr(${io.debug_histPtr})\n")
362  }
363
364  if (EnableBPUTimeRecord) {
365    io.out.brInfo.map(_.debug_tage_cycle := GTimer())
366  }
367}
368
369trait BranchPredictorComponents extends HasXSParameter {
370  val ubtb = Module(new MicroBTB)
371  val btb = Module(new BTB)
372  val bim = Module(new BIM)
373  val tage = (if(EnableBPD) { Module(new Tage) }
374              else          { Module(new FakeTage) })
375  val loop = Module(new LoopPredictor)
376  val preds = Seq(ubtb, btb, bim, tage, loop)
377  preds.map(_.io := DontCare)
378}
379
380class BPUReq extends XSBundle {
381  val pc = UInt(VAddrBits.W)
382  val hist = UInt(HistoryLength.W)
383  val inMask = UInt(PredictWidth.W)
384  val histPtr = UInt(log2Up(ExtHistoryLength).W) // only for debug
385}
386
387class BranchUpdateInfoWithHist extends XSBundle {
388  val ui = new BranchUpdateInfo
389  val hist = UInt(HistoryLength.W)
390}
391
392object BranchUpdateInfoWithHist {
393  def apply (brInfo: BranchUpdateInfo, hist: UInt) = {
394    val b = Wire(new BranchUpdateInfoWithHist)
395    b.ui <> brInfo
396    b.hist := hist
397    b
398  }
399}
400
401abstract class BaseBPU extends XSModule with BranchPredictorComponents with HasBPUParameter{
402  val io = IO(new Bundle() {
403    // from backend
404    val inOrderBrInfo    = Flipped(ValidIO(new BranchUpdateInfoWithHist))
405    val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist))
406    // from ifu, frontend redirect
407    val flush = Input(Vec(3, Bool()))
408    // from if1
409    val in = Input(new BPUReq)
410    val inFire = Input(Vec(4, Bool()))
411    // to if2/if3/if4
412    val out = Vec(3, Output(new BranchPrediction))
413    // from if4
414    val predecode = Input(new Predecode)
415    val realMask = Input(UInt(PredictWidth.W))
416    val prevHalf = Input(new PrevHalfInstr)
417    // to if4, some bpu info used for updating
418    val branchInfo = Output(Vec(PredictWidth, new BranchInfo))
419  })
420
421  def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U)
422
423  preds.map(_.io.update <> io.outOfOrderBrInfo)
424  tage.io.update <> io.inOrderBrInfo
425
426  val s1 = Module(new BPUStage1)
427  val s2 = Module(new BPUStage2)
428  val s3 = Module(new BPUStage3)
429
430  val s1_fire = io.inFire(0)
431  val s2_fire = io.inFire(1)
432  val s3_fire = io.inFire(2)
433  val s4_fire = io.inFire(3)
434
435  s1.io.flush := io.flush(0)
436  s2.io.flush := io.flush(1)
437  s3.io.flush := io.flush(2)
438
439  s1.io.in <> DontCare
440  s2.io.in <> s1.io.out
441  s3.io.in <> s2.io.out
442
443  s1.io.inFire := s1_fire
444  s2.io.inFire := s2_fire
445  s3.io.inFire := s3_fire
446
447  s1.io.outFire := s2_fire
448  s2.io.outFire := s3_fire
449  s3.io.outFire := s4_fire
450
451  io.out(0) <> s1.io.pred
452  io.out(1) <> s2.io.pred
453  io.out(2) <> s3.io.pred
454
455  s3.io.predecode <> io.predecode
456
457  s3.io.realMask := io.realMask
458
459  s3.io.prevHalf := io.prevHalf
460
461  io.branchInfo := s3.io.out.brInfo
462
463  s3.io.recover.valid <> io.inOrderBrInfo.valid
464  s3.io.recover.bits <> io.inOrderBrInfo.bits.ui
465
466  if (BPUDebug) {
467    XSDebug(io.inFire(3), "branchInfo sent!\n")
468    for (i <- 0 until PredictWidth) {
469      val b = io.branchInfo(i)
470      XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, btbHitJal:%d, bimCtr:%d, fetchIdx:%d\n",
471        i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.btbHitJal, b.bimCtr, b.fetchIdx)
472      val t = b.tageMeta
473      XSDebug(io.inFire(3), "  tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n",
474        t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits)
475    }
476  }
477  val debug_verbose = false
478}
479
480
481class FakeBPU extends BaseBPU {
482  io.out.foreach(i => {
483    // Provide not takens
484    i <> DontCare
485    i.takens := 0.U
486  })
487  io.branchInfo <> DontCare
488}
489
490class BPU extends BaseBPU {
491
492  //**********************Stage 1****************************//
493
494  val s1_resp_in = Wire(new PredictorResponse)
495  val s1_brInfo_in = Wire(Vec(PredictWidth, new BranchInfo))
496
497  s1_resp_in.tage := DontCare
498  s1_resp_in.loop := DontCare
499  s1_brInfo_in    := DontCare
500  (0 until PredictWidth).foreach(i => s1_brInfo_in(i).fetchIdx := i.U)
501
502  val s1_inLatch = RegEnable(io.in, s1_fire)
503  ubtb.io.flush := io.flush(0) // TODO: fix this
504  ubtb.io.pc.valid := s2_fire
505  ubtb.io.pc.bits := s1_inLatch.pc
506  ubtb.io.inMask := s1_inLatch.inMask
507
508
509
510  // Wrap ubtb response into resp_in and brInfo_in
511  s1_resp_in.ubtb <> ubtb.io.out
512  for (i <- 0 until PredictWidth) {
513    s1_brInfo_in(i).ubtbWriteWay := ubtb.io.uBTBBranchInfo.writeWay(i)
514    s1_brInfo_in(i).ubtbHits := ubtb.io.uBTBBranchInfo.hits(i)
515  }
516
517  btb.io.flush := io.flush(0) // TODO: fix this
518  btb.io.pc.valid := s1_fire
519  btb.io.pc.bits := io.in.pc
520  btb.io.inMask := io.in.inMask
521
522
523
524  // Wrap btb response into resp_in and brInfo_in
525  s1_resp_in.btb <> btb.io.resp
526  for (i <- 0 until PredictWidth) {
527    s1_brInfo_in(i).btbWriteWay := btb.io.meta.writeWay(i)
528    s1_brInfo_in(i).btbHitJal   := btb.io.meta.hitJal(i)
529  }
530
531  bim.io.flush := io.flush(0) // TODO: fix this
532  bim.io.pc.valid := s1_fire
533  bim.io.pc.bits := io.in.pc
534  bim.io.inMask := io.in.inMask
535
536
537  // Wrap bim response into resp_in and brInfo_in
538  s1_resp_in.bim <> bim.io.resp
539  for (i <- 0 until PredictWidth) {
540    s1_brInfo_in(i).bimCtr := bim.io.meta.ctrs(i)
541  }
542
543
544  s1.io.inFire := s1_fire
545  s1.io.in.pc := io.in.pc
546  s1.io.in.mask := io.in.inMask
547  s1.io.in.resp <> s1_resp_in
548  s1.io.in.brInfo <> s1_brInfo_in
549
550  val s1_hist = RegEnable(io.in.hist, enable=s1_fire)
551  val s2_hist = RegEnable(s1_hist, enable=s2_fire)
552  val s3_hist = RegEnable(s2_hist, enable=s3_fire)
553
554  s1.io.debug_hist := s1_hist
555  s2.io.debug_hist := s2_hist
556  s3.io.debug_hist := s3_hist
557
558  val s1_histPtr = RegEnable(io.in.histPtr, enable=s1_fire)
559  val s2_histPtr = RegEnable(s1_histPtr, enable=s2_fire)
560  val s3_histPtr = RegEnable(s2_histPtr, enable=s3_fire)
561
562  s1.io.debug_histPtr := s1_histPtr
563  s2.io.debug_histPtr := s2_histPtr
564  s3.io.debug_histPtr := s3_histPtr
565
566  //**********************Stage 2****************************//
567  tage.io.flush := io.flush(1) // TODO: fix this
568  tage.io.pc.valid := s2_fire
569  tage.io.pc.bits := s2.io.in.pc // PC from s1
570  tage.io.hist := s1_hist // The inst is from s1
571  tage.io.inMask := s2.io.in.mask
572  tage.io.s3Fire := s3_fire // Tell tage to march 1 stage
573  tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1
574
575  //**********************Stage 3****************************//
576  // Wrap tage response and meta into s3.io.in.bits
577  // This is ugly
578
579  loop.io.flush := io.flush(2)
580  loop.io.pc.valid := s3_fire
581  loop.io.pc.bits := s3.io.in.pc
582  loop.io.inMask := s3.io.in.mask
583  loop.io.outFire := s4_fire
584  loop.io.respIn.taken := s3.io.pred.taken
585  loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx
586
587
588  s3.io.in.resp.tage <> tage.io.resp
589  s3.io.in.resp.loop <> loop.io.resp
590  for (i <- 0 until PredictWidth) {
591    s3.io.in.brInfo(i).tageMeta := tage.io.meta(i)
592    s3.io.in.brInfo(i).specCnt := loop.io.meta.specCnts(i)
593  }
594
595  if (BPUDebug) {
596    if (debug_verbose) {
597      val uo = ubtb.io.out
598      XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt)
599      val bio = bim.io.resp
600      XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt)
601      val bo = btb.io.resp
602      XSDebug("debug: btb hits:%b\n", bo.hits.asUInt)
603    }
604  }
605
606
607
608  if (EnableCFICommitLog) {
609    val buValid = io.inOrderBrInfo.valid
610    val buinfo  = io.inOrderBrInfo.bits.ui
611    val pd = buinfo.pd
612    val tage_cycle = buinfo.brInfo.debug_tage_cycle
613    XSDebug(buValid, p"cfi_update: isBr(${pd.isBr}) pc(${Hexadecimal(buinfo.pc)}) taken(${buinfo.taken}) mispred(${buinfo.isMisPred}) cycle($tage_cycle) hist(${Hexadecimal(io.inOrderBrInfo.bits.hist)})\n")
614  }
615
616}
617
618object BPU{
619  def apply(enableBPU: Boolean = true) = {
620      if(enableBPU) {
621        val BPU = Module(new BPU)
622        BPU
623      }
624      else {
625        val FakeBPU = Module(new FakeBPU)
626        FakeBPU
627      }
628  }
629}
630