1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9import chisel3.experimental.chiselName 10 11trait HasBPUParameter extends HasXSParameter { 12 val BPUDebug = true && !env.FPGAPlatform 13 val EnableCFICommitLog = true 14 val EnbaleCFIPredLog = true 15 val EnableBPUTimeRecord = (EnableCFICommitLog || EnbaleCFIPredLog) && !env.FPGAPlatform 16 val EnableCommit = false 17} 18 19class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle with HasIFUConst { 20 def tagBits = VAddrBits - idxBits - instOffsetBits 21 22 val tag = UInt(tagBits.W) 23 val idx = UInt(idxBits.W) 24 val offset = UInt(instOffsetBits.W) 25 26 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 27 def getTag(x: UInt) = fromUInt(x).tag 28 def getIdx(x: UInt) = fromUInt(x).idx 29 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 30 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 31} 32 33class PredictorResponse extends XSBundle { 34 class UbtbResp extends XSBundle { 35 // the valid bits indicates whether a target is hit 36 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 37 val hits = Vec(PredictWidth, Bool()) 38 val takens = Vec(PredictWidth, Bool()) 39 val brMask = Vec(PredictWidth, Bool()) 40 val is_RVC = Vec(PredictWidth, Bool()) 41 } 42 class BtbResp extends XSBundle { 43 // the valid bits indicates whether a target is hit 44 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 45 val hits = Vec(PredictWidth, Bool()) 46 val isBrs = Vec(PredictWidth, Bool()) 47 val isRVC = Vec(PredictWidth, Bool()) 48 } 49 class BimResp extends XSBundle { 50 val ctrs = Vec(PredictWidth, UInt(2.W)) 51 } 52 class TageResp extends XSBundle { 53 // the valid bits indicates whether a prediction is hit 54 val takens = Vec(PredictWidth, Bool()) 55 val hits = Vec(PredictWidth, Bool()) 56 } 57 class LoopResp extends XSBundle { 58 val exit = Vec(PredictWidth, Bool()) 59 } 60 61 val ubtb = new UbtbResp 62 val btb = new BtbResp 63 val bim = new BimResp 64 val tage = new TageResp 65 val loop = new LoopResp 66} 67 68trait PredictorUtils { 69 // circular shifting 70 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 71 val res = Wire(UInt(len.W)) 72 val higher = source << shamt 73 val lower = source >> (len.U - shamt) 74 res := higher | lower 75 res 76 } 77 78 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 79 val res = Wire(UInt(len.W)) 80 val higher = source << (len.U - shamt) 81 val lower = source >> shamt 82 res := higher | lower 83 res 84 } 85 86 // To be verified 87 def satUpdate(old: UInt, len: Int, taken: Bool): UInt = { 88 val oldSatTaken = old === ((1 << len)-1).U 89 val oldSatNotTaken = old === 0.U 90 Mux(oldSatTaken && taken, ((1 << len)-1).U, 91 Mux(oldSatNotTaken && !taken, 0.U, 92 Mux(taken, old + 1.U, old - 1.U))) 93 } 94 95 def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = { 96 val oldSatTaken = old === ((1 << (len-1))-1).S 97 val oldSatNotTaken = old === (-(1 << (len-1))).S 98 Mux(oldSatTaken && taken, ((1 << (len-1))-1).S, 99 Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S, 100 Mux(taken, old + 1.S, old - 1.S))) 101 } 102} 103 104trait HasIFUFire { this: MultiIOModule => 105 val fires = IO(Input(Vec(4, Bool()))) 106 val s1_fire = fires(0) 107 val s2_fire = fires(1) 108 val s3_fire = fires(2) 109 val out_fire = fires(3) 110} 111 112trait HasCtrl { this: BasePredictor => 113 val ctrl = IO(Input(new BPUCtrl)) 114} 115 116abstract class BasePredictor extends XSModule 117 with HasBPUParameter with HasIFUConst with PredictorUtils 118 with HasIFUFire with HasCtrl { 119 val metaLen = 0 120 121 // An implementation MUST extend the IO bundle with a response 122 // and the special input from other predictors, as well as 123 // the metas to store in BRQ 124 abstract class Resp extends XSBundle {} 125 abstract class FromOthers extends XSBundle {} 126 abstract class Meta extends XSBundle {} 127 128 class DefaultBasePredictorIO extends XSBundle { 129 val pc = Flipped(ValidIO(UInt(VAddrBits.W))) 130 val hist = Input(UInt(HistoryLength.W)) 131 val inMask = Input(UInt(PredictWidth.W)) 132 val update = Flipped(ValidIO(new FtqEntry)) 133 } 134 135 val io = new DefaultBasePredictorIO 136 val debug = true 137} 138 139class BrInfo extends XSBundle { 140 val metas = Vec(PredictWidth, new BpuMeta) 141 val rasSp = UInt(log2Ceil(RasSize).W) 142 val rasTop = new RASEntry 143 val specCnt = Vec(PredictWidth, UInt(10.W)) 144} 145class BPUStageIO extends XSBundle { 146 val pc = UInt(VAddrBits.W) 147 val mask = UInt(PredictWidth.W) 148 val resp = new PredictorResponse 149 val brInfo = new BrInfo 150} 151 152 153abstract class BPUStage extends XSModule with HasBPUParameter 154 with HasIFUConst with HasIFUFire { 155 class DefaultIO extends XSBundle { 156 val in = Input(new BPUStageIO) 157 val inFire = Input(Bool()) 158 val pred = Output(new BranchPrediction) // to ifu 159 val out = Output(new BPUStageIO) // to the next stage 160 val outFire = Input(Bool()) 161 162 val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W)) 163 } 164 val io = IO(new DefaultIO) 165 166 val inLatch = RegEnable(io.in, io.inFire) 167 168 // Each stage has its own logic to decide 169 // takens, brMask, jalMask, targets and hasHalfRVI 170 val takens = Wire(Vec(PredictWidth, Bool())) 171 val brMask = Wire(Vec(PredictWidth, Bool())) 172 val jalMask = Wire(Vec(PredictWidth, Bool())) 173 val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 174 val hasHalfRVI = Wire(Bool()) 175 176 io.pred <> DontCare 177 io.pred.takens := takens.asUInt 178 io.pred.brMask := brMask.asUInt 179 io.pred.jalMask := jalMask.asUInt 180 io.pred.targets := targets 181 io.pred.hasHalfRVI := hasHalfRVI 182 183 io.out <> DontCare 184 io.out.pc := inLatch.pc 185 io.out.mask := inLatch.mask 186 io.out.resp <> inLatch.resp 187 io.out.brInfo := inLatch.brInfo 188 189 if (BPUDebug) { 190 val jmpIdx = io.pred.jmpIdx 191 val taken = io.pred.taken 192 val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc)) 193 XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask) 194 XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask) 195 XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, hasHalfRVI=%d\n", 196 io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, hasHalfRVI) 197 val p = io.pred 198 } 199} 200 201@chiselName 202class BPUStage1 extends BPUStage { 203 204 // ubtb is accessed with inLatch pc in s1, 205 // so we use io.in instead of inLatch 206 val ubtbResp = io.in.resp.ubtb 207 // the read operation is already masked, so we do not need to mask here 208 takens := VecInit((0 until PredictWidth).map(i => ubtbResp.takens(i))) 209 // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i))) 210 brMask := ubtbResp.brMask 211 jalMask := DontCare 212 targets := ubtbResp.targets 213 214 hasHalfRVI := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && HasCExtension.B 215 216 // resp and brInfo are from the components, 217 // so it does not need to be latched 218 io.out.resp <> io.in.resp 219 io.out.brInfo := io.in.brInfo 220 221 if (BPUDebug) { 222 XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n", 223 ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt) 224 } 225 if (EnableBPUTimeRecord) { 226 io.out.brInfo.metas.map(_.debug_ubtb_cycle := GTimer()) 227 } 228} 229@chiselName 230class BPUStage2 extends BPUStage { 231 // Use latched response from s1 232 val btbResp = inLatch.resp.btb 233 val bimResp = inLatch.resp.bim 234 takens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.isBrs(i) && bimResp.ctrs(i)(1) || !btbResp.isBrs(i)))) 235 targets := btbResp.targets 236 brMask := VecInit((0 until PredictWidth).map(i => btbResp.isBrs(i) && btbResp.hits(i))) 237 jalMask := DontCare 238 239 hasHalfRVI := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && HasCExtension.B 240 241 if (BPUDebug) { 242 XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n", 243 btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt) 244 } 245 if (EnableBPUTimeRecord) { 246 io.out.brInfo.metas.map(_.debug_btb_cycle := GTimer()) 247 } 248} 249@chiselName 250class BPUStage3 extends BPUStage { 251 class S3IO extends XSBundle { 252 val predecode = Input(new Predecode) 253 val redirect = Flipped(ValidIO(new Redirect)) 254 val ctrl = Input(new BPUCtrl) 255 } 256 val s3IO = IO(new S3IO) 257 // TAGE has its own pipelines and the 258 // response comes directly from s3, 259 // so we do not use those from inLatch 260 val tageResp = io.in.resp.tage 261 val tageTakens = tageResp.takens 262 263 val loopResp = io.in.resp.loop.exit 264 265 val pdMask = s3IO.predecode.mask 266 val pdLastHalf = s3IO.predecode.lastHalf 267 val pds = s3IO.predecode.pd 268 269 val btbResp = WireInit(inLatch.resp.btb) 270 val btbHits = WireInit(btbResp.hits.asUInt) 271 val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1))) 272 273 val brs = pdMask & Reverse(Cat(pds.map(_.isBr))) 274 val jals = pdMask & Reverse(Cat(pds.map(_.isJal))) 275 val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr))) 276 val calls = pdMask & Reverse(Cat(pds.map(_.isCall))) 277 val rets = pdMask & Reverse(Cat(pds.map(_.isRet))) 278 val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC))) 279 280 val callIdx = PriorityEncoder(calls) 281 val retIdx = PriorityEncoder(rets) 282 283 val brPred = (if(EnableBPD) tageTakens else bimTakens).asUInt 284 val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 0.U(1.W)))).asUInt 285 val brTakens = ((brs & brPred) & ~loopRes) 286 // we should provide btb resp as well 287 btbHits := btbResp.hits.asUInt 288 289 // predict taken only if btb has a target, jal and br targets will be provided by IFU 290 takens := VecInit((0 until PredictWidth).map(i => jalrs(i) && btbHits(i) || (jals(i) || brTakens(i)))) 291 292 293 targets := inLatch.resp.btb.targets 294 295 brMask := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool()))) 296 jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool()))) 297 298 hasHalfRVI := pdLastHalf && HasCExtension.B 299 300 //RAS 301 if(EnableRAS){ 302 val ras = Module(new RAS) 303 ras.io <> DontCare 304 ras.io.pc.bits := packetAligned(inLatch.pc) 305 ras.io.pc.valid := io.outFire//predValid 306 ras.io.is_ret := rets.orR && (retIdx === io.pred.jmpIdx) 307 ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx) 308 ras.io.callIdx.bits := callIdx 309 ras.io.isRVC := (calls & RVCs).orR //TODO: this is ugly 310 ras.io.isLastHalfRVI := s3IO.predecode.hasLastHalfRVI 311 ras.io.redirect := s3IO.redirect 312 ras.fires <> fires 313 ras.ctrl := s3IO.ctrl 314 315 for(i <- 0 until PredictWidth){ 316 io.out.brInfo.rasSp := ras.io.meta.rasSp 317 io.out.brInfo.rasTop := ras.io.meta.rasTop 318 } 319 takens := VecInit((0 until PredictWidth).map(i => { 320 (jalrs(i) && btbHits(i)) || 321 jals(i) || brTakens(i) || 322 (ras.io.out.valid && rets(i)) || 323 (!ras.io.out.valid && rets(i) && btbHits(i)) 324 } 325 )) 326 327 for (i <- 0 until PredictWidth) { 328 when(rets(i) && ras.io.out.valid){ 329 targets(i) := ras.io.out.bits.target 330 } 331 } 332 } 333 334 335 // Wrap tage resp and tage meta in 336 // This is ugly 337 io.out.resp.tage <> io.in.resp.tage 338 io.out.resp.loop <> io.in.resp.loop 339 for (i <- 0 until PredictWidth) { 340 io.out.brInfo.metas(i).tageMeta := io.in.brInfo.metas(i).tageMeta 341 io.out.brInfo.specCnt(i) := io.in.brInfo.specCnt(i) 342 } 343 344 if (BPUDebug) { 345 XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, s3IO.predecode.mask) 346 for (i <- 0 until PredictWidth) { 347 val p = s3IO.predecode.pd(i) 348 XSDebug(io.inFire && s3IO.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n", 349 i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType) 350 } 351 XSDebug(p"brs:${Binary(brs)} jals:${Binary(jals)} jalrs:${Binary(jalrs)} calls:${Binary(calls)} rets:${Binary(rets)} rvcs:${Binary(RVCs)}\n") 352 XSDebug(p"callIdx:${callIdx} retIdx:${retIdx}\n") 353 XSDebug(p"brPred:${Binary(brPred)} loopRes:${Binary(loopRes)} brTakens:${Binary(brTakens)}\n") 354 } 355 356 if (EnbaleCFIPredLog) { 357 val out = io.out 358 XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)})\n") 359 } 360 361 if (EnableBPUTimeRecord) { 362 io.out.brInfo.metas.map(_.debug_tage_cycle := GTimer()) 363 } 364} 365 366trait BranchPredictorComponents extends HasXSParameter { 367 val ubtb = Module(new MicroBTB) 368 val btb = Module(new BTB) 369 val bim = Module(new BIM) 370 val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 371 else Module(new Tage) } 372 else { Module(new FakeTage) }) 373 val loop = Module(new LoopPredictor) 374 val preds = Seq(ubtb, btb, bim, tage, loop) 375 preds.map(_.io := DontCare) 376} 377 378class BPUReq extends XSBundle { 379 val pc = UInt(VAddrBits.W) 380 val hist = UInt(HistoryLength.W) 381 val inMask = UInt(PredictWidth.W) 382} 383 384class BPUCtrl extends XSBundle { 385 val ubtb_enable = Bool() 386 val btb_enable = Bool() 387 val bim_enable = Bool() 388 val tage_enable = Bool() 389 val sc_enable = Bool() 390 val ras_enable = Bool() 391 val loop_enable = Bool() 392} 393 394abstract class BaseBPU extends XSModule with BranchPredictorComponents 395 with HasBPUParameter with HasIFUConst { 396 val io = IO(new Bundle() { 397 // from backend 398 val redirect = Flipped(ValidIO(new Redirect)) 399 val ctrl = Input(new BPUCtrl) 400 val commit = Flipped(ValidIO(new FtqEntry)) 401 // from if1 402 val in = Input(new BPUReq) 403 val inFire = Input(Vec(4, Bool())) 404 // to if2/if3/if4 405 val out = Vec(3, Output(new BranchPrediction)) 406 // from if4 407 val predecode = Input(new Predecode) 408 // to if4, some bpu info used for updating 409 val brInfo = Output(new BrInfo) 410 }) 411 412 preds.map(p => { 413 p.io.update <> io.commit 414 p.fires <> io.inFire 415 p.ctrl <> io.ctrl 416 }) 417 418 val s1 = Module(new BPUStage1) 419 val s2 = Module(new BPUStage2) 420 val s3 = Module(new BPUStage3) 421 422 Seq(s1, s2, s3).foreach(s => s.fires <> io.inFire) 423 424 val s1_fire = io.inFire(0) 425 val s2_fire = io.inFire(1) 426 val s3_fire = io.inFire(2) 427 val s4_fire = io.inFire(3) 428 429 s1.io.in <> DontCare 430 s2.io.in <> s1.io.out 431 s3.io.in <> s2.io.out 432 433 s1.io.inFire := s1_fire 434 s2.io.inFire := s2_fire 435 s3.io.inFire := s3_fire 436 437 s1.io.outFire := s2_fire 438 s2.io.outFire := s3_fire 439 s3.io.outFire := s4_fire 440 441 io.out(0) <> s1.io.pred 442 io.out(1) <> s2.io.pred 443 io.out(2) <> s3.io.pred 444 445 io.brInfo := s3.io.out.brInfo 446 447 if (BPUDebug) { 448 XSDebug(io.inFire(3), "bpuMeta sent!\n") 449 for (i <- 0 until PredictWidth) { 450 val b = io.brInfo.metas(i) 451 XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, bimCtr:%d\n", 452 i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.bimCtr) 453 val t = b.tageMeta 454 XSDebug(io.inFire(3), " tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n", 455 t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits) 456 } 457 } 458 val debug_verbose = false 459} 460 461 462class FakeBPU extends BaseBPU { 463 io.out.foreach(i => { 464 // Provide not takens 465 i <> DontCare 466 i.takens := 0.U 467 }) 468 io.brInfo <> DontCare 469} 470@chiselName 471class BPU extends BaseBPU { 472 473 //**********************Stage 1****************************// 474 475 val s1_resp_in = Wire(new PredictorResponse) 476 val s1_brInfo_in = Wire(new BrInfo) 477 478 s1_resp_in.tage := DontCare 479 s1_resp_in.loop := DontCare 480 s1_brInfo_in := DontCare 481 482 val s1_inLatch = RegEnable(io.in, s1_fire) 483 ubtb.io.pc.valid := s2_fire 484 ubtb.io.pc.bits := s1_inLatch.pc 485 ubtb.io.inMask := s1_inLatch.inMask 486 487 488 489 // Wrap ubtb response into resp_in and brInfo_in 490 s1_resp_in.ubtb <> ubtb.io.out 491 for (i <- 0 until PredictWidth) { 492 s1_brInfo_in.metas(i).ubtbWriteWay := ubtb.io.uBTBMeta.writeWay(i) 493 s1_brInfo_in.metas(i).ubtbHits := ubtb.io.uBTBMeta.hits(i) 494 } 495 496 btb.io.pc.valid := s1_fire 497 btb.io.pc.bits := io.in.pc 498 btb.io.inMask := io.in.inMask 499 500 501 502 // Wrap btb response into resp_in and brInfo_in 503 s1_resp_in.btb <> btb.io.resp 504 for (i <- 0 until PredictWidth) { 505 s1_brInfo_in.metas(i).btbWriteWay := btb.io.meta.writeWay(i) 506 } 507 508 bim.io.pc.valid := s1_fire 509 bim.io.pc.bits := io.in.pc 510 bim.io.inMask := io.in.inMask 511 512 513 // Wrap bim response into resp_in and brInfo_in 514 s1_resp_in.bim <> bim.io.resp 515 for (i <- 0 until PredictWidth) { 516 s1_brInfo_in.metas(i).bimCtr := bim.io.meta.ctrs(i) 517 } 518 519 520 s1.io.inFire := s1_fire 521 s1.io.in.pc := io.in.pc 522 s1.io.in.mask := io.in.inMask 523 s1.io.in.resp <> s1_resp_in 524 s1.io.in.brInfo <> s1_brInfo_in 525 526 val s1_hist = RegEnable(io.in.hist, enable=s1_fire) 527 val s2_hist = RegEnable(s1_hist, enable=s2_fire) 528 val s3_hist = RegEnable(s2_hist, enable=s3_fire) 529 530 s1.io.debug_hist := s1_hist 531 s2.io.debug_hist := s2_hist 532 s3.io.debug_hist := s3_hist 533 534 //**********************Stage 2****************************// 535 tage.io.pc.valid := s2_fire 536 tage.io.pc.bits := s2.io.in.pc // PC from s1 537 tage.io.hist := s1_hist // The inst is from s1 538 tage.io.inMask := s2.io.in.mask 539 tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1 540 541 //**********************Stage 3****************************// 542 // Wrap tage response and meta into s3.io.in.bits 543 // This is ugly 544 545 loop.io.pc.valid := s2_fire 546 loop.io.if3_fire := s3_fire 547 loop.io.pc.bits := s2.io.in.pc 548 loop.io.inMask := io.predecode.mask 549 loop.io.respIn.taken := s3.io.pred.taken 550 loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx 551 loop.io.redirect := s3.s3IO.redirect 552 553 554 s3.io.in.resp.tage <> tage.io.resp 555 s3.io.in.resp.loop <> loop.io.resp 556 for (i <- 0 until PredictWidth) { 557 s3.io.in.brInfo.metas(i).tageMeta := tage.io.meta(i) 558 s3.io.in.brInfo.specCnt(i) := loop.io.meta.specCnts(i) 559 } 560 561 s3.s3IO.predecode <> io.predecode 562 s3.s3IO.redirect <> io.redirect 563 s3.s3IO.ctrl <> io.ctrl 564 565 566 if (BPUDebug) { 567 if (debug_verbose) { 568 val uo = ubtb.io.out 569 XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt) 570 val bio = bim.io.resp 571 XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt) 572 val bo = btb.io.resp 573 XSDebug("debug: btb hits:%b\n", bo.hits.asUInt) 574 } 575 } 576 577 578 579 if (EnableCFICommitLog) { 580 val buValid = io.commit.valid 581 val buinfo = io.commit.bits 582 for (i <- 0 until PredictWidth) { 583 val cfi_idx = buinfo.cfiIndex 584 val isTaken = cfi_idx.valid && cfi_idx.bits === i.U 585 val isCfi = buinfo.valids(i) && (buinfo.br_mask(i) || cfi_idx.valid && cfi_idx.bits === i.U) 586 val isBr = buinfo.br_mask(i) 587 val pc = packetAligned(buinfo.ftqPC) + (i * instBytes).U - Mux((i==0).B && buinfo.hasLastPrev, 2.U, 0.U) 588 val tage_cycle = buinfo.metas(i).debug_tage_cycle 589 XSDebug(buValid && isCfi, p"cfi_update: isBr(${isBr}) pc(${Hexadecimal(pc)}) taken(${isTaken}) mispred(${buinfo.mispred(i)}) cycle($tage_cycle) hist(${Hexadecimal(buinfo.predHist.asUInt)})\n") 590 } 591 } 592 593} 594 595object BPU{ 596 def apply(enableBPU: Boolean = true) = { 597 if(enableBPU) { 598 val BPU = Module(new BPU) 599 BPU 600 } 601 else { 602 val FakeBPU = Module(new FakeBPU) 603 FakeBPU 604 } 605 } 606} 607