1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import utils._ 6import xiangshan._ 7import xiangshan.backend.ALUOpType 8import xiangshan.backend.JumpOpType 9import chisel3.experimental.chiselName 10 11trait HasBPUParameter extends HasXSParameter { 12 val BPUDebug = false 13 val EnableCFICommitLog = true 14 val EnbaleCFIPredLog = true 15 val EnableBPUTimeRecord = EnableCFICommitLog || EnbaleCFIPredLog 16} 17 18class TableAddr(val idxBits: Int, val banks: Int) extends XSBundle { 19 def tagBits = VAddrBits - idxBits - 1 20 21 val tag = UInt(tagBits.W) 22 val idx = UInt(idxBits.W) 23 val offset = UInt(1.W) 24 25 def fromUInt(x: UInt) = x.asTypeOf(UInt(VAddrBits.W)).asTypeOf(this) 26 def getTag(x: UInt) = fromUInt(x).tag 27 def getIdx(x: UInt) = fromUInt(x).idx 28 def getBank(x: UInt) = getIdx(x)(log2Up(banks) - 1, 0) 29 def getBankIdx(x: UInt) = getIdx(x)(idxBits - 1, log2Up(banks)) 30} 31 32class PredictorResponse extends XSBundle { 33 class UbtbResp extends XSBundle { 34 // the valid bits indicates whether a target is hit 35 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 36 val hits = Vec(PredictWidth, Bool()) 37 val takens = Vec(PredictWidth, Bool()) 38 val brMask = Vec(PredictWidth, Bool()) 39 val is_RVC = Vec(PredictWidth, Bool()) 40 } 41 class BtbResp extends XSBundle { 42 // the valid bits indicates whether a target is hit 43 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 44 val hits = Vec(PredictWidth, Bool()) 45 val types = Vec(PredictWidth, UInt(2.W)) 46 val isRVC = Vec(PredictWidth, Bool()) 47 } 48 class BimResp extends XSBundle { 49 val ctrs = Vec(PredictWidth, UInt(2.W)) 50 } 51 class TageResp extends XSBundle { 52 // the valid bits indicates whether a prediction is hit 53 val takens = Vec(PredictWidth, Bool()) 54 val hits = Vec(PredictWidth, Bool()) 55 } 56 class LoopResp extends XSBundle { 57 val exit = Vec(PredictWidth, Bool()) 58 } 59 60 val ubtb = new UbtbResp 61 val btb = new BtbResp 62 val bim = new BimResp 63 val tage = new TageResp 64 val loop = new LoopResp 65} 66 67trait PredictorUtils { 68 // circular shifting 69 def circularShiftLeft(source: UInt, len: Int, shamt: UInt): UInt = { 70 val res = Wire(UInt(len.W)) 71 val higher = source << shamt 72 val lower = source >> (len.U - shamt) 73 res := higher | lower 74 res 75 } 76 77 def circularShiftRight(source: UInt, len: Int, shamt: UInt): UInt = { 78 val res = Wire(UInt(len.W)) 79 val higher = source << (len.U - shamt) 80 val lower = source >> shamt 81 res := higher | lower 82 res 83 } 84 85 // To be verified 86 def satUpdate(old: UInt, len: Int, taken: Bool): UInt = { 87 val oldSatTaken = old === ((1 << len)-1).U 88 val oldSatNotTaken = old === 0.U 89 Mux(oldSatTaken && taken, ((1 << len)-1).U, 90 Mux(oldSatNotTaken && !taken, 0.U, 91 Mux(taken, old + 1.U, old - 1.U))) 92 } 93 94 def signedSatUpdate(old: SInt, len: Int, taken: Bool): SInt = { 95 val oldSatTaken = old === ((1 << (len-1))-1).S 96 val oldSatNotTaken = old === (-(1 << (len-1))).S 97 Mux(oldSatTaken && taken, ((1 << (len-1))-1).S, 98 Mux(oldSatNotTaken && !taken, (-(1 << (len-1))).S, 99 Mux(taken, old + 1.S, old - 1.S))) 100 } 101} 102abstract class BasePredictor extends XSModule 103 with HasBPUParameter with HasIFUConst with PredictorUtils { 104 val metaLen = 0 105 106 // An implementation MUST extend the IO bundle with a response 107 // and the special input from other predictors, as well as 108 // the metas to store in BRQ 109 abstract class Resp extends XSBundle {} 110 abstract class FromOthers extends XSBundle {} 111 abstract class Meta extends XSBundle {} 112 113 class DefaultBasePredictorIO extends XSBundle { 114 val flush = Input(Bool()) 115 val pc = Flipped(ValidIO(UInt(VAddrBits.W))) 116 val hist = Input(UInt(HistoryLength.W)) 117 val inMask = Input(UInt(PredictWidth.W)) 118 val update = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 119 val outFire = Input(Bool()) 120 } 121 122 val io = new DefaultBasePredictorIO 123 124 val debug = false 125} 126 127class BPUStageIO extends XSBundle { 128 val pc = UInt(VAddrBits.W) 129 val mask = UInt(PredictWidth.W) 130 val resp = new PredictorResponse 131 // val target = UInt(VAddrBits.W) 132 val brInfo = Vec(PredictWidth, new BranchInfo) 133 // val saveHalfRVI = Bool() 134} 135 136 137abstract class BPUStage extends XSModule with HasBPUParameter with HasIFUConst { 138 class DefaultIO extends XSBundle { 139 val flush = Input(Bool()) 140 val in = Input(new BPUStageIO) 141 val inFire = Input(Bool()) 142 val pred = Output(new BranchPrediction) // to ifu 143 val out = Output(new BPUStageIO) // to the next stage 144 val outFire = Input(Bool()) 145 146 val debug_hist = Input(UInt((if (BPUDebug) (HistoryLength) else 0).W)) 147 val debug_histPtr = Input(UInt((if (BPUDebug) (ExtHistoryLength) else 0).W)) 148 } 149 val io = IO(new DefaultIO) 150 151 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 152 153 val inLatch = RegEnable(io.in, io.inFire) 154 155 // Each stage has its own logic to decide 156 // takens, notTakens and target 157 158 val takens = Wire(Vec(PredictWidth, Bool())) 159 // val notTakens = Wire(Vec(PredictWidth, Bool())) 160 val brMask = Wire(Vec(PredictWidth, Bool())) 161 val jalMask = Wire(Vec(PredictWidth, Bool())) 162 163 val targets = Wire(Vec(PredictWidth, UInt(VAddrBits.W))) 164 165 val firstBankHasHalfRVI = Wire(Bool()) 166 val lastBankHasHalfRVI = Wire(Bool()) 167 val lastBankHasInst = WireInit(inLatch.mask(PredictWidth-1, bankWidth).orR) 168 169 io.pred <> DontCare 170 io.pred.takens := takens.asUInt 171 io.pred.brMask := brMask.asUInt 172 io.pred.jalMask := jalMask.asUInt 173 io.pred.targets := targets 174 io.pred.firstBankHasHalfRVI := firstBankHasHalfRVI 175 io.pred.lastBankHasHalfRVI := lastBankHasHalfRVI 176 177 io.out <> DontCare 178 io.out.pc := inLatch.pc 179 io.out.mask := inLatch.mask 180 io.out.resp <> inLatch.resp 181 io.out.brInfo := inLatch.brInfo 182 (0 until PredictWidth).map(i => io.out.brInfo(i).sawNotTakenBranch := io.pred.sawNotTakenBr(i)) 183 184 if (BPUDebug) { 185 val jmpIdx = io.pred.jmpIdx 186 val taken = io.pred.taken 187 val target = Mux(taken, io.pred.targets(jmpIdx), snpc(inLatch.pc)) 188 XSDebug("in(%d): pc=%x, mask=%b\n", io.inFire, io.in.pc, io.in.mask) 189 XSDebug("inLatch: pc=%x, mask=%b\n", inLatch.pc, inLatch.mask) 190 XSDebug("out(%d): pc=%x, mask=%b, taken=%d, jmpIdx=%d, target=%x, firstHasHalfRVI=%d, lastHasHalfRVI=%d\n", 191 io.outFire, io.out.pc, io.out.mask, taken, jmpIdx, target, firstBankHasHalfRVI, lastBankHasHalfRVI) 192 XSDebug("flush=%d\n", io.flush) 193 val p = io.pred 194 } 195} 196 197@chiselName 198class BPUStage1 extends BPUStage { 199 200 // ubtb is accessed with inLatch pc in s1, 201 // so we use io.in instead of inLatch 202 val ubtbResp = io.in.resp.ubtb 203 // the read operation is already masked, so we do not need to mask here 204 takens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && ubtbResp.takens(i))) 205 // notTakens := VecInit((0 until PredictWidth).map(i => ubtbResp.hits(i) && !ubtbResp.takens(i) && ubtbResp.brMask(i))) 206 brMask := ubtbResp.brMask 207 jalMask := DontCare 208 targets := ubtbResp.targets 209 210 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, ubtbResp.hits(bankWidth-1) && !ubtbResp.is_RVC(bankWidth-1) && inLatch.mask(bankWidth-1)) 211 lastBankHasHalfRVI := ubtbResp.hits(PredictWidth-1) && !ubtbResp.is_RVC(PredictWidth-1) && inLatch.mask(PredictWidth-1) 212 213 // resp and brInfo are from the components, 214 // so it does not need to be latched 215 io.out.resp <> io.in.resp 216 io.out.brInfo := io.in.brInfo 217 218 if (BPUDebug) { 219 XSDebug(io.outFire, "outPred using ubtb resp: hits:%b, takens:%b, notTakens:%b, isRVC:%b\n", 220 ubtbResp.hits.asUInt, ubtbResp.takens.asUInt, ~ubtbResp.takens.asUInt & brMask.asUInt, ubtbResp.is_RVC.asUInt) 221 } 222 if (EnableBPUTimeRecord) { 223 io.out.brInfo.map(_.debug_ubtb_cycle := GTimer()) 224 } 225} 226@chiselName 227class BPUStage2 extends BPUStage { 228 // Use latched response from s1 229 val btbResp = inLatch.resp.btb 230 val bimResp = inLatch.resp.bim 231 takens := VecInit((0 until PredictWidth).map(i => btbResp.hits(i) && (btbResp.types(i) === BTBtype.B && bimResp.ctrs(i)(1) || btbResp.types(i) =/= BTBtype.B))) 232 targets := btbResp.targets 233 brMask := VecInit(btbResp.types.map(_ === BTBtype.B)) 234 jalMask := DontCare 235 236 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, btbResp.hits(bankWidth-1) && !btbResp.isRVC(bankWidth-1) && inLatch.mask(bankWidth-1)) 237 lastBankHasHalfRVI := btbResp.hits(PredictWidth-1) && !btbResp.isRVC(PredictWidth-1) && inLatch.mask(PredictWidth-1) 238 239 if (BPUDebug) { 240 XSDebug(io.outFire, "outPred using btb&bim resp: hits:%b, ctrTakens:%b\n", 241 btbResp.hits.asUInt, VecInit(bimResp.ctrs.map(_(1))).asUInt) 242 } 243 if (EnableBPUTimeRecord) { 244 io.out.brInfo.map(_.debug_btb_cycle := GTimer()) 245 } 246} 247@chiselName 248class BPUStage3 extends BPUStage { 249 class S3IO extends XSBundle { 250 251 val predecode = Input(new Predecode) 252 val realMask = Input(UInt(PredictWidth.W)) 253 val prevHalf = Input(new PrevHalfInstr) 254 val recover = Flipped(ValidIO(new BranchUpdateInfo)) 255 } 256 val s3IO = IO(new S3IO) 257 // TAGE has its own pipelines and the 258 // response comes directly from s3, 259 // so we do not use those from inLatch 260 val tageResp = io.in.resp.tage 261 val tageTakens = tageResp.takens 262 263 val loopResp = io.in.resp.loop.exit 264 265 // realMask is in it 266 val pdMask = s3IO.predecode.mask 267 val pdEndMask = s3IO.predecode.endMask 268 val pds = s3IO.predecode.pd 269 270 val btbResp = inLatch.resp.btb 271 val btbHits = btbResp.hits.asUInt 272 val bimTakens = VecInit(inLatch.resp.bim.ctrs.map(_(1))) 273 274 val brs = pdMask & Reverse(Cat(pds.map(_.isBr))) 275 val jals = pdMask & Reverse(Cat(pds.map(_.isJal))) 276 val jalrs = pdMask & Reverse(Cat(pds.map(_.isJalr))) 277 val calls = pdMask & Reverse(Cat(pds.map(_.isCall))) 278 val rets = pdMask & Reverse(Cat(pds.map(_.isRet))) 279 val RVCs = pdMask & Reverse(Cat(pds.map(_.isRVC))) 280 281 val callIdx = PriorityEncoder(calls) 282 val retIdx = PriorityEncoder(rets) 283 284 val brPred = (if(EnableBPD) tageTakens else bimTakens).asUInt 285 val loopRes = (if (EnableLoop) loopResp else VecInit(Fill(PredictWidth, 1.U(1.W)))).asUInt 286 val prevHalfTaken = s3IO.prevHalf.valid && s3IO.prevHalf.taken 287 val prevHalfTakenMask = prevHalfTaken.asUInt 288 val brTakens = ((brs & brPred | prevHalfTakenMask) & ~loopRes) 289 // VecInit((0 until PredictWidth).map(i => brs(i) && (brPred(i) || (if (i == 0) prevHalfTaken else false.B)) && !loopRes(i))) 290 291 // predict taken only if btb has a target, jal targets will be provided by IFU 292 takens := VecInit((0 until PredictWidth).map(i => (brTakens(i) || jalrs(i)) && btbHits(i) || jals(i))) 293 294 // we should provide the prediction for the first half RVI of the end of a fetch packet 295 // branch taken information would be lost in the prediction of the next packet, 296 // so we preserve this information here 297 when (firstBankHasHalfRVI && btbResp.types(bankWidth-1) === BTBtype.B) { 298 takens(bankWidth-1) := brPred(bankWidth-1) && !loopRes(bankWidth-1) 299 } 300 when (lastBankHasHalfRVI && btbResp.types(PredictWidth-1) === BTBtype.B) { 301 takens(PredictWidth-1) := brPred(PredictWidth-1) && !loopRes(PredictWidth-1) 302 } 303 304 targets := inLatch.resp.btb.targets 305 306 // targets would be lost as well, since it is from btb 307 // unless it is a ret, which target is from ras 308 when (prevHalfTaken && !rets(0)) { 309 targets(0) := s3IO.prevHalf.target 310 } 311 brMask := WireInit(brs.asTypeOf(Vec(PredictWidth, Bool()))) 312 jalMask := WireInit(jals.asTypeOf(Vec(PredictWidth, Bool()))) 313 314 lastBankHasInst := s3IO.realMask(PredictWidth-1, bankWidth).orR 315 firstBankHasHalfRVI := Mux(lastBankHasInst, false.B, s3IO.realMask(bankWidth-1) && !pdMask(bankWidth-1) && !pdEndMask(0)) 316 lastBankHasHalfRVI := s3IO.realMask(PredictWidth-1) && !pdMask(PredictWidth-1) && !pdEndMask(1) 317 318 //RAS 319 if(EnableRAS){ 320 val ras = Module(new RAS) 321 ras.io <> DontCare 322 ras.io.pc.bits := bankAligned(inLatch.pc) 323 ras.io.pc.valid := io.outFire//predValid 324 ras.io.is_ret := rets.orR && (retIdx === io.pred.jmpIdx) 325 ras.io.callIdx.valid := calls.orR && (callIdx === io.pred.jmpIdx) 326 ras.io.callIdx.bits := callIdx 327 ras.io.isRVC := (calls & RVCs).orR //TODO: this is ugly 328 ras.io.isLastHalfRVI := s3IO.predecode.hasLastHalfRVI 329 ras.io.recover := s3IO.recover 330 331 for(i <- 0 until PredictWidth){ 332 io.out.brInfo(i).rasSp := ras.io.branchInfo.rasSp 333 io.out.brInfo(i).rasTopCtr := ras.io.branchInfo.rasTopCtr 334 io.out.brInfo(i).rasToqAddr := ras.io.branchInfo.rasToqAddr 335 } 336 takens := VecInit((0 until PredictWidth).map(i => { 337 ((brTakens(i) || jalrs(i)) && btbHits(i)) || 338 jals(i) || 339 (!ras.io.out.bits.specEmpty && rets(i)) || 340 (ras.io.out.bits.specEmpty && btbHits(i)) 341 } 342 )) 343 when(ras.io.is_ret && ras.io.out.valid){ 344 targets(retIdx) := ras.io.out.bits.target 345 } 346 } 347 348 // Wrap tage resp and tage meta in 349 // This is ugly 350 io.out.resp.tage <> io.in.resp.tage 351 io.out.resp.loop <> io.in.resp.loop 352 for (i <- 0 until PredictWidth) { 353 io.out.brInfo(i).tageMeta := io.in.brInfo(i).tageMeta 354 io.out.brInfo(i).specCnt := io.in.brInfo(i).specCnt 355 } 356 357 if (BPUDebug) { 358 XSDebug(io.inFire, "predecode: pc:%x, mask:%b\n", inLatch.pc, s3IO.predecode.mask) 359 for (i <- 0 until PredictWidth) { 360 val p = s3IO.predecode.pd(i) 361 XSDebug(io.inFire && s3IO.predecode.mask(i), "predecode(%d): brType:%d, br:%d, jal:%d, jalr:%d, call:%d, ret:%d, RVC:%d, excType:%d\n", 362 i.U, p.brType, p.isBr, p.isJal, p.isJalr, p.isCall, p.isRet, p.isRVC, p.excType) 363 } 364 } 365 366 if (EnbaleCFIPredLog) { 367 val out = io.out 368 XSDebug(io.outFire, p"cfi_pred: fetchpc(${Hexadecimal(out.pc)}) mask(${out.mask}) brmask(${brMask.asUInt}) hist(${Hexadecimal(io.debug_hist)}) histPtr(${io.debug_histPtr})\n") 369 } 370 371 if (EnableBPUTimeRecord) { 372 io.out.brInfo.map(_.debug_tage_cycle := GTimer()) 373 } 374} 375 376trait BranchPredictorComponents extends HasXSParameter { 377 val ubtb = Module(new MicroBTB) 378 val btb = Module(new BTB) 379 val bim = Module(new BIM) 380 val tage = (if(EnableBPD) { Module(new Tage) } 381 else { Module(new FakeTage) }) 382 val loop = Module(new LoopPredictor) 383 val preds = Seq(ubtb, btb, bim, tage, loop) 384 preds.map(_.io := DontCare) 385} 386 387class BPUReq extends XSBundle { 388 val pc = UInt(VAddrBits.W) 389 val hist = UInt(HistoryLength.W) 390 val inMask = UInt(PredictWidth.W) 391 val histPtr = UInt(log2Up(ExtHistoryLength).W) // only for debug 392} 393 394class BranchUpdateInfoWithHist extends XSBundle { 395 val ui = new BranchUpdateInfo 396 val hist = UInt(HistoryLength.W) 397} 398 399object BranchUpdateInfoWithHist { 400 def apply (brInfo: BranchUpdateInfo, hist: UInt) = { 401 val b = Wire(new BranchUpdateInfoWithHist) 402 b.ui <> brInfo 403 b.hist := hist 404 b 405 } 406} 407 408abstract class BaseBPU extends XSModule with BranchPredictorComponents with HasBPUParameter{ 409 val io = IO(new Bundle() { 410 // from backend 411 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 412 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfoWithHist)) 413 // from ifu, frontend redirect 414 val flush = Input(Vec(3, Bool())) 415 // from if1 416 val in = Input(new BPUReq) 417 val inFire = Input(Vec(4, Bool())) 418 // to if2/if3/if4 419 val out = Vec(3, Output(new BranchPrediction)) 420 // from if4 421 val predecode = Input(new Predecode) 422 val realMask = Input(UInt(PredictWidth.W)) 423 val prevHalf = Input(new PrevHalfInstr) 424 // to if4, some bpu info used for updating 425 val branchInfo = Output(Vec(PredictWidth, new BranchInfo)) 426 }) 427 428 def npc(pc: UInt, instCount: UInt) = pc + (instCount << 1.U) 429 430 preds.map(_.io.update <> io.outOfOrderBrInfo) 431 tage.io.update <> io.inOrderBrInfo 432 433 val s1 = Module(new BPUStage1) 434 val s2 = Module(new BPUStage2) 435 val s3 = Module(new BPUStage3) 436 437 val s1_fire = io.inFire(0) 438 val s2_fire = io.inFire(1) 439 val s3_fire = io.inFire(2) 440 val s4_fire = io.inFire(3) 441 442 s1.io.flush := io.flush(0) 443 s2.io.flush := io.flush(1) 444 s3.io.flush := io.flush(2) 445 446 s1.io.in <> DontCare 447 s2.io.in <> s1.io.out 448 s3.io.in <> s2.io.out 449 450 s1.io.inFire := s1_fire 451 s2.io.inFire := s2_fire 452 s3.io.inFire := s3_fire 453 454 s1.io.outFire := s2_fire 455 s2.io.outFire := s3_fire 456 s3.io.outFire := s4_fire 457 458 io.out(0) <> s1.io.pred 459 io.out(1) <> s2.io.pred 460 io.out(2) <> s3.io.pred 461 462 io.branchInfo := s3.io.out.brInfo 463 464 if (BPUDebug) { 465 XSDebug(io.inFire(3), "branchInfo sent!\n") 466 for (i <- 0 until PredictWidth) { 467 val b = io.branchInfo(i) 468 XSDebug(io.inFire(3), "brInfo(%d): ubtbWrWay:%d, ubtbHit:%d, btbWrWay:%d, btbHitJal:%d, bimCtr:%d, fetchIdx:%d\n", 469 i.U, b.ubtbWriteWay, b.ubtbHits, b.btbWriteWay, b.btbHitJal, b.bimCtr, b.fetchIdx) 470 val t = b.tageMeta 471 XSDebug(io.inFire(3), " tageMeta: pvder(%d):%d, altDiffers:%d, pvderU:%d, pvderCtr:%d, allocate(%d):%d\n", 472 t.provider.valid, t.provider.bits, t.altDiffers, t.providerU, t.providerCtr, t.allocate.valid, t.allocate.bits) 473 } 474 } 475 val debug_verbose = false 476} 477 478 479class FakeBPU extends BaseBPU { 480 io.out.foreach(i => { 481 // Provide not takens 482 i <> DontCare 483 i.takens := 0.U 484 }) 485 io.branchInfo <> DontCare 486} 487@chiselName 488class BPU extends BaseBPU { 489 490 //**********************Stage 1****************************// 491 492 val s1_resp_in = Wire(new PredictorResponse) 493 val s1_brInfo_in = Wire(Vec(PredictWidth, new BranchInfo)) 494 495 s1_resp_in.tage := DontCare 496 s1_resp_in.loop := DontCare 497 s1_brInfo_in := DontCare 498 (0 until PredictWidth).foreach(i => s1_brInfo_in(i).fetchIdx := i.U) 499 500 val s1_inLatch = RegEnable(io.in, s1_fire) 501 ubtb.io.flush := io.flush(0) // TODO: fix this 502 ubtb.io.pc.valid := s2_fire 503 ubtb.io.pc.bits := s1_inLatch.pc 504 ubtb.io.inMask := s1_inLatch.inMask 505 506 507 508 // Wrap ubtb response into resp_in and brInfo_in 509 s1_resp_in.ubtb <> ubtb.io.out 510 for (i <- 0 until PredictWidth) { 511 s1_brInfo_in(i).ubtbWriteWay := ubtb.io.uBTBBranchInfo.writeWay(i) 512 s1_brInfo_in(i).ubtbHits := ubtb.io.uBTBBranchInfo.hits(i) 513 } 514 515 btb.io.flush := io.flush(0) // TODO: fix this 516 btb.io.pc.valid := s1_fire 517 btb.io.pc.bits := io.in.pc 518 btb.io.inMask := io.in.inMask 519 520 521 522 // Wrap btb response into resp_in and brInfo_in 523 s1_resp_in.btb <> btb.io.resp 524 for (i <- 0 until PredictWidth) { 525 s1_brInfo_in(i).btbWriteWay := btb.io.meta.writeWay(i) 526 s1_brInfo_in(i).btbHitJal := btb.io.meta.hitJal(i) 527 } 528 529 bim.io.flush := io.flush(0) // TODO: fix this 530 bim.io.pc.valid := s1_fire 531 bim.io.pc.bits := io.in.pc 532 bim.io.inMask := io.in.inMask 533 534 535 // Wrap bim response into resp_in and brInfo_in 536 s1_resp_in.bim <> bim.io.resp 537 for (i <- 0 until PredictWidth) { 538 s1_brInfo_in(i).bimCtr := bim.io.meta.ctrs(i) 539 } 540 541 542 s1.io.inFire := s1_fire 543 s1.io.in.pc := io.in.pc 544 s1.io.in.mask := io.in.inMask 545 s1.io.in.resp <> s1_resp_in 546 s1.io.in.brInfo <> s1_brInfo_in 547 548 val s1_hist = RegEnable(io.in.hist, enable=s1_fire) 549 val s2_hist = RegEnable(s1_hist, enable=s2_fire) 550 val s3_hist = RegEnable(s2_hist, enable=s3_fire) 551 552 s1.io.debug_hist := s1_hist 553 s2.io.debug_hist := s2_hist 554 s3.io.debug_hist := s3_hist 555 556 val s1_histPtr = RegEnable(io.in.histPtr, enable=s1_fire) 557 val s2_histPtr = RegEnable(s1_histPtr, enable=s2_fire) 558 val s3_histPtr = RegEnable(s2_histPtr, enable=s3_fire) 559 560 s1.io.debug_histPtr := s1_histPtr 561 s2.io.debug_histPtr := s2_histPtr 562 s3.io.debug_histPtr := s3_histPtr 563 564 //**********************Stage 2****************************// 565 tage.io.flush := io.flush(1) // TODO: fix this 566 tage.io.pc.valid := s2_fire 567 tage.io.pc.bits := s2.io.in.pc // PC from s1 568 tage.io.hist := s1_hist // The inst is from s1 569 tage.io.inMask := s2.io.in.mask 570 tage.io.s3Fire := s3_fire // Tell tage to march 1 stage 571 tage.io.bim <> s1.io.out.resp.bim // Use bim results from s1 572 573 //**********************Stage 3****************************// 574 // Wrap tage response and meta into s3.io.in.bits 575 // This is ugly 576 577 loop.io.flush := io.flush(2) 578 loop.io.pc.valid := s3_fire 579 loop.io.pc.bits := s3.io.in.pc 580 loop.io.inMask := s3.io.in.mask 581 loop.io.outFire := s4_fire 582 loop.io.respIn.taken := s3.io.pred.taken 583 loop.io.respIn.jmpIdx := s3.io.pred.jmpIdx 584 585 586 s3.io.in.resp.tage <> tage.io.resp 587 s3.io.in.resp.loop <> loop.io.resp 588 for (i <- 0 until PredictWidth) { 589 s3.io.in.brInfo(i).tageMeta := tage.io.meta(i) 590 s3.io.in.brInfo(i).specCnt := loop.io.meta.specCnts(i) 591 } 592 593 s3.s3IO.predecode <> io.predecode 594 595 s3.s3IO.realMask := io.realMask 596 597 s3.s3IO.prevHalf := io.prevHalf 598 599 s3.s3IO.recover.valid <> io.inOrderBrInfo.valid 600 s3.s3IO.recover.bits <> io.inOrderBrInfo.bits.ui 601 602 if (BPUDebug) { 603 if (debug_verbose) { 604 val uo = ubtb.io.out 605 XSDebug("debug: ubtb hits:%b, takens:%b, notTakens:%b\n", uo.hits.asUInt, uo.takens.asUInt, ~uo.takens.asUInt & uo.brMask.asUInt) 606 val bio = bim.io.resp 607 XSDebug("debug: bim takens:%b\n", VecInit(bio.ctrs.map(_(1))).asUInt) 608 val bo = btb.io.resp 609 XSDebug("debug: btb hits:%b\n", bo.hits.asUInt) 610 } 611 } 612 613 614 615 if (EnableCFICommitLog) { 616 val buValid = io.inOrderBrInfo.valid 617 val buinfo = io.inOrderBrInfo.bits.ui 618 val pd = buinfo.pd 619 val tage_cycle = buinfo.brInfo.debug_tage_cycle 620 XSDebug(buValid, p"cfi_update: isBr(${pd.isBr}) pc(${Hexadecimal(buinfo.pc)}) taken(${buinfo.taken}) mispred(${buinfo.isMisPred}) cycle($tage_cycle) hist(${Hexadecimal(io.inOrderBrInfo.bits.hist)})\n") 621 } 622 623} 624 625object BPU{ 626 def apply(enableBPU: Boolean = true) = { 627 if(enableBPU) { 628 val BPU = Module(new BPU) 629 BPU 630 } 631 else { 632 val FakeBPU = Module(new FakeBPU) 633 FakeBPU 634 } 635 } 636} 637