1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.internal.naming.chiselName 22import chisel3.util._ 23import freechips.rocketchip.util.SRAMAnnotation 24import xiangshan._ 25import utils._ 26import xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 27import xiangshan.backend.rob.RobPtr 28import xiangshan.backend.fu.util.HasCSRConst 29import firrtl.FirrtlProtos.Firrtl.Module.ExternalModule.Parameter 30import freechips.rocketchip.rocket.PMPConfig 31 32/** TLB module 33 * support block request and non-block request io at the same time 34 * return paddr at next cycle, then go for pmp/pma check 35 * @param Width: The number of requestors 36 * @param Block: Blocked or not for each requestor ports 37 * @param q: TLB Parameters, like entry number, each TLB has its own parameters 38 * @param p: XiangShan Paramemters, like XLEN 39 */ 40 41@chiselName 42class TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 43 with HasCSRConst 44 with HasPerfEvents 45{ 46 val io = IO(new TlbIO(Width, nRespDups, q)) 47 48 val req = io.requestor.map(_.req) 49 val resp = io.requestor.map(_.resp) 50 val ptw = io.ptw 51 val pmp = io.pmp 52 53 /** Sfence.vma & Svinval 54 * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 55 * Svinval will 1. flush old entries 2. flush inflight 56 * So, Svinval will not flush pipe, which means 57 * it should not drop reqs from pipe and should return right resp 58 */ 59 val sfence = DelayN(io.sfence, q.fenceDelay) 60 val csr = io.csr 61 val satp = DelayN(io.csr.satp, q.fenceDelay) 62 val flush_mmu = DelayN(sfence.valid || csr.satp.changed, q.fenceDelay) 63 val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 64 val flush_pipe = io.flushPipe 65 66 // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 67 // because, csr will influence tlb behavior. 68 val ifecth = if (q.fetchi) true.B else false.B 69 val mode = if (q.useDmode) csr.priv.dmode else csr.priv.imode 70 // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux... 71 val vmEnable = if (EnbaleTlbDebug) (satp.mode === 8.U) 72 else (satp.mode === 8.U && (mode < ModeM)) 73 74 val req_in = req 75 val req_out = req.map(a => RegEnable(a.bits, a.fire())) 76 val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 77 78 val refill = ptw.resp.fire() && !flush_mmu && vmEnable 79 val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 80 entries.io.base_connect(sfence, csr, satp) 81 if (q.outReplace) { io.replace <> entries.io.replace } 82 for (i <- 0 until Width) { 83 entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i) 84 entries.io.w_apply(refill, ptw.resp.bits, io.ptw_replenish) 85 } 86 87 // read TLB, get hit/miss, paddr, perm bits 88 val readResult = (0 until Width).map(TLBRead(_)) 89 val hitVec = readResult.map(_._1) 90 val missVec = readResult.map(_._2) 91 val pmp_addr = readResult.map(_._3) 92 val static_pm = readResult.map(_._4) 93 val static_pm_v = readResult.map(_._5) 94 val perm = readResult.map(_._6) 95 96 // check pmp use paddr (for timing optization, use pmp_addr here) 97 // check permisson 98 (0 until Width).foreach{i => 99 pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i) 100 for (d <- 0 until nRespDups) { 101 perm_check(perm(i)(d), req_out(i).cmd, static_pm(i), static_pm_v(i), i, d) 102 } 103 } 104 105 // handle block or non-block io 106 // for non-block io, just return the above result, send miss to ptw 107 // for block io, hold the request, send miss to ptw, 108 // when ptw back, return the result 109 (0 until Width) foreach {i => 110 if (Block(i)) handle_block(i) 111 else handle_nonblock(i) 112 } 113 io.ptw.resp.ready := true.B 114 115 /************************ main body above | method/log/perf below ****************************/ 116 def TLBRead(i: Int) = { 117 val (e_hit, e_ppn, e_perm, e_super_hit, e_super_ppn, static_pm) = entries.io.r_resp_apply(i) 118 val (p_hit, p_ppn, p_perm) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr)) 119 120 val hit = e_hit || p_hit 121 val miss = !hit && vmEnable 122 val fast_miss = !(e_super_hit || p_hit) && vmEnable 123 hit.suggestName(s"hit_read_${i}") 124 miss.suggestName(s"miss_read_${i}") 125 126 val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 127 resp(i).bits.miss := miss 128 resp(i).bits.fast_miss := fast_miss 129 resp(i).bits.ptwBack := ptw.resp.fire() 130 131 val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 132 val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 133 134 for (d <- 0 until nRespDups) { 135 ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 136 perm(d) := Mux(p_hit, p_perm, e_perm(d)) 137 138 val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 139 resp(i).bits.paddr(d) := Mux(vmEnable, paddr, vaddr) 140 } 141 142 XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 143 144 val pmp_paddr = Mux(vmEnable, Cat(Mux(p_hit, p_ppn, e_super_ppn), get_off(req_out(i).vaddr)), vaddr) 145 // pmp_paddr seems same to paddr functionally. It abandons normal_ppn for timing optimization. 146 // val pmp_paddr = Mux(vmEnable, paddr, vaddr) 147 val static_pm_valid = !(e_super_hit || p_hit) && vmEnable && q.partialStaticPMP.B 148 149 (hit, miss, pmp_paddr, static_pm, static_pm_valid, perm) 150 } 151 152 def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = { 153 pmp(idx).valid := resp(idx).valid 154 pmp(idx).bits.addr := addr 155 pmp(idx).bits.size := size 156 pmp(idx).bits.cmd := cmd 157 } 158 159 def perm_check(perm: TlbPermBundle, cmd: UInt, spm: TlbPMBundle, spm_v: Bool, idx: Int, nDups: Int) = { 160 // for timing optimization, pmp check is divided into dynamic and static 161 // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 162 // static: 4K pages (or sram entries) -> check pmp with pre-checked results 163 val af = perm.af 164 val pf = perm.pf 165 val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 166 val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 167 val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 168 val modeCheck = !(mode === ModeU && !perm.u || mode === ModeS && perm.u && (!io.csr.priv.sum || ifecth)) 169 val ldPermFail = !(modeCheck && (perm.r || io.csr.priv.mxr && perm.x)) 170 val stPermFail = !(modeCheck && perm.w) 171 val instrPermFail = !(modeCheck && perm.x) 172 val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 173 val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 174 val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 175 val fault_valid = vmEnable 176 resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && fault_valid && !af 177 resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && fault_valid && !af 178 resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && fault_valid && !af 179 // NOTE: pf need && with !af, page fault has higher priority than access fault 180 // but ptw may also have access fault, then af happens, the translation is wrong. 181 // In this case, pf has lower priority than af 182 183 resp(idx).bits.excp(nDups).af.ld := (af || (spm_v && !spm.r)) && TlbCmd.isRead(cmd) && fault_valid 184 resp(idx).bits.excp(nDups).af.st := (af || (spm_v && !spm.w)) && TlbCmd.isWrite(cmd) && fault_valid 185 resp(idx).bits.excp(nDups).af.instr := (af || (spm_v && !spm.x)) && TlbCmd.isExec(cmd) && fault_valid 186 resp(idx).bits.static_pm.valid := spm_v && fault_valid // ls/st unit should use this mmio, not the result from pmp 187 resp(idx).bits.static_pm.bits := !spm.c 188 } 189 190 def handle_nonblock(idx: Int): Unit = { 191 io.requestor(idx).resp.valid := req_out_v(idx) 192 io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 193 XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 194 195 val ptw_just_back = ptw.resp.fire && ptw.resp.bits.entry.hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true) 196 io.ptw.req(idx).valid := RegNext(req_out_v(idx) && missVec(idx) && !ptw_just_back, false.B) // TODO: remove the regnext, timing 197 when (RegEnable(io.requestor(idx).req_kill, RegNext(io.requestor(idx).req.fire))) { 198 io.ptw.req(idx).valid := false.B 199 } 200 io.ptw.req(idx).bits.vpn := RegNext(get_pn(req_out(idx).vaddr)) 201 } 202 203 def handle_block(idx: Int): Unit = { 204 // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 205 io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire() 206 // req_out_v for if there is a request, may long latency, fixme 207 208 // miss request entries 209 val miss_req_vpn = get_pn(req_out(idx).vaddr) 210 val hit = io.ptw.resp.bits.entry.hit(miss_req_vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.valid 211 212 val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B) 213 val miss_wire = new_coming && missVec(idx) 214 val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire(), flush_pipe(idx)) 215 val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 216 io.ptw.req(idx).fire() || resp(idx).fire(), flush_pipe(idx)) 217 218 // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 219 resp(idx).valid := req_out_v(idx) && !(miss_v && vmEnable) 220 when (io.ptw.resp.fire() && hit && req_out_v(idx) && vmEnable) { 221 val pte = io.ptw.resp.bits 222 resp(idx).valid := true.B 223 resp(idx).bits.miss := false.B // for blocked tlb, this is useless 224 for (d <- 0 until nRespDups) { 225 resp(idx).bits.paddr(d) := Cat(pte.entry.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 226 perm_check(pte, req_out(idx).cmd, 0.U.asTypeOf(new TlbPMBundle), false.B, idx, d) 227 } 228 pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx) 229 230 // NOTE: the unfiltered req would be handled by Repeater 231 } 232 assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 233 assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 234 235 val ptw_req = io.ptw.req(idx) 236 ptw_req.valid := miss_req_v 237 ptw_req.bits.vpn := miss_req_vpn 238 239 // NOTE: when flush pipe, tlb should abandon last req 240 // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 241 // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 242 if (!q.outsideRecvFlush) { 243 when (req_out_v(idx) && flush_pipe(idx) && vmEnable) { 244 resp(idx).valid := true.B 245 for (d <- 0 until nRespDups) { 246 resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 247 resp(idx).bits.excp(d).pf.st := true.B 248 resp(idx).bits.excp(d).pf.instr := true.B 249 } 250 } 251 } 252 } 253 254 // when ptw resp, tlb at refill_idx maybe set to miss by force. 255 // Bypass ptw resp to check. 256 def ptw_resp_bypass(vpn: UInt) = { 257 val p_hit = RegNext(ptw.resp.bits.entry.hit(vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.fire) 258 val p_ppn = RegEnable(ptw.resp.bits.entry.genPPN(vpn), io.ptw.resp.fire) 259 val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits), io.ptw.resp.fire) 260 (p_hit, p_ppn, p_perm) 261 } 262 263 // assert 264 for(i <- 0 until Width) { 265 TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 266 } 267 268 // perf event 269 val result_ok = req_in.map(a => RegNext(a.fire())) 270 val perfEvents = 271 Seq( 272 ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire() else vmEnable && result_ok(i) })), 273 ("miss ", PopCount((0 until Width).map{i => if (Block(i)) vmEnable && result_ok(i) && missVec(i) else ptw.req(i).fire() })), 274 ) 275 generatePerfEvent() 276 277 // perf log 278 for (i <- 0 until Width) { 279 if (Block(i)) { 280 XSPerfAccumulate(s"access${i}",result_ok(i) && vmEnable) 281 XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 282 } else { 283 XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && vmEnable && RegNext(req(i).bits.debug.isFirstIssue)) 284 XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && vmEnable) 285 XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue)) 286 XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i)) 287 } 288 } 289 XSPerfAccumulate("ptw_resp_count", ptw.resp.fire()) 290 XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire() && ptw.resp.bits.pf) 291 292 // Log 293 for(i <- 0 until Width) { 294 XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 295 XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 296 } 297 298 XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 299 XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 300 for (i <- ptw.req.indices) { 301 XSDebug(ptw.req(i).fire(), p"L2TLB req:${ptw.req(i).bits}\n") 302 } 303 XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 304 305 println(s"${q.name}: normal page: ${q.normalNWays} ${q.normalAssociative} ${q.normalReplacer.get} super page: ${q.superNWays} ${q.superAssociative} ${q.superReplacer.get}") 306 307} 308 309class TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 310class TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 311 312class TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 313 val io = IO(new TlbReplaceIO(Width, q)) 314 315 if (q.normalAssociative == "fa") { 316 val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays) 317 re.access(io.normalPage.access.map(_.touch_ways)) 318 io.normalPage.refillIdx := re.way 319 } else { // set-acco && plru 320 val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays) 321 re.access(io.normalPage.access.map(_.sets), io.normalPage.access.map(_.touch_ways)) 322 io.normalPage.refillIdx := { if (q.normalNWays == 1) 0.U else re.way(io.normalPage.chosen_set) } 323 } 324 325 if (q.superAssociative == "fa") { 326 val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays) 327 re.access(io.superPage.access.map(_.touch_ways)) 328 io.superPage.refillIdx := re.way 329 } else { // set-acco && plru 330 val re = ReplacementPolicy.fromString(q.superReplacer, q.superNSets, q.superNWays) 331 re.access(io.superPage.access.map(_.sets), io.superPage.access.map(_.touch_ways)) 332 io.superPage.refillIdx := { if (q.superNWays == 1) 0.U else re.way(io.superPage.chosen_set) } 333 } 334} 335