xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/TLB.scala (revision e9ba7f28fb299c5ceb9768494fa6f1f37dad9076)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
9f1fe8698SLemover
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
15c49ebec8SHaoyuan Feng*
16c49ebec8SHaoyuan Feng*
17c49ebec8SHaoyuan Feng* Acknowledgement
18c49ebec8SHaoyuan Feng*
19c49ebec8SHaoyuan Feng* This implementation is inspired by several key papers:
20c49ebec8SHaoyuan Feng* [1] Binh Pham, Viswanathan Vaidyanathan, Aamer Jaleel, and Abhishek Bhattacharjee. "[Colt: Coalesced large-reach
21c49ebec8SHaoyuan Feng* tlbs.](https://doi.org/10.1109/MICRO.2012.32)" 45th Annual IEEE/ACM International Symposium on Microarchitecture
22c49ebec8SHaoyuan Feng* (MICRO). 2012.
236d5ddbceSLemover***************************************************************************************/
246d5ddbceSLemover
256d5ddbceSLemoverpackage xiangshan.cache.mmu
266d5ddbceSLemover
278891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
286d5ddbceSLemoverimport chisel3._
296d5ddbceSLemoverimport chisel3.util._
305ab1b84dSHaoyuan Fengimport difftest._
31a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation
326d5ddbceSLemoverimport xiangshan._
336d5ddbceSLemoverimport utils._
343c02ee8fSwakafaimport utility._
35f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig}
369aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
376d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
38f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig
396d5ddbceSLemover
40f1fe8698SLemover/** TLB module
41f1fe8698SLemover  * support block request and non-block request io at the same time
42f1fe8698SLemover  * return paddr at next cycle, then go for pmp/pma check
43f1fe8698SLemover  * @param Width: The number of requestors
44f1fe8698SLemover  * @param Block: Blocked or not for each requestor ports
45f1fe8698SLemover  * @param q: TLB Parameters, like entry number, each TLB has its own parameters
46f1fe8698SLemover  * @param p: XiangShan Paramemters, like XLEN
47f1fe8698SLemover  */
48a0301c0dSLemover
4903efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule
50f1fe8698SLemover  with HasCSRConst
51f1fe8698SLemover  with HasPerfEvents
52f1fe8698SLemover{
5303efd994Shappy-lx  val io = IO(new TlbIO(Width, nRespDups, q))
54a0301c0dSLemover
556d5ddbceSLemover  val req = io.requestor.map(_.req)
566d5ddbceSLemover  val resp = io.requestor.map(_.resp)
576d5ddbceSLemover  val ptw = io.ptw
58b6982e83SLemover  val pmp = io.pmp
598744445eSMaxpicca-Li  val refill_to_mem = io.refill_to_mem
606d5ddbceSLemover
61f1fe8698SLemover  /** Sfence.vma & Svinval
62f1fe8698SLemover    * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe
63f1fe8698SLemover    * Svinval will 1. flush old entries 2. flush inflight
64f1fe8698SLemover    * So, Svinval will not flush pipe, which means
65f1fe8698SLemover    * it should not drop reqs from pipe and should return right resp
66f1fe8698SLemover    */
67f1fe8698SLemover  val sfence = DelayN(io.sfence, q.fenceDelay)
686d5ddbceSLemover  val csr = io.csr
69f1fe8698SLemover  val satp = DelayN(io.csr.satp, q.fenceDelay)
70d0de7e4aSpeixiaokun  val vsatp = DelayN(io.csr.vsatp, q.fenceDelay)
71d0de7e4aSpeixiaokun  val hgatp = DelayN(io.csr.hgatp, q.fenceDelay)
72dd286b6aSYanqin Li  val mPBMTE = DelayN(io.csr.mPBMTE, q.fenceDelay)
73dd286b6aSYanqin Li  val hPBMTE = DelayN(io.csr.hPBMTE, q.fenceDelay)
74d0de7e4aSpeixiaokun
75d0de7e4aSpeixiaokun  val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay)
76f1fe8698SLemover  val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe
77f1fe8698SLemover  val flush_pipe = io.flushPipe
78a4f9c77fSpeixiaokun  val redirect = io.redirect
79189833a1SHaoyuan Feng  val EffectiveVa = Wire(Vec(Width, UInt(XLEN.W)))
80ffa711ffSpeixiaokun  val req_in = req
81189833a1SHaoyuan Feng  val req_out = Reg(Vec(Width, new TlbReq))
82189833a1SHaoyuan Feng  for (i <- 0 until Width) {
83189833a1SHaoyuan Feng    when (req(i).fire) {
84189833a1SHaoyuan Feng      req_out(i) := req(i).bits
85189833a1SHaoyuan Feng      req_out(i).fullva := EffectiveVa(i)
86189833a1SHaoyuan Feng    }
87189833a1SHaoyuan Feng  }
88ffa711ffSpeixiaokun  val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i)))
89ffa711ffSpeixiaokun
90ffa711ffSpeixiaokun  val isHyperInst = (0 until Width).map(i => req_out_v(i) && req_out(i).hyperinst)
9150c7aa78Speixiaokun
92f1fe8698SLemover  // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush.
93f1fe8698SLemover  // because, csr will influence tlb behavior.
94189833a1SHaoyuan Feng  val ifetch = if (q.fetchi) true.B else false.B
95d0de7e4aSpeixiaokun  val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode
96d0de7e4aSpeixiaokun  val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp))
9782e4705bSpeixiaokun  val virt_in = csr.priv.virt
9882e4705bSpeixiaokun  val virt_out = req.map(a => RegEnable(csr.priv.virt, a.fire))
9982e4705bSpeixiaokun  val sum = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum))
10082e4705bSpeixiaokun  val mxr = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr))
101ffa711ffSpeixiaokun  val req_in_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq(
10282e4705bSpeixiaokun      (!(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate,
103251a1ca9Speixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
104251a1ca9Speixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
105251a1ca9Speixiaokun      (csr.hgatp.mode === 0.U) -> onlyStage1
106ffa711ffSpeixiaokun    )))
107ffa711ffSpeixiaokun  val req_out_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq(
10882e4705bSpeixiaokun    (!(virt_out(i) || isHyperInst(i))) -> noS2xlate,
109251a1ca9Speixiaokun    (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
110251a1ca9Speixiaokun    (csr.vsatp.mode === 0.U) -> onlyStage2,
111251a1ca9Speixiaokun    (csr.hgatp.mode === 0.U) -> onlyStage1
1123106de0aSpeixiaokun  )))
113e9027bcdSpeixiaokun  val need_gpa = RegInit(false.B)
114*e9ba7f28SHaoyuan Feng  val need_gpa_wire = WireInit(false.B)
115a4f9c77fSpeixiaokun  val need_gpa_robidx = Reg(new RobPtr)
116e9027bcdSpeixiaokun  val need_gpa_vpn = Reg(UInt(vpnLen.W))
117ad8d4021SXiaokun-Pei  val resp_gpa_gvpn = Reg(UInt(ptePPNLen.W))
118e9566d21Speixiaokun  val resp_gpa_refill = RegInit(false.B)
119ad8d4021SXiaokun-Pei  val resp_s1_level = RegInit(0.U(log2Up(Level + 1).W))
120ad8d4021SXiaokun-Pei  val resp_s1_isLeaf = RegInit(false.B)
121ad8d4021SXiaokun-Pei  val resp_s1_isFakePte = RegInit(false.B)
122e9027bcdSpeixiaokun  val hasGpf = Wire(Vec(Width, Bool()))
123d0de7e4aSpeixiaokun
1243ea4388cSHaoyuan Feng  val Sv39Enable = satp.mode === 8.U
1253ea4388cSHaoyuan Feng  val Sv48Enable = satp.mode === 9.U
1263ea4388cSHaoyuan Feng  val Sv39x4Enable = vsatp.mode === 8.U || hgatp.mode === 8.U
1273ea4388cSHaoyuan Feng  val Sv48x4Enable = vsatp.mode === 9.U || hgatp.mode === 9.U
1280841a83fSXuan Hu  val vmEnable = (0 until Width).map(i => !(isHyperInst(i) || virt_out(i)) && (
1293ea4388cSHaoyuan Feng    if (EnbaleTlbDebug) (Sv39Enable || Sv48Enable)
1303ea4388cSHaoyuan Feng    else (Sv39Enable || Sv48Enable) && (mode(i) < ModeM))
1310841a83fSXuan Hu  )
1323ea4388cSHaoyuan Feng  val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt_out(i)) && (Sv39x4Enable || Sv48x4Enable) && (mode(i) < ModeM))
1335adc4829SYanqin Li  val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegEnable(!req(i).bits.no_translate, req(i).valid))
1346d5ddbceSLemover
135db6cfb5aSHaoyuan Feng  // pre fault: check fault before real do translate
136db6cfb5aSHaoyuan Feng  val prepf = WireInit(VecInit(Seq.fill(Width)(false.B)))
137db6cfb5aSHaoyuan Feng  val pregpf = WireInit(VecInit(Seq.fill(Width)(false.B)))
138db6cfb5aSHaoyuan Feng  val preaf = WireInit(VecInit(Seq.fill(Width)(false.B)))
139189833a1SHaoyuan Feng  val premode = (0 until Width).map(i => Mux(req_in(i).bits.hyperinst, csr.priv.spvp, mode_tmp))
140189833a1SHaoyuan Feng  for (i <- 0 until Width) {
141189833a1SHaoyuan Feng    resp(i).bits.fullva := RegEnable(EffectiveVa(i), req(i).valid)
142189833a1SHaoyuan Feng  }
14309223e00SHaoyuan Feng  val prevmEnable = (0 until Width).map(i => !(virt_in || req_in(i).bits.hyperinst) && (
14409223e00SHaoyuan Feng    if (EnbaleTlbDebug) (Sv39Enable || Sv48Enable)
145189833a1SHaoyuan Feng    else (Sv39Enable || Sv48Enable) && (premode(i) < ModeM))
14609223e00SHaoyuan Feng  )
147189833a1SHaoyuan Feng  val pres2xlateEnable = (0 until Width).map(i => (virt_in || req_in(i).bits.hyperinst) && (Sv39x4Enable || Sv48x4Enable) && (premode(i) < ModeM))
148189833a1SHaoyuan Feng
149db6cfb5aSHaoyuan Feng  (0 until Width).foreach{i =>
150189833a1SHaoyuan Feng
151189833a1SHaoyuan Feng    val pmm = WireInit(0.U(2.W))
152189833a1SHaoyuan Feng
153189833a1SHaoyuan Feng    when (ifetch || req(i).bits.hlvx) {
154189833a1SHaoyuan Feng      pmm := 0.U
155189833a1SHaoyuan Feng    } .elsewhen (premode(i) === ModeM) {
156189833a1SHaoyuan Feng      pmm := csr.pmm.mseccfg
157189833a1SHaoyuan Feng    } .elsewhen (!(virt_in || req_in(i).bits.hyperinst) && premode(i) === ModeS) {
158189833a1SHaoyuan Feng      pmm := csr.pmm.menvcfg
159189833a1SHaoyuan Feng    } .elsewhen ((virt_in || req_in(i).bits.hyperinst) && premode(i) === ModeS) {
160189833a1SHaoyuan Feng      pmm := csr.pmm.henvcfg
161189833a1SHaoyuan Feng    } .elsewhen (req_in(i).bits.hyperinst && csr.priv.imode === ModeU) {
162189833a1SHaoyuan Feng      pmm := csr.pmm.hstatus
163189833a1SHaoyuan Feng    } .elsewhen (premode(i) === ModeU) {
164189833a1SHaoyuan Feng      pmm := csr.pmm.senvcfg
165189833a1SHaoyuan Feng    }
166189833a1SHaoyuan Feng
167189833a1SHaoyuan Feng    when (prevmEnable(i) || (pres2xlateEnable(i) && vsatp.mode =/= 0.U)) {
168189833a1SHaoyuan Feng      when (pmm === PMLEN7) {
169189833a1SHaoyuan Feng        EffectiveVa(i) := SignExt(req_in(i).bits.fullva(56, 0), XLEN)
170189833a1SHaoyuan Feng      } .elsewhen (pmm === PMLEN16) {
171189833a1SHaoyuan Feng        EffectiveVa(i) := SignExt(req_in(i).bits.fullva(47, 0), XLEN)
172189833a1SHaoyuan Feng      } .otherwise {
173189833a1SHaoyuan Feng        EffectiveVa(i) := req_in(i).bits.fullva
174189833a1SHaoyuan Feng      }
175189833a1SHaoyuan Feng    } .otherwise {
176189833a1SHaoyuan Feng      when (pmm === PMLEN7) {
177189833a1SHaoyuan Feng        EffectiveVa(i) := ZeroExt(req_in(i).bits.fullva(56, 0), XLEN)
178189833a1SHaoyuan Feng      } .elsewhen (pmm === PMLEN16) {
179189833a1SHaoyuan Feng        EffectiveVa(i) := ZeroExt(req_in(i).bits.fullva(47, 0), XLEN)
180189833a1SHaoyuan Feng      } .otherwise {
181189833a1SHaoyuan Feng        EffectiveVa(i) := req_in(i).bits.fullva
182189833a1SHaoyuan Feng      }
183189833a1SHaoyuan Feng    }
184189833a1SHaoyuan Feng
185189833a1SHaoyuan Feng    val pf48 = SignExt(EffectiveVa(i)(47, 0), XLEN) =/= EffectiveVa(i)
186189833a1SHaoyuan Feng    val pf39 = SignExt(EffectiveVa(i)(38, 0), XLEN) =/= EffectiveVa(i)
187189833a1SHaoyuan Feng    val gpf48 = EffectiveVa(i)(XLEN - 1, 48 + 2) =/= 0.U
188189833a1SHaoyuan Feng    val gpf39 = EffectiveVa(i)(XLEN - 1, 39 + 2) =/= 0.U
189189833a1SHaoyuan Feng    val af = EffectiveVa(i)(XLEN - 1, PAddrBits) =/= 0.U
190db6cfb5aSHaoyuan Feng    when (req(i).valid && req(i).bits.checkfullva) {
19109223e00SHaoyuan Feng      when (prevmEnable(i) || pres2xlateEnable(i)) {
192db6cfb5aSHaoyuan Feng        when (req_in_s2xlate(i) === onlyStage2) {
193db6cfb5aSHaoyuan Feng          when (Sv48x4Enable) {
194db6cfb5aSHaoyuan Feng            pregpf(i) := gpf48
195db6cfb5aSHaoyuan Feng          } .elsewhen (Sv39x4Enable) {
196db6cfb5aSHaoyuan Feng            pregpf(i) := gpf39
197db6cfb5aSHaoyuan Feng          }
198db6cfb5aSHaoyuan Feng        } .otherwise {
199db6cfb5aSHaoyuan Feng          when (Sv48Enable) {
200db6cfb5aSHaoyuan Feng            prepf(i) := pf48
201db6cfb5aSHaoyuan Feng          } .elsewhen (Sv39Enable) {
202db6cfb5aSHaoyuan Feng            prepf(i) := pf39
203db6cfb5aSHaoyuan Feng          }
204db6cfb5aSHaoyuan Feng        }
205db6cfb5aSHaoyuan Feng      } .otherwise {
206db6cfb5aSHaoyuan Feng        preaf(i) := af
207db6cfb5aSHaoyuan Feng      }
208db6cfb5aSHaoyuan Feng    }
209db6cfb5aSHaoyuan Feng  }
2106d5ddbceSLemover
211*e9ba7f28SHaoyuan Feng  val refill = ptw.resp.fire && !(ptw.resp.bits.getGpa) && !need_gpa && !need_gpa_wire && !flush_mmu
2124fc3a30cSXu, Zefan  // prevent ptw refill when: 1) it's a getGpa request; 2) l1tlb is in need_gpa state; 3) mmu is being flushed.
2134fc3a30cSXu, Zefan
214eb4bf3f2Speixiaokun  refill_to_mem := DontCare
21503efd994Shappy-lx  val entries = Module(new TlbStorageWrapper(Width, q, nRespDups))
216f1fe8698SLemover  entries.io.base_connect(sfence, csr, satp)
217f1fe8698SLemover  if (q.outReplace) { io.replace <> entries.io.replace }
2186d5ddbceSLemover  for (i <- 0 until Width) {
219ffa711ffSpeixiaokun    entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, req_in_s2xlate(i))
220ec159517SXiaokun-Pei    entries.io.w_apply(refill, ptw.resp.bits)
2215adc4829SYanqin Li    // TODO: RegNext enable:req.valid
2225adc4829SYanqin Li    resp(i).bits.debug.isFirstIssue := RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)
2235adc4829SYanqin Li    resp(i).bits.debug.robIdx := RegEnable(req(i).bits.debug.robIdx, req(i).valid)
224a0301c0dSLemover  }
225e9027bcdSpeixiaokun
226f1fe8698SLemover  // read TLB, get hit/miss, paddr, perm bits
227f1fe8698SLemover  val readResult = (0 until Width).map(TLBRead(_))
228f1fe8698SLemover  val hitVec = readResult.map(_._1)
229f1fe8698SLemover  val missVec = readResult.map(_._2)
230f1fe8698SLemover  val pmp_addr = readResult.map(_._3)
231f9ac118cSHaoyuan Feng  val perm = readResult.map(_._4)
2323106de0aSpeixiaokun  val g_perm = readResult.map(_._5)
233002c10a4SYanqin Li  val pbmt = readResult.map(_._6)
234002c10a4SYanqin Li  val g_pbmt = readResult.map(_._7)
235f1fe8698SLemover  // check pmp use paddr (for timing optization, use pmp_addr here)
236f1fe8698SLemover  // check permisson
237f1fe8698SLemover  (0 until Width).foreach{i =>
23808b0bc30Shappy-lx    val noTranslateReg = RegNext(req(i).bits.no_translate)
23908b0bc30Shappy-lx    val addr = Mux(noTranslateReg, req(i).bits.pmp_addr, pmp_addr(i))
24008b0bc30Shappy-lx    pmp_check(addr, req_out(i).size, req_out(i).cmd, noTranslateReg, i)
24103efd994Shappy-lx    for (d <- 0 until nRespDups) {
242002c10a4SYanqin Li      pbmt_check(i, d, pbmt(i)(d), g_pbmt(i)(d), req_out_s2xlate(i))
243db6cfb5aSHaoyuan Feng      perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, req_out_s2xlate(i), prepf(i), pregpf(i), preaf(i))
24403efd994Shappy-lx    }
2457acf8b76SXiaokun-Pei    hasGpf(i) := hitVec(i) && (resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr)
246f1fe8698SLemover  }
2476d5ddbceSLemover
248f1fe8698SLemover  // handle block or non-block io
249f1fe8698SLemover  // for non-block io, just return the above result, send miss to ptw
250f1fe8698SLemover  // for block io, hold the request, send miss to ptw,
251f1fe8698SLemover  //   when ptw back, return the result
252f1fe8698SLemover  (0 until Width) foreach {i =>
253f1fe8698SLemover    if (Block(i)) handle_block(i)
254f1fe8698SLemover    else handle_nonblock(i)
255f1fe8698SLemover  }
256f1fe8698SLemover  io.ptw.resp.ready := true.B
257a0301c0dSLemover
258f1fe8698SLemover  /************************  main body above | method/log/perf below ****************************/
259f1fe8698SLemover  def TLBRead(i: Int) = {
260002c10a4SYanqin Li    val (e_hit, e_ppn, e_perm, e_g_perm, e_s2xlate, e_pbmt, e_g_pbmt) = entries.io.r_resp_apply(i)
261ad8d4021SXiaokun-Pei    val (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate, p_s1_level, p_s1_isLeaf, p_s1_isFakePte) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), req_in_s2xlate(i))
262292bea3fSWilliam Wang    val enable = portTranslateEnable(i)
263f86480a7Speixiaokun    val isOnlys2xlate = req_out_s2xlate(i) === onlyStage2
2649cb05b4dSXiaokun-Pei    val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(i).vaddr)
265a4f9c77fSpeixiaokun    val isitlb = TlbCmd.isExec(req_out(i).cmd)
2668a4dab4dSHaoyuan Feng    val isPrefetch = req_out(i).isPrefetch
2678a4dab4dSHaoyuan Feng    val currentRedirect = req_out(i).debug.robIdx.needFlush(redirect)
2688a4dab4dSHaoyuan Feng    val lastCycleRedirect = req_out(i).debug.robIdx.needFlush(RegNext(redirect))
269a4f9c77fSpeixiaokun
270a4f9c77fSpeixiaokun    when (!isitlb && need_gpa_robidx.needFlush(redirect) || isitlb && flush_pipe(i)){
271a4f9c77fSpeixiaokun      need_gpa := false.B
272a4f9c77fSpeixiaokun      resp_gpa_refill := false.B
273a4f9c77fSpeixiaokun      need_gpa_vpn := 0.U
2748a4dab4dSHaoyuan Feng    }.elsewhen (req_out_v(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && hasGpf(i) && need_gpa === false.B && !io.requestor(i).req_kill && !isPrefetch && !currentRedirect && !lastCycleRedirect) {
275*e9ba7f28SHaoyuan Feng      need_gpa_wire := true.B
276c3d5cfb3Speixiaokun      need_gpa := true.B
2773106de0aSpeixiaokun      need_gpa_vpn := get_pn(req_out(i).vaddr)
2783106de0aSpeixiaokun      resp_gpa_refill := false.B
279a4f9c77fSpeixiaokun      need_gpa_robidx := req_out(i).debug.robIdx
2809cb05b4dSXiaokun-Pei    }.elsewhen (ptw.resp.fire && need_gpa && need_gpa_vpn === ptw.resp.bits.getVpn(need_gpa_vpn)) {
2812ea10b44SXiaokun-Pei      resp_gpa_gvpn := Mux(ptw.resp.bits.s2xlate === onlyStage2, ptw.resp.bits.s2.entry.tag, ptw.resp.bits.s1.genGVPN(need_gpa_vpn))
282ad8d4021SXiaokun-Pei      resp_s1_level := ptw.resp.bits.s1.entry.level.get
283ad8d4021SXiaokun-Pei      resp_s1_isLeaf := ptw.resp.bits.s1.isLeaf()
284ad8d4021SXiaokun-Pei      resp_s1_isFakePte := ptw.resp.bits.s1.isFakePte()
2853106de0aSpeixiaokun      resp_gpa_refill := true.B
2863106de0aSpeixiaokun    }
2873106de0aSpeixiaokun
2889cb05b4dSXiaokun-Pei    when (req_out_v(i) && hasGpf(i) && resp_gpa_refill && need_gpa_vpn_hit){
289c3d5cfb3Speixiaokun      need_gpa := false.B
290c3d5cfb3Speixiaokun    }
291c3d5cfb3Speixiaokun
292cb8f2f2aSLemover    val hit = e_hit || p_hit
2938a4dab4dSHaoyuan Feng    val miss = (!hit && enable) || hasGpf(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && !isPrefetch && !lastCycleRedirect
294f1fe8698SLemover    hit.suggestName(s"hit_read_${i}")
295f1fe8698SLemover    miss.suggestName(s"miss_read_${i}")
2966d5ddbceSLemover
297f1fe8698SLemover    val vaddr = SignExt(req_out(i).vaddr, PAddrBits)
298f1fe8698SLemover    resp(i).bits.miss := miss
299935edac4STang Haojin    resp(i).bits.ptwBack := ptw.resp.fire
3005adc4829SYanqin Li    resp(i).bits.memidx := RegEnable(req_in(i).bits.memidx, req_in(i).valid)
30108b0bc30Shappy-lx    resp(i).bits.fastMiss := !hit && enable
3026d5ddbceSLemover
30303efd994Shappy-lx    val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W))))
304002c10a4SYanqin Li    val pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W))))
30503efd994Shappy-lx    val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
306faf7d50bSXiaokun-Pei    val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePPNLen.W))))
307ad8d4021SXiaokun-Pei    val level = WireInit(VecInit(Seq.fill(nRespDups)(0.U(log2Up(Level + 1).W))))
308ad8d4021SXiaokun-Pei    val isLeaf = WireInit(VecInit(Seq.fill(nRespDups)(false.B)))
309ad8d4021SXiaokun-Pei    val isFakePte = WireInit(VecInit(Seq.fill(nRespDups)(false.B)))
310002c10a4SYanqin Li    val g_pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W))))
311d0de7e4aSpeixiaokun    val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
31250c7aa78Speixiaokun    val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W))))
31303efd994Shappy-lx    for (d <- 0 until nRespDups) {
31403efd994Shappy-lx      ppn(d) := Mux(p_hit, p_ppn, e_ppn(d))
315002c10a4SYanqin Li      pbmt(d) := Mux(p_hit, p_pbmt, e_pbmt(d))
31603efd994Shappy-lx      perm(d) := Mux(p_hit, p_perm, e_perm(d))
317ad8d4021SXiaokun-Pei      gvpn(d) :=  Mux(p_hit, p_gvpn, resp_gpa_gvpn)
318ad8d4021SXiaokun-Pei      level(d) := Mux(p_hit, p_s1_level, resp_s1_level)
319ad8d4021SXiaokun-Pei      isLeaf(d) := Mux(p_hit, p_s1_isLeaf, resp_s1_isLeaf)
320ad8d4021SXiaokun-Pei      isFakePte(d) := Mux(p_hit, p_s1_isFakePte, resp_s1_isFakePte)
321002c10a4SYanqin Li      g_pbmt(d) := Mux(p_hit, p_g_pbmt, e_g_pbmt(d))
322d0de7e4aSpeixiaokun      g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d))
32350c7aa78Speixiaokun      r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d))
32403efd994Shappy-lx      val paddr = Cat(ppn(d), get_off(req_out(i).vaddr))
325ad8d4021SXiaokun-Pei      val vpn_idx = Mux1H(Seq(
326ad8d4021SXiaokun-Pei        (isFakePte(d) && vsatp.mode === Sv39) -> 2.U,
327ad8d4021SXiaokun-Pei        (isFakePte(d) && vsatp.mode === Sv48) -> 3.U,
328ad8d4021SXiaokun-Pei        (!isFakePte(d)) -> (level(d) - 1.U),
329ad8d4021SXiaokun-Pei      ))
3307eef70ffSgood-circle      // We use `fullva` here when `isLeaf`, in order to cope with the situation of an unaligned load/store cross page
3317eef70ffSgood-circle      // for example, a `ld` instruction on address 0x81000ffb will be splited into two loads
3327eef70ffSgood-circle      // 1. ld 0x81000ff8. vaddr = 0x81000ff8, fullva = 0x80000ffb
3337eef70ffSgood-circle      // 2. ld 0x81001000. vaddr = 0x81001000, fullva = 0x80000ffb
3347eef70ffSgood-circle      // When load 1 trigger a guest page fault, we should use offset of fullva when generate gpaddr
3357eef70ffSgood-circle      // and when load 2 trigger a guest page fault, we should just use offset of vaddr(all zero).
336e80f666eSHaoyuan Feng      // Also, when onlyS2, if crosspage, gpaddr = vaddr(start address of a new page), else gpaddr = fullva(original vaddr)
337e3e0af7dSXu, Zefan      // By the way, frontend handles the cross page instruction fetch by itself, so TLB doesn't need to do anything extra.
338e3e0af7dSXu, Zefan      // Also, the fullva of iTLB is not used and always zero. crossPageVaddr should never use fullva in iTLB.
339e3e0af7dSXu, Zefan      val crossPageVaddr = Mux(isitlb || req_out(i).fullva(12) =/= vaddr(12), vaddr, req_out(i).fullva)
340e80f666eSHaoyuan Feng      val gpaddr_offset = Mux(isLeaf(d), get_off(crossPageVaddr), Cat(getVpnn(get_pn(crossPageVaddr), vpn_idx), 0.U(log2Up(XLEN/8).W)))
341ad8d4021SXiaokun-Pei      val gpaddr = Cat(gvpn(d), gpaddr_offset)
342292bea3fSWilliam Wang      resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr)
343e80f666eSHaoyuan Feng      resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, crossPageVaddr, gpaddr)
34403efd994Shappy-lx    }
34503efd994Shappy-lx
34603efd994Shappy-lx    XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n")
34703efd994Shappy-lx
348f9ac118cSHaoyuan Feng    val pmp_paddr = resp(i).bits.paddr(0)
349f1fe8698SLemover
350002c10a4SYanqin Li    (hit, miss, pmp_paddr, perm, g_perm, pbmt, g_pbmt)
351f1fe8698SLemover  }
352f1fe8698SLemover
353ad8d4021SXiaokun-Pei  def getVpnn(vpn: UInt, idx: UInt): UInt = {
354ad8d4021SXiaokun-Pei    MuxLookup(idx, 0.U)(Seq(
355ad8d4021SXiaokun-Pei      0.U -> vpn(vpnnLen - 1, 0),
356ad8d4021SXiaokun-Pei      1.U -> vpn(vpnnLen * 2 - 1, vpnnLen),
357ad8d4021SXiaokun-Pei      2.U -> vpn(vpnnLen * 3 - 1, vpnnLen * 2),
358ad8d4021SXiaokun-Pei      3.U -> vpn(vpnnLen * 4 - 1, vpnnLen * 3))
359ad8d4021SXiaokun-Pei    )
360ad8d4021SXiaokun-Pei  }
361ad8d4021SXiaokun-Pei
36208b0bc30Shappy-lx  def pmp_check(addr: UInt, size: UInt, cmd: UInt, noTranslate: Bool, idx: Int): Unit = {
36308b0bc30Shappy-lx    pmp(idx).valid := resp(idx).valid || noTranslate
364f1fe8698SLemover    pmp(idx).bits.addr := addr
365f1fe8698SLemover    pmp(idx).bits.size := size
366f1fe8698SLemover    pmp(idx).bits.cmd := cmd
367f1fe8698SLemover  }
368f1fe8698SLemover
369002c10a4SYanqin Li  def pbmt_check(idx: Int, d: Int, pbmt: UInt, g_pbmt: UInt, s2xlate: UInt):Unit = {
370002c10a4SYanqin Li    val onlyS1 = s2xlate === onlyStage1 || s2xlate === noS2xlate
371e11ec86cSYanqin Li    val pbmtRes = pbmt
372e11ec86cSYanqin Li    val gpbmtRes = g_pbmt
3733adbf906SYanqin Li    val res = MuxLookup(s2xlate, 0.U)(Seq(
374dd286b6aSYanqin Li      onlyStage1 -> pbmtRes,
375dd286b6aSYanqin Li      onlyStage2 -> gpbmtRes,
376dd286b6aSYanqin Li      allStage -> Mux(pbmtRes =/= 0.U, pbmtRes, gpbmtRes),
377dd286b6aSYanqin Li      noS2xlate -> pbmtRes
3783adbf906SYanqin Li    ))
3793adbf906SYanqin Li    resp(idx).bits.pbmt(d) := Mux(portTranslateEnable(idx), res, 0.U)
380002c10a4SYanqin Li  }
381002c10a4SYanqin Li
3825b7ef044SLemover  // for timing optimization, pmp check is divided into dynamic and static
383db6cfb5aSHaoyuan Feng  def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt, prepf: Bool = false.B, pregpf: Bool = false.B, preaf: Bool = false.B) = {
3845b7ef044SLemover    // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done
3855b7ef044SLemover    // static: 4K pages (or sram entries) -> check pmp with pre-checked results
386c3d5cfb3Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
387cfa0c506SXiaokun-Pei    val onlyS1 = s2xlate === onlyStage1
38807f77bf0Speixiaokun    val onlyS2 = s2xlate === onlyStage2
389d0de7e4aSpeixiaokun    val af = perm.af || (hasS2xlate && g_perm.af)
390d0de7e4aSpeixiaokun
391d0de7e4aSpeixiaokun    // Stage 1 perm check
392e5831642Speixiaokun    val pf = perm.pf
393db6cfb5aSHaoyuan Feng    val isLd = TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)
394db6cfb5aSHaoyuan Feng    val isSt = TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)
395db6cfb5aSHaoyuan Feng    val isInst = TlbCmd.isExec(cmd)
396db6cfb5aSHaoyuan Feng    val ldUpdate = !perm.a && isLd // update A/D through exception
397db6cfb5aSHaoyuan Feng    val stUpdate = (!perm.a || !perm.d) && isSt // update A/D through exception
398db6cfb5aSHaoyuan Feng    val instrUpdate = !perm.a && isInst // update A/D through exception
399189833a1SHaoyuan Feng    val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifetch))
400e5831642Speixiaokun    val ldPermFail = !(modeCheck && Mux(hlvx, perm.x, perm.r || mxr(idx) && perm.x))
401a79fef67Swakafa    val stPermFail = !(modeCheck && perm.w)
402a79fef67Swakafa    val instrPermFail = !(modeCheck && perm.x)
403db6cfb5aSHaoyuan Feng    val ldPf = (ldPermFail || pf) && isLd
404db6cfb5aSHaoyuan Feng    val stPf = (stPermFail || pf) && isSt
405db6cfb5aSHaoyuan Feng    val instrPf = (instrPermFail || pf) && isInst
406ad415ae0SXiaokun-Pei    val isFakePte = !perm.v && !perm.pf && !perm.af && !onlyS2
4072ea10b44SXiaokun-Pei    val isNonLeaf = !(perm.r || perm.w || perm.x) && perm.v && !perm.pf && !perm.af
4082ea10b44SXiaokun-Pei    val s1_valid = portTranslateEnable(idx) && !onlyS2
409d0de7e4aSpeixiaokun
410d0de7e4aSpeixiaokun    // Stage 2 perm check
411e5831642Speixiaokun    val gpf = g_perm.pf
412db6cfb5aSHaoyuan Feng    val g_ldUpdate = !g_perm.a && isLd
413db6cfb5aSHaoyuan Feng    val g_stUpdate = (!g_perm.a || !g_perm.d) && isSt
414db6cfb5aSHaoyuan Feng    val g_instrUpdate = !g_perm.a && isInst
415e5831642Speixiaokun    val g_ldPermFail = !Mux(hlvx, g_perm.x, (g_perm.r || io.csr.priv.mxr && g_perm.x))
416d0de7e4aSpeixiaokun    val g_stPermFail = !g_perm.w
417d0de7e4aSpeixiaokun    val g_instrPermFail = !g_perm.x
418db6cfb5aSHaoyuan Feng    val ldGpf = (g_ldPermFail || gpf) && isLd
419db6cfb5aSHaoyuan Feng    val stGpf = (g_stPermFail || gpf) && isSt
420db6cfb5aSHaoyuan Feng    val instrGpf = (g_instrPermFail || gpf) && isInst
4217acf8b76SXiaokun-Pei    val s2_valid = portTranslateEnable(idx) && hasS2xlate && !onlyS1
422d0de7e4aSpeixiaokun
423d0de7e4aSpeixiaokun    val fault_valid = s1_valid || s2_valid
424d0de7e4aSpeixiaokun
425c794d992Speixiaokun    // when pf and gpf can't happens simultaneously
4262ea10b44SXiaokun-Pei    val hasPf = (ldPf || ldUpdate || stPf || stUpdate || instrPf || instrUpdate) && s1_valid && !af && !isFakePte && !isNonLeaf
427db6cfb5aSHaoyuan Feng    // Only lsu need check related to high address truncation
428db6cfb5aSHaoyuan Feng    when (RegNext(prepf || pregpf || preaf)) {
429ad415ae0SXiaokun-Pei      resp(idx).bits.isForVSnonLeafPTE := false.B
430db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).pf.ld := RegNext(prepf) && isLd
431db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).pf.st := RegNext(prepf) && isSt
432db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).pf.instr := false.B
433db6cfb5aSHaoyuan Feng
434db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).gpf.ld := RegNext(pregpf) && isLd
435db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).gpf.st := RegNext(pregpf) && isSt
436db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).gpf.instr := false.B
437db6cfb5aSHaoyuan Feng
438db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).af.ld := RegNext(preaf) && TlbCmd.isRead(cmd)
439db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).af.st := RegNext(preaf) && TlbCmd.isWrite(cmd)
440db6cfb5aSHaoyuan Feng      resp(idx).bits.excp(nDups).af.instr := false.B
44146e9ee74SHaoyuan Feng
44246e9ee74SHaoyuan Feng      resp(idx).bits.excp(nDups).vaNeedExt := false.B
443a94d0abaSHaoyuan Feng      // overwrite miss & gpaddr when exception related to high address truncation happens
444a94d0abaSHaoyuan Feng      resp(idx).bits.miss := false.B
445189833a1SHaoyuan Feng      resp(idx).bits.gpaddr(nDups) := req_out(idx).fullva
446db6cfb5aSHaoyuan Feng    } .otherwise {
447ad415ae0SXiaokun-Pei      // isForVSnonLeafPTE is used only when gpf happens and it caused by a G-stage translation which supports VS-stage translation
448ad415ae0SXiaokun-Pei      // it will be sent to CSR in order to modify the m/htinst.
449ad415ae0SXiaokun-Pei      // Ref: The RISC-V Instruction Set Manual: Volume II: Privileged Architecture - 19.6.3. Transformed Instruction or Pseudoinstruction for mtinst or htinst
450ad415ae0SXiaokun-Pei      val isForVSnonLeafPTE = isNonLeaf || isFakePte
451ad415ae0SXiaokun-Pei      resp(idx).bits.isForVSnonLeafPTE := isForVSnonLeafPTE
4522ea10b44SXiaokun-Pei      resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af && !isFakePte && !isNonLeaf
4532ea10b44SXiaokun-Pei      resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af && !isFakePte && !isNonLeaf
4542ea10b44SXiaokun-Pei      resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af && !isFakePte && !isNonLeaf
455b6982e83SLemover      // NOTE: pf need && with !af, page fault has higher priority than access fault
456b6982e83SLemover      // but ptw may also have access fault, then af happens, the translation is wrong.
457b6982e83SLemover      // In this case, pf has lower priority than af
4586d5ddbceSLemover
459c794d992Speixiaokun      resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af && !hasPf
460c794d992Speixiaokun      resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af && !hasPf
461c794d992Speixiaokun      resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af && !hasPf
462d0de7e4aSpeixiaokun
463f9ac118cSHaoyuan Feng      resp(idx).bits.excp(nDups).af.ld    := af && TlbCmd.isRead(cmd) && fault_valid
464f9ac118cSHaoyuan Feng      resp(idx).bits.excp(nDups).af.st    := af && TlbCmd.isWrite(cmd) && fault_valid
465f9ac118cSHaoyuan Feng      resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid
46646e9ee74SHaoyuan Feng
46746e9ee74SHaoyuan Feng      resp(idx).bits.excp(nDups).vaNeedExt := true.B
468db6cfb5aSHaoyuan Feng    }
46946e9ee74SHaoyuan Feng
47046e9ee74SHaoyuan Feng    resp(idx).bits.excp(nDups).isHyper := isHyperInst(idx)
4716d5ddbceSLemover  }
4726d5ddbceSLemover
473f1fe8698SLemover  def handle_nonblock(idx: Int): Unit = {
474f1fe8698SLemover    io.requestor(idx).resp.valid := req_out_v(idx)
475f1fe8698SLemover    io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true
4769930e66fSLemover    XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B")
477cb8f2f2aSLemover
478c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
479d0de7e4aSpeixiaokun    val req_s2xlate = Wire(UInt(2.W))
48082978df9Speixiaokun    req_s2xlate := MuxCase(noS2xlate, Seq(
48182e4705bSpeixiaokun      (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate,
48282e4705bSpeixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
48382e4705bSpeixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
48482e4705bSpeixiaokun      (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
48582978df9Speixiaokun    ))
4864c4af37cSpeixiaokun
48797929664SXiaokun-Pei    val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw.resp.bits.s2xlate && ptw.resp.bits.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false)
4885adc4829SYanqin Li    // TODO: RegNext enable: ptw.resp.valid ? req.valid
4895adc4829SYanqin Li    val ptw_resp_bits_reg = RegEnable(ptw.resp.bits, ptw.resp.valid)
49097929664SXiaokun-Pei    val ptw_already_back = GatedValidRegNext(ptw.resp.fire) && req_s2xlate === ptw_resp_bits_reg.s2xlate && ptw_resp_bits_reg.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, allType = true)
491d4078d6eSXiaokun-Pei    val ptw_getGpa = req_need_gpa && hitVec(idx)
492976c97c3SXiaokun-Pei    val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(idx).vaddr)
4934fc3a30cSXu, Zefan
4944fc3a30cSXu, Zefan    io.ptw.req(idx).valid := false.B;
4954fc3a30cSXu, Zefan    io.tlbreplay(idx) := false.B;
4964fc3a30cSXu, Zefan
4974fc3a30cSXu, Zefan    when (req_out_v(idx) && missVec(idx)) {
4984fc3a30cSXu, Zefan      // NOTE: for an miss tlb request: either send a ptw request, or ask for a replay
4994fc3a30cSXu, Zefan      when (ptw_just_back || ptw_already_back) {
5004fc3a30cSXu, Zefan        io.tlbreplay(idx) := true.B;
5014fc3a30cSXu, Zefan      } .elsewhen (need_gpa && !need_gpa_vpn_hit && !resp_gpa_refill) {
5024fc3a30cSXu, Zefan        // not send any unrelated ptw request when l1tlb is in need_gpa state
5034fc3a30cSXu, Zefan        io.tlbreplay(idx) := true.B;
5044fc3a30cSXu, Zefan      } .otherwise {
5054fc3a30cSXu, Zefan        io.ptw.req(idx).valid := true.B;
5064fc3a30cSXu, Zefan      }
5074fc3a30cSXu, Zefan    }
5084fc3a30cSXu, Zefan
5095adc4829SYanqin Li    when (io.requestor(idx).req_kill && GatedValidRegNext(io.requestor(idx).req.fire)) {
510c3b763d0SYinan Xu      io.ptw.req(idx).valid := false.B
511185e6164SHaoyuan Feng      io.tlbreplay(idx) := true.B
512c3b763d0SYinan Xu    }
5134fc3a30cSXu, Zefan
514185e6164SHaoyuan Feng    io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr)
5154c4af37cSpeixiaokun    io.ptw.req(idx).bits.s2xlate := req_s2xlate
516d4078d6eSXiaokun-Pei    io.ptw.req(idx).bits.getGpa := ptw_getGpa
517185e6164SHaoyuan Feng    io.ptw.req(idx).bits.memidx := req_out(idx).memidx
518149086eaSLemover  }
519a0301c0dSLemover
520f1fe8698SLemover  def handle_block(idx: Int): Unit = {
521f1fe8698SLemover    // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid
522935edac4STang Haojin    io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire
523f1fe8698SLemover    // req_out_v for if there is a request, may long latency, fixme
524f1fe8698SLemover
525f1fe8698SLemover    // miss request entries
526c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
527f1fe8698SLemover    val miss_req_vpn = get_pn(req_out(idx).vaddr)
5288744445eSMaxpicca-Li    val miss_req_memidx = req_out(idx).memidx
529d0de7e4aSpeixiaokun    val miss_req_s2xlate = Wire(UInt(2.W))
53082978df9Speixiaokun    miss_req_s2xlate := MuxCase(noS2xlate, Seq(
53182e4705bSpeixiaokun      (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate,
53282e4705bSpeixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
53382e4705bSpeixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
53482e4705bSpeixiaokun      (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
53582978df9Speixiaokun    ))
5363222d00fSpeixiaokun    val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire)
537c3d5cfb3Speixiaokun    val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate
538c3d5cfb3Speixiaokun    val onlyS2 = miss_req_s2xlate_reg === onlyStage2
53997929664SXiaokun-Pei    val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.vmid, allType = true, false, hasS2xlate)
54097929664SXiaokun-Pei    val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.vmid)
541c3d5cfb3Speixiaokun    val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate
542f1fe8698SLemover
5435adc4829SYanqin Li    val new_coming_valid = WireInit(false.B)
5445adc4829SYanqin Li    new_coming_valid := req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx)
5455adc4829SYanqin Li    val new_coming = GatedValidRegNext(new_coming_valid)
546f1fe8698SLemover    val miss_wire = new_coming && missVec(idx)
547935edac4STang Haojin    val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx))
548f1fe8698SLemover    val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe),
549935edac4STang Haojin      io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx))
550f1fe8698SLemover
551f1fe8698SLemover    // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu
552292bea3fSWilliam Wang    resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx))
553935edac4STang Haojin    when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) {
554d0de7e4aSpeixiaokun      val stage1 = io.ptw.resp.bits.s1
555d0de7e4aSpeixiaokun      val stage2 = io.ptw.resp.bits.s2
556d0de7e4aSpeixiaokun      val s2xlate = io.ptw.resp.bits.s2xlate
557f1fe8698SLemover      resp(idx).valid := true.B
558c3d5cfb3Speixiaokun      resp(idx).bits.miss := false.B
559d0de7e4aSpeixiaokun      val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
560cda84113Speixiaokun      val s2_paddr = Cat(stage2.genPPNS2(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
56103efd994Shappy-lx      for (d <- 0 until nRespDups) {
56282978df9Speixiaokun        resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr)
563d0de7e4aSpeixiaokun        resp(idx).bits.gpaddr(d) := s1_paddr
564002c10a4SYanqin Li        pbmt_check(idx, d, io.ptw.resp.bits.s1.entry.pbmt, io.ptw.resp.bits.s2.entry.pbmt, s2xlate)
565cca17e78Speixiaokun        perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate)
56603efd994Shappy-lx      }
56708b0bc30Shappy-lx      pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, false.B, idx)
568f1fe8698SLemover
569f1fe8698SLemover      // NOTE: the unfiltered req would be handled by Repeater
570f1fe8698SLemover    }
571f1fe8698SLemover    assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must")
572f1fe8698SLemover    assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v")
573f1fe8698SLemover
574f1fe8698SLemover    val ptw_req = io.ptw.req(idx)
575f1fe8698SLemover    ptw_req.valid := miss_req_v
576f1fe8698SLemover    ptw_req.bits.vpn := miss_req_vpn
577d0de7e4aSpeixiaokun    ptw_req.bits.s2xlate := miss_req_s2xlate
578a4f9c77fSpeixiaokun    ptw_req.bits.getGpa := req_need_gpa && hitVec(idx)
5798744445eSMaxpicca-Li    ptw_req.bits.memidx := miss_req_memidx
580f1fe8698SLemover
581185e6164SHaoyuan Feng    io.tlbreplay(idx) := false.B
582185e6164SHaoyuan Feng
583f1fe8698SLemover    // NOTE: when flush pipe, tlb should abandon last req
584f1fe8698SLemover    // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp
585f1fe8698SLemover    // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it.
586f1fe8698SLemover    if (!q.outsideRecvFlush) {
587292bea3fSWilliam Wang      when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) {
588f1fe8698SLemover        resp(idx).valid := true.B
58903efd994Shappy-lx        for (d <- 0 until nRespDups) {
590002c10a4SYanqin Li          resp(idx).bits.pbmt(d) := 0.U
59103efd994Shappy-lx          resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr
59203efd994Shappy-lx          resp(idx).bits.excp(d).pf.st := true.B
59303efd994Shappy-lx          resp(idx).bits.excp(d).pf.instr := true.B
59403efd994Shappy-lx        }
595f1fe8698SLemover      }
596f1fe8698SLemover    }
597f1fe8698SLemover  }
598cb8f2f2aSLemover
599cb8f2f2aSLemover  // when ptw resp, tlb at refill_idx maybe set to miss by force.
600cb8f2f2aSLemover  // Bypass ptw resp to check.
601d0de7e4aSpeixiaokun  def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = {
6025adc4829SYanqin Li    // TODO: RegNext enable: ptw.resp.valid
603cca17e78Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
604cca17e78Speixiaokun    val onlyS2 = s2xlate === onlyStage2
605c3d5cfb3Speixiaokun    val onlyS1 = s2xlate === onlyStage1
606d0de7e4aSpeixiaokun    val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate
60797929664SXiaokun-Pei    val resp_hit = ptw.resp.bits.hit(vpn, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false)
6085adc4829SYanqin Li    val p_hit = GatedValidRegNext(resp_hit && io.ptw.resp.fire && s2xlate_hit)
609d0de7e4aSpeixiaokun    val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn)
610cda84113Speixiaokun    val gvpn = Mux(onlyS2, vpn, ppn_s1)
611cda84113Speixiaokun    val ppn_s2 = ptw.resp.bits.s2.genPPNS2(gvpn)
612242cafeeSXu, Zefan    val p_ppn = RegEnable(Mux(s2xlate === onlyStage2 || s2xlate === allStage, ppn_s2, ppn_s1), io.ptw.resp.fire)
613002c10a4SYanqin Li    val p_pbmt = RegEnable(ptw.resp.bits.s1.entry.pbmt,io.ptw.resp.fire)
614d0de7e4aSpeixiaokun    val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire)
6152ea10b44SXiaokun-Pei    val p_gvpn = RegEnable(Mux(onlyS2, ptw.resp.bits.s2.entry.tag, ptw.resp.bits.s1.genGVPN(vpn)), io.ptw.resp.fire)
616002c10a4SYanqin Li    val p_g_pbmt = RegEnable(ptw.resp.bits.s2.entry.pbmt,io.ptw.resp.fire)
617d0de7e4aSpeixiaokun    val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire)
618d0de7e4aSpeixiaokun    val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire)
619ad8d4021SXiaokun-Pei    val p_s1_level = RegEnable(ptw.resp.bits.s1.entry.level.get, io.ptw.resp.fire)
620ad8d4021SXiaokun-Pei    val p_s1_isLeaf = RegEnable(ptw.resp.bits.s1.isLeaf(), io.ptw.resp.fire)
621ad8d4021SXiaokun-Pei    val p_s1_isFakePte = RegEnable(ptw.resp.bits.s1.isFakePte(), io.ptw.resp.fire)
622ad8d4021SXiaokun-Pei    (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate, p_s1_level, p_s1_isLeaf, p_s1_isFakePte)
623cb8f2f2aSLemover  }
624cb8f2f2aSLemover
625f1fe8698SLemover  // perf event
6265adc4829SYanqin Li  val result_ok = req_in.map(a => GatedValidRegNext(a.fire))
627f1fe8698SLemover  val perfEvents =
628f1fe8698SLemover    Seq(
629935edac4STang Haojin      ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })),
630935edac4STang Haojin      ("miss  ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })),
631a0301c0dSLemover    )
632f1fe8698SLemover  generatePerfEvent()
633a0301c0dSLemover
634f1fe8698SLemover  // perf log
6356d5ddbceSLemover  for (i <- 0 until Width) {
636f1fe8698SLemover    if (Block(i)) {
637292bea3fSWilliam Wang      XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i))
638f1fe8698SLemover      XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i))
6396d5ddbceSLemover    } else {
6405adc4829SYanqin Li      XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid))
641292bea3fSWilliam Wang      XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i))
6425adc4829SYanqin Li      XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid))
643292bea3fSWilliam Wang      XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i))
644a0301c0dSLemover    }
6456d5ddbceSLemover  }
646935edac4STang Haojin  XSPerfAccumulate("ptw_resp_count", ptw.resp.fire)
647cca17e78Speixiaokun  XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf)
6486d5ddbceSLemover
6496d5ddbceSLemover  // Log
6506d5ddbceSLemover  for(i <- 0 until Width) {
6516d5ddbceSLemover    XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n")
6526d5ddbceSLemover    XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n")
6536d5ddbceSLemover  }
6546d5ddbceSLemover
655f1fe8698SLemover  XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n")
656f1fe8698SLemover  XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n")
6576d5ddbceSLemover  for (i <- ptw.req.indices) {
658935edac4STang Haojin    XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n")
6596d5ddbceSLemover  }
66092e3bfefSLemover  XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n")
6616d5ddbceSLemover
662f9ac118cSHaoyuan Feng  println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}")
663a0301c0dSLemover
6645ab1b84dSHaoyuan Feng  if (env.EnableDifftest) {
6655ab1b84dSHaoyuan Feng    for (i <- 0 until Width) {
6665ab1b84dSHaoyuan Feng      val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld
667d0de7e4aSpeixiaokun      val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld
6685ab1b84dSHaoyuan Feng      val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld
6697d45a146SYinan Xu      val difftest = DifftestModule(new DiffL1TLBEvent)
670254e4960SHaoyuan Feng      difftest.coreid := io.hartId
671d0de7e4aSpeixiaokun      difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i)
6727d45a146SYinan Xu      if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) {
6737d45a146SYinan Xu        difftest.valid := false.B
6747d45a146SYinan Xu      }
6757d45a146SYinan Xu      difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U
6765adc4829SYanqin Li      difftest.vpn := RegEnable(get_pn(req_in(i).bits.vaddr), req_in(i).valid)
6777d45a146SYinan Xu      difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0))
67887d0ba30Speixiaokun      difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn)
67987d0ba30Speixiaokun      difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn)
68097929664SXiaokun-Pei      difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.vmid, io.csr.hgatp.ppn)
681dd103903Speixiaokun      val req_need_gpa = gpf
682dd103903Speixiaokun      val req_s2xlate = Wire(UInt(2.W))
683dd103903Speixiaokun      req_s2xlate := MuxCase(noS2xlate, Seq(
68482e4705bSpeixiaokun        (!RegNext(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate,
685cca17e78Speixiaokun        (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
686cca17e78Speixiaokun        (vsatp.mode === 0.U) -> onlyStage2,
687dd103903Speixiaokun        (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
68882978df9Speixiaokun      ))
689dd103903Speixiaokun      difftest.s2xlate := req_s2xlate
6907d45a146SYinan Xu    }
6915ab1b84dSHaoyuan Feng  }
6925ab1b84dSHaoyuan Feng}
6935ab1b84dSHaoyuan Feng
6947d45a146SYinan Xuobject TLBDiffId {
6957d45a146SYinan Xu  var i: Int = 0
6967d45a146SYinan Xu  var lastHartId: Int = -1
6977d45a146SYinan Xu  def apply(hartId: Int): Int = {
6987d45a146SYinan Xu    if (lastHartId != hartId) {
6997d45a146SYinan Xu      i = 0
7007d45a146SYinan Xu      lastHartId = hartId
7017d45a146SYinan Xu    }
7027d45a146SYinan Xu    i += 1
7037d45a146SYinan Xu    i - 1
7047d45a146SYinan Xu  }
705f1fe8698SLemover}
7061ca0e4f3SYinan Xu
70703efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q)
70803efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q)
7096d5ddbceSLemover
710a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule {
711a0301c0dSLemover  val io = IO(new TlbReplaceIO(Width, q))
712a0301c0dSLemover
713f9ac118cSHaoyuan Feng  if (q.Associative == "fa") {
714f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NWays)
715f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.touch_ways))
716f9ac118cSHaoyuan Feng    io.page.refillIdx := re.way
717a0301c0dSLemover  } else { // set-acco && plru
718f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays)
719f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways))
720f9ac118cSHaoyuan Feng    io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) }
721a0301c0dSLemover  }
722a0301c0dSLemover}
723