16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 9f1fe8698SLemover 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 225ab1b84dSHaoyuan Fengimport difftest._ 23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport utils._ 263c02ee8fSwakafaimport utility._ 27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig 316d5ddbceSLemover 32f1fe8698SLemover/** TLB module 33f1fe8698SLemover * support block request and non-block request io at the same time 34f1fe8698SLemover * return paddr at next cycle, then go for pmp/pma check 35f1fe8698SLemover * @param Width: The number of requestors 36f1fe8698SLemover * @param Block: Blocked or not for each requestor ports 37f1fe8698SLemover * @param q: TLB Parameters, like entry number, each TLB has its own parameters 38f1fe8698SLemover * @param p: XiangShan Paramemters, like XLEN 39f1fe8698SLemover */ 40a0301c0dSLemover 4103efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 42f1fe8698SLemover with HasCSRConst 43f1fe8698SLemover with HasPerfEvents 44f1fe8698SLemover{ 4503efd994Shappy-lx val io = IO(new TlbIO(Width, nRespDups, q)) 46a0301c0dSLemover 476d5ddbceSLemover val req = io.requestor.map(_.req) 486d5ddbceSLemover val resp = io.requestor.map(_.resp) 496d5ddbceSLemover val ptw = io.ptw 50b6982e83SLemover val pmp = io.pmp 518744445eSMaxpicca-Li val refill_to_mem = io.refill_to_mem 526d5ddbceSLemover 53f1fe8698SLemover /** Sfence.vma & Svinval 54f1fe8698SLemover * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 55f1fe8698SLemover * Svinval will 1. flush old entries 2. flush inflight 56f1fe8698SLemover * So, Svinval will not flush pipe, which means 57f1fe8698SLemover * it should not drop reqs from pipe and should return right resp 58f1fe8698SLemover */ 59f1fe8698SLemover val sfence = DelayN(io.sfence, q.fenceDelay) 606d5ddbceSLemover val csr = io.csr 61f1fe8698SLemover val satp = DelayN(io.csr.satp, q.fenceDelay) 62d0de7e4aSpeixiaokun val vsatp = DelayN(io.csr.vsatp, q.fenceDelay) 63d0de7e4aSpeixiaokun val hgatp = DelayN(io.csr.hgatp, q.fenceDelay) 64*dd286b6aSYanqin Li val mPBMTE = DelayN(io.csr.mPBMTE, q.fenceDelay) 65*dd286b6aSYanqin Li val hPBMTE = DelayN(io.csr.hPBMTE, q.fenceDelay) 66d0de7e4aSpeixiaokun 67d0de7e4aSpeixiaokun val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay) 68f1fe8698SLemover val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 69f1fe8698SLemover val flush_pipe = io.flushPipe 70a4f9c77fSpeixiaokun val redirect = io.redirect 71ffa711ffSpeixiaokun val req_in = req 723222d00fSpeixiaokun val req_out = req.map(a => RegEnable(a.bits, a.fire)) 73ffa711ffSpeixiaokun val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 74ffa711ffSpeixiaokun 75ffa711ffSpeixiaokun val isHyperInst = (0 until Width).map(i => req_out_v(i) && req_out(i).hyperinst) 7650c7aa78Speixiaokun 77f1fe8698SLemover // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 78f1fe8698SLemover // because, csr will influence tlb behavior. 79a0301c0dSLemover val ifecth = if (q.fetchi) true.B else false.B 80d0de7e4aSpeixiaokun val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode 81d0de7e4aSpeixiaokun val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp)) 8282e4705bSpeixiaokun val virt_in = csr.priv.virt 8382e4705bSpeixiaokun val virt_out = req.map(a => RegEnable(csr.priv.virt, a.fire)) 8482e4705bSpeixiaokun val sum = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum)) 8582e4705bSpeixiaokun val mxr = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr)) 86ffa711ffSpeixiaokun val req_in_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 8782e4705bSpeixiaokun (!(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 88251a1ca9Speixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 89251a1ca9Speixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 90251a1ca9Speixiaokun (csr.hgatp.mode === 0.U) -> onlyStage1 91ffa711ffSpeixiaokun ))) 92ffa711ffSpeixiaokun val req_out_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 9382e4705bSpeixiaokun (!(virt_out(i) || isHyperInst(i))) -> noS2xlate, 94251a1ca9Speixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 95251a1ca9Speixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 96251a1ca9Speixiaokun (csr.hgatp.mode === 0.U) -> onlyStage1 973106de0aSpeixiaokun ))) 98e9027bcdSpeixiaokun val need_gpa = RegInit(false.B) 99a4f9c77fSpeixiaokun val need_gpa_robidx = Reg(new RobPtr) 100e9027bcdSpeixiaokun val need_gpa_vpn = Reg(UInt(vpnLen.W)) 101ad8d4021SXiaokun-Pei val resp_gpa_gvpn = Reg(UInt(ptePPNLen.W)) 102e9566d21Speixiaokun val resp_gpa_refill = RegInit(false.B) 103ad8d4021SXiaokun-Pei val resp_s1_level = RegInit(0.U(log2Up(Level + 1).W)) 104ad8d4021SXiaokun-Pei val resp_s1_isLeaf = RegInit(false.B) 105ad8d4021SXiaokun-Pei val resp_s1_isFakePte = RegInit(false.B) 106e9027bcdSpeixiaokun val hasGpf = Wire(Vec(Width, Bool())) 107d0de7e4aSpeixiaokun 1083ea4388cSHaoyuan Feng val Sv39Enable = satp.mode === 8.U 1093ea4388cSHaoyuan Feng val Sv48Enable = satp.mode === 9.U 1103ea4388cSHaoyuan Feng val Sv39x4Enable = vsatp.mode === 8.U || hgatp.mode === 8.U 1113ea4388cSHaoyuan Feng val Sv48x4Enable = vsatp.mode === 9.U || hgatp.mode === 9.U 1120841a83fSXuan Hu val vmEnable = (0 until Width).map(i => !(isHyperInst(i) || virt_out(i)) && ( 1133ea4388cSHaoyuan Feng if (EnbaleTlbDebug) (Sv39Enable || Sv48Enable) 1143ea4388cSHaoyuan Feng else (Sv39Enable || Sv48Enable) && (mode(i) < ModeM)) 1150841a83fSXuan Hu ) 1163ea4388cSHaoyuan Feng val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt_out(i)) && (Sv39x4Enable || Sv48x4Enable) && (mode(i) < ModeM)) 1175adc4829SYanqin Li val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegEnable(!req(i).bits.no_translate, req(i).valid)) 1186d5ddbceSLemover 1196d5ddbceSLemover 120ec159517SXiaokun-Pei val refill = ptw.resp.fire && !(ptw.resp.bits.getGpa) && !flush_mmu 121eb4bf3f2Speixiaokun refill_to_mem := DontCare 12203efd994Shappy-lx val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 123f1fe8698SLemover entries.io.base_connect(sfence, csr, satp) 124f1fe8698SLemover if (q.outReplace) { io.replace <> entries.io.replace } 1256d5ddbceSLemover for (i <- 0 until Width) { 126ffa711ffSpeixiaokun entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, req_in_s2xlate(i)) 127ec159517SXiaokun-Pei entries.io.w_apply(refill, ptw.resp.bits) 1285adc4829SYanqin Li // TODO: RegNext enable:req.valid 1295adc4829SYanqin Li resp(i).bits.debug.isFirstIssue := RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid) 1305adc4829SYanqin Li resp(i).bits.debug.robIdx := RegEnable(req(i).bits.debug.robIdx, req(i).valid) 131a0301c0dSLemover } 132e9027bcdSpeixiaokun 133f1fe8698SLemover // read TLB, get hit/miss, paddr, perm bits 134f1fe8698SLemover val readResult = (0 until Width).map(TLBRead(_)) 135f1fe8698SLemover val hitVec = readResult.map(_._1) 136f1fe8698SLemover val missVec = readResult.map(_._2) 137f1fe8698SLemover val pmp_addr = readResult.map(_._3) 138f9ac118cSHaoyuan Feng val perm = readResult.map(_._4) 1393106de0aSpeixiaokun val g_perm = readResult.map(_._5) 140002c10a4SYanqin Li val pbmt = readResult.map(_._6) 141002c10a4SYanqin Li val g_pbmt = readResult.map(_._7) 142f1fe8698SLemover // check pmp use paddr (for timing optization, use pmp_addr here) 143f1fe8698SLemover // check permisson 144f1fe8698SLemover (0 until Width).foreach{i => 14508b0bc30Shappy-lx val noTranslateReg = RegNext(req(i).bits.no_translate) 14608b0bc30Shappy-lx val addr = Mux(noTranslateReg, req(i).bits.pmp_addr, pmp_addr(i)) 14708b0bc30Shappy-lx pmp_check(addr, req_out(i).size, req_out(i).cmd, noTranslateReg, i) 14803efd994Shappy-lx for (d <- 0 until nRespDups) { 149002c10a4SYanqin Li pbmt_check(i, d, pbmt(i)(d), g_pbmt(i)(d), req_out_s2xlate(i)) 150ffa711ffSpeixiaokun perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, req_out_s2xlate(i)) 15103efd994Shappy-lx } 152c3d5cfb3Speixiaokun hasGpf(i) := resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr 153f1fe8698SLemover } 1546d5ddbceSLemover 155f1fe8698SLemover // handle block or non-block io 156f1fe8698SLemover // for non-block io, just return the above result, send miss to ptw 157f1fe8698SLemover // for block io, hold the request, send miss to ptw, 158f1fe8698SLemover // when ptw back, return the result 159f1fe8698SLemover (0 until Width) foreach {i => 160f1fe8698SLemover if (Block(i)) handle_block(i) 161f1fe8698SLemover else handle_nonblock(i) 162f1fe8698SLemover } 163f1fe8698SLemover io.ptw.resp.ready := true.B 164a0301c0dSLemover 165f1fe8698SLemover /************************ main body above | method/log/perf below ****************************/ 166f1fe8698SLemover def TLBRead(i: Int) = { 167002c10a4SYanqin Li val (e_hit, e_ppn, e_perm, e_g_perm, e_s2xlate, e_pbmt, e_g_pbmt) = entries.io.r_resp_apply(i) 168ad8d4021SXiaokun-Pei val (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate, p_s1_level, p_s1_isLeaf, p_s1_isFakePte) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), req_in_s2xlate(i)) 169292bea3fSWilliam Wang val enable = portTranslateEnable(i) 170f86480a7Speixiaokun val isOnlys2xlate = req_out_s2xlate(i) === onlyStage2 1719cb05b4dSXiaokun-Pei val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(i).vaddr) 172a4f9c77fSpeixiaokun val isitlb = TlbCmd.isExec(req_out(i).cmd) 173a4f9c77fSpeixiaokun 174a4f9c77fSpeixiaokun when (!isitlb && need_gpa_robidx.needFlush(redirect) || isitlb && flush_pipe(i)){ 175a4f9c77fSpeixiaokun need_gpa := false.B 176a4f9c77fSpeixiaokun resp_gpa_refill := false.B 177a4f9c77fSpeixiaokun need_gpa_vpn := 0.U 1789cb05b4dSXiaokun-Pei }.elsewhen (req_out_v(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && hasGpf(i) && need_gpa === false.B && !io.requestor(i).req_kill) { 179c3d5cfb3Speixiaokun need_gpa := true.B 1803106de0aSpeixiaokun need_gpa_vpn := get_pn(req_out(i).vaddr) 1813106de0aSpeixiaokun resp_gpa_refill := false.B 182a4f9c77fSpeixiaokun need_gpa_robidx := req_out(i).debug.robIdx 1839cb05b4dSXiaokun-Pei }.elsewhen (ptw.resp.fire && need_gpa && need_gpa_vpn === ptw.resp.bits.getVpn(need_gpa_vpn)) { 1842e1561a1SXiaokun-Pei resp_gpa_gvpn := Mux(ptw.resp.bits.s2xlate === onlyStage2, ptw.resp.bits.s2.entry.tag, ptw.resp.bits.s1.genPPN(need_gpa_vpn)) 185ad8d4021SXiaokun-Pei resp_s1_level := ptw.resp.bits.s1.entry.level.get 186ad8d4021SXiaokun-Pei resp_s1_isLeaf := ptw.resp.bits.s1.isLeaf() 187ad8d4021SXiaokun-Pei resp_s1_isFakePte := ptw.resp.bits.s1.isFakePte() 1883106de0aSpeixiaokun resp_gpa_refill := true.B 1893106de0aSpeixiaokun } 1903106de0aSpeixiaokun 1919cb05b4dSXiaokun-Pei when (req_out_v(i) && hasGpf(i) && resp_gpa_refill && need_gpa_vpn_hit ){ 192c3d5cfb3Speixiaokun need_gpa := false.B 193c3d5cfb3Speixiaokun } 194c3d5cfb3Speixiaokun 195002c10a4SYanqin Li TimeOutAssert(need_gpa && !resp_gpa_refill, timeOutThreshold, s"port${i} need gpa long time not refill.") 1969cb05b4dSXiaokun-Pei 197cb8f2f2aSLemover val hit = e_hit || p_hit 1984c4af37cSpeixiaokun val miss = (!hit && enable) || hasGpf(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate 199f1fe8698SLemover hit.suggestName(s"hit_read_${i}") 200f1fe8698SLemover miss.suggestName(s"miss_read_${i}") 2016d5ddbceSLemover 202f1fe8698SLemover val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 203f1fe8698SLemover resp(i).bits.miss := miss 204935edac4STang Haojin resp(i).bits.ptwBack := ptw.resp.fire 2055adc4829SYanqin Li resp(i).bits.memidx := RegEnable(req_in(i).bits.memidx, req_in(i).valid) 20608b0bc30Shappy-lx resp(i).bits.fastMiss := !hit && enable 2076d5ddbceSLemover 20803efd994Shappy-lx val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 209002c10a4SYanqin Li val pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W)))) 21003efd994Shappy-lx val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 21182978df9Speixiaokun val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(vpnLen.W)))) 212ad8d4021SXiaokun-Pei val level = WireInit(VecInit(Seq.fill(nRespDups)(0.U(log2Up(Level + 1).W)))) 213ad8d4021SXiaokun-Pei val isLeaf = WireInit(VecInit(Seq.fill(nRespDups)(false.B))) 214ad8d4021SXiaokun-Pei val isFakePte = WireInit(VecInit(Seq.fill(nRespDups)(false.B))) 215002c10a4SYanqin Li val g_pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W)))) 216d0de7e4aSpeixiaokun val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 21750c7aa78Speixiaokun val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W)))) 21803efd994Shappy-lx for (d <- 0 until nRespDups) { 21903efd994Shappy-lx ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 220002c10a4SYanqin Li pbmt(d) := Mux(p_hit, p_pbmt, e_pbmt(d)) 22103efd994Shappy-lx perm(d) := Mux(p_hit, p_perm, e_perm(d)) 222ad8d4021SXiaokun-Pei gvpn(d) := Mux(p_hit, p_gvpn, resp_gpa_gvpn) 223ad8d4021SXiaokun-Pei level(d) := Mux(p_hit, p_s1_level, resp_s1_level) 224ad8d4021SXiaokun-Pei isLeaf(d) := Mux(p_hit, p_s1_isLeaf, resp_s1_isLeaf) 225ad8d4021SXiaokun-Pei isFakePte(d) := Mux(p_hit, p_s1_isFakePte, resp_s1_isFakePte) 226002c10a4SYanqin Li g_pbmt(d) := Mux(p_hit, p_g_pbmt, e_g_pbmt(d)) 227d0de7e4aSpeixiaokun g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d)) 22850c7aa78Speixiaokun r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d)) 22903efd994Shappy-lx val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 230ad8d4021SXiaokun-Pei val vpn_idx = Mux1H(Seq( 231ad8d4021SXiaokun-Pei (isFakePte(d) && vsatp.mode === Sv39) -> 2.U, 232ad8d4021SXiaokun-Pei (isFakePte(d) && vsatp.mode === Sv48) -> 3.U, 233ad8d4021SXiaokun-Pei (!isFakePte(d)) -> (level(d) - 1.U), 234ad8d4021SXiaokun-Pei )) 235ad8d4021SXiaokun-Pei val gpaddr_offset = Mux(isLeaf(d), get_off(req_out(i).vaddr), Cat(getVpnn(get_pn(req_out(i).vaddr), vpn_idx), 0.U(log2Up(XLEN/8).W))) 236ad8d4021SXiaokun-Pei val gpaddr = Cat(gvpn(d), gpaddr_offset) 237292bea3fSWilliam Wang resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr) 23850c7aa78Speixiaokun resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, vaddr, gpaddr) 23903efd994Shappy-lx } 24003efd994Shappy-lx 24103efd994Shappy-lx XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 24203efd994Shappy-lx 243f9ac118cSHaoyuan Feng val pmp_paddr = resp(i).bits.paddr(0) 244f1fe8698SLemover 245002c10a4SYanqin Li (hit, miss, pmp_paddr, perm, g_perm, pbmt, g_pbmt) 246f1fe8698SLemover } 247f1fe8698SLemover 248ad8d4021SXiaokun-Pei def getVpnn(vpn: UInt, idx: UInt): UInt = { 249ad8d4021SXiaokun-Pei MuxLookup(idx, 0.U)(Seq( 250ad8d4021SXiaokun-Pei 0.U -> vpn(vpnnLen - 1, 0), 251ad8d4021SXiaokun-Pei 1.U -> vpn(vpnnLen * 2 - 1, vpnnLen), 252ad8d4021SXiaokun-Pei 2.U -> vpn(vpnnLen * 3 - 1, vpnnLen * 2), 253ad8d4021SXiaokun-Pei 3.U -> vpn(vpnnLen * 4 - 1, vpnnLen * 3)) 254ad8d4021SXiaokun-Pei ) 255ad8d4021SXiaokun-Pei } 256ad8d4021SXiaokun-Pei 25708b0bc30Shappy-lx def pmp_check(addr: UInt, size: UInt, cmd: UInt, noTranslate: Bool, idx: Int): Unit = { 25808b0bc30Shappy-lx pmp(idx).valid := resp(idx).valid || noTranslate 259f1fe8698SLemover pmp(idx).bits.addr := addr 260f1fe8698SLemover pmp(idx).bits.size := size 261f1fe8698SLemover pmp(idx).bits.cmd := cmd 262f1fe8698SLemover } 263f1fe8698SLemover 264002c10a4SYanqin Li def pbmt_check(idx: Int, d: Int, pbmt: UInt, g_pbmt: UInt, s2xlate: UInt):Unit = { 265002c10a4SYanqin Li val onlyS1 = s2xlate === onlyStage1 || s2xlate === noS2xlate 266*dd286b6aSYanqin Li val pbmtRes = Mux(hPBMTE, pbmt, 0.U) 267*dd286b6aSYanqin Li val gpbmtRes = Mux(mPBMTE, g_pbmt, 0.U) 2683adbf906SYanqin Li val res = MuxLookup(s2xlate, 0.U)(Seq( 269*dd286b6aSYanqin Li onlyStage1 -> pbmtRes, 270*dd286b6aSYanqin Li onlyStage2 -> gpbmtRes, 271*dd286b6aSYanqin Li allStage -> Mux(pbmtRes =/= 0.U, pbmtRes, gpbmtRes), 272*dd286b6aSYanqin Li noS2xlate -> pbmtRes 2733adbf906SYanqin Li )) 2743adbf906SYanqin Li resp(idx).bits.pbmt(d) := Mux(portTranslateEnable(idx), res, 0.U) 275002c10a4SYanqin Li } 276002c10a4SYanqin Li 2775b7ef044SLemover // for timing optimization, pmp check is divided into dynamic and static 278002c10a4SYanqin Li def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = { 2795b7ef044SLemover // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 2805b7ef044SLemover // static: 4K pages (or sram entries) -> check pmp with pre-checked results 281c3d5cfb3Speixiaokun val hasS2xlate = s2xlate =/= noS2xlate 282cfa0c506SXiaokun-Pei val onlyS1 = s2xlate === onlyStage1 28307f77bf0Speixiaokun val onlyS2 = s2xlate === onlyStage2 284d0de7e4aSpeixiaokun val af = perm.af || (hasS2xlate && g_perm.af) 285d0de7e4aSpeixiaokun 286d0de7e4aSpeixiaokun // Stage 1 perm check 287e5831642Speixiaokun val pf = perm.pf 288f1fe8698SLemover val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 289f1fe8698SLemover val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 290f1fe8698SLemover val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 291d0de7e4aSpeixiaokun val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth)) 292e5831642Speixiaokun val ldPermFail = !(modeCheck && Mux(hlvx, perm.x, perm.r || mxr(idx) && perm.x)) 293a79fef67Swakafa val stPermFail = !(modeCheck && perm.w) 294a79fef67Swakafa val instrPermFail = !(modeCheck && perm.x) 295f1fe8698SLemover val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 296f1fe8698SLemover val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 297f1fe8698SLemover val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 298d0de7e4aSpeixiaokun val s1_valid = portTranslateEnable(idx) && !onlyS2 299d0de7e4aSpeixiaokun 300d0de7e4aSpeixiaokun // Stage 2 perm check 301e5831642Speixiaokun val gpf = g_perm.pf 302d0de7e4aSpeixiaokun val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) 303d0de7e4aSpeixiaokun val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 304d0de7e4aSpeixiaokun val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd) 305e5831642Speixiaokun val g_ldPermFail = !Mux(hlvx, g_perm.x, (g_perm.r || io.csr.priv.mxr && g_perm.x)) 306d0de7e4aSpeixiaokun val g_stPermFail = !g_perm.w 307d0de7e4aSpeixiaokun val g_instrPermFail = !g_perm.x 308d0de7e4aSpeixiaokun val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 309d0de7e4aSpeixiaokun val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 310d0de7e4aSpeixiaokun val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd) 311cfa0c506SXiaokun-Pei val s2_valid = hasS2xlate && !onlyS1 && portTranslateEnable(idx) 312d0de7e4aSpeixiaokun 313d0de7e4aSpeixiaokun val fault_valid = s1_valid || s2_valid 314d0de7e4aSpeixiaokun 315c794d992Speixiaokun // when pf and gpf can't happens simultaneously 316c794d992Speixiaokun val hasPf = (ldPf || ldUpdate || stPf || stUpdate || instrPf || instrUpdate) && s1_valid && !af 317d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af 318d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af 319d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af 320b6982e83SLemover // NOTE: pf need && with !af, page fault has higher priority than access fault 321b6982e83SLemover // but ptw may also have access fault, then af happens, the translation is wrong. 322b6982e83SLemover // In this case, pf has lower priority than af 3236d5ddbceSLemover 324c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af && !hasPf 325c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af && !hasPf 326c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af && !hasPf 327d0de7e4aSpeixiaokun 328f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.ld := af && TlbCmd.isRead(cmd) && fault_valid 329f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.st := af && TlbCmd.isWrite(cmd) && fault_valid 330f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid 331d0de7e4aSpeixiaokun 332d0de7e4aSpeixiaokun 3336d5ddbceSLemover } 3346d5ddbceSLemover 335f1fe8698SLemover def handle_nonblock(idx: Int): Unit = { 336f1fe8698SLemover io.requestor(idx).resp.valid := req_out_v(idx) 337f1fe8698SLemover io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 3389930e66fSLemover XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 339cb8f2f2aSLemover 340c3d5cfb3Speixiaokun val req_need_gpa = hasGpf(idx) 341d0de7e4aSpeixiaokun val req_s2xlate = Wire(UInt(2.W)) 34282978df9Speixiaokun req_s2xlate := MuxCase(noS2xlate, Seq( 34382e4705bSpeixiaokun (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 34482e4705bSpeixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 34582e4705bSpeixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 34682e4705bSpeixiaokun (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 34782978df9Speixiaokun )) 3484c4af37cSpeixiaokun 34997929664SXiaokun-Pei val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw.resp.bits.s2xlate && ptw.resp.bits.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false) 3505adc4829SYanqin Li // TODO: RegNext enable: ptw.resp.valid ? req.valid 3515adc4829SYanqin Li val ptw_resp_bits_reg = RegEnable(ptw.resp.bits, ptw.resp.valid) 35297929664SXiaokun-Pei val ptw_already_back = GatedValidRegNext(ptw.resp.fire) && req_s2xlate === ptw_resp_bits_reg.s2xlate && ptw_resp_bits_reg.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, allType = true) 353d4078d6eSXiaokun-Pei val ptw_getGpa = req_need_gpa && hitVec(idx) 354497660c9SXiaokun-Pei io.ptw.req(idx).valid := req_out_v(idx) && missVec(idx) && !(ptw_just_back || ptw_already_back || (req_out_v(idx) && need_gpa && !resp_gpa_refill && ptw_getGpa)) // TODO: remove the regnext, timing 355497660c9SXiaokun-Pei io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back || (req_out_v(idx) && need_gpa && !resp_gpa_refill && ptw_getGpa)) 3565adc4829SYanqin Li when (io.requestor(idx).req_kill && GatedValidRegNext(io.requestor(idx).req.fire)) { 357c3b763d0SYinan Xu io.ptw.req(idx).valid := false.B 358185e6164SHaoyuan Feng io.tlbreplay(idx) := true.B 359c3b763d0SYinan Xu } 360185e6164SHaoyuan Feng io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr) 3614c4af37cSpeixiaokun io.ptw.req(idx).bits.s2xlate := req_s2xlate 362d4078d6eSXiaokun-Pei io.ptw.req(idx).bits.getGpa := ptw_getGpa 363185e6164SHaoyuan Feng io.ptw.req(idx).bits.memidx := req_out(idx).memidx 364149086eaSLemover } 365a0301c0dSLemover 366f1fe8698SLemover def handle_block(idx: Int): Unit = { 367f1fe8698SLemover // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 368935edac4STang Haojin io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire 369f1fe8698SLemover // req_out_v for if there is a request, may long latency, fixme 370f1fe8698SLemover 371f1fe8698SLemover // miss request entries 372c3d5cfb3Speixiaokun val req_need_gpa = hasGpf(idx) 373f1fe8698SLemover val miss_req_vpn = get_pn(req_out(idx).vaddr) 3748744445eSMaxpicca-Li val miss_req_memidx = req_out(idx).memidx 375d0de7e4aSpeixiaokun val miss_req_s2xlate = Wire(UInt(2.W)) 37682978df9Speixiaokun miss_req_s2xlate := MuxCase(noS2xlate, Seq( 37782e4705bSpeixiaokun (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 37882e4705bSpeixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 37982e4705bSpeixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 38082e4705bSpeixiaokun (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 38182978df9Speixiaokun )) 3823222d00fSpeixiaokun val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire) 383c3d5cfb3Speixiaokun val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate 384c3d5cfb3Speixiaokun val onlyS2 = miss_req_s2xlate_reg === onlyStage2 38597929664SXiaokun-Pei val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.vmid, allType = true, false, hasS2xlate) 38697929664SXiaokun-Pei val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.vmid) 387c3d5cfb3Speixiaokun val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate 388f1fe8698SLemover 3895adc4829SYanqin Li val new_coming_valid = WireInit(false.B) 3905adc4829SYanqin Li new_coming_valid := req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx) 3915adc4829SYanqin Li val new_coming = GatedValidRegNext(new_coming_valid) 392f1fe8698SLemover val miss_wire = new_coming && missVec(idx) 393935edac4STang Haojin val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx)) 394f1fe8698SLemover val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 395935edac4STang Haojin io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx)) 396f1fe8698SLemover 397f1fe8698SLemover // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 398292bea3fSWilliam Wang resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx)) 399935edac4STang Haojin when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) { 400d0de7e4aSpeixiaokun val stage1 = io.ptw.resp.bits.s1 401d0de7e4aSpeixiaokun val stage2 = io.ptw.resp.bits.s2 402d0de7e4aSpeixiaokun val s2xlate = io.ptw.resp.bits.s2xlate 403f1fe8698SLemover resp(idx).valid := true.B 404c3d5cfb3Speixiaokun resp(idx).bits.miss := false.B 405d0de7e4aSpeixiaokun val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 406cda84113Speixiaokun val s2_paddr = Cat(stage2.genPPNS2(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 40703efd994Shappy-lx for (d <- 0 until nRespDups) { 40882978df9Speixiaokun resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr) 409d0de7e4aSpeixiaokun resp(idx).bits.gpaddr(d) := s1_paddr 410002c10a4SYanqin Li pbmt_check(idx, d, io.ptw.resp.bits.s1.entry.pbmt, io.ptw.resp.bits.s2.entry.pbmt, s2xlate) 411cca17e78Speixiaokun perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate) 41203efd994Shappy-lx } 41308b0bc30Shappy-lx pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, false.B, idx) 414f1fe8698SLemover 415f1fe8698SLemover // NOTE: the unfiltered req would be handled by Repeater 416f1fe8698SLemover } 417f1fe8698SLemover assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 418f1fe8698SLemover assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 419f1fe8698SLemover 420f1fe8698SLemover val ptw_req = io.ptw.req(idx) 421f1fe8698SLemover ptw_req.valid := miss_req_v 422f1fe8698SLemover ptw_req.bits.vpn := miss_req_vpn 423d0de7e4aSpeixiaokun ptw_req.bits.s2xlate := miss_req_s2xlate 424a4f9c77fSpeixiaokun ptw_req.bits.getGpa := req_need_gpa && hitVec(idx) 4258744445eSMaxpicca-Li ptw_req.bits.memidx := miss_req_memidx 426f1fe8698SLemover 427185e6164SHaoyuan Feng io.tlbreplay(idx) := false.B 428185e6164SHaoyuan Feng 429f1fe8698SLemover // NOTE: when flush pipe, tlb should abandon last req 430f1fe8698SLemover // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 431f1fe8698SLemover // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 432f1fe8698SLemover if (!q.outsideRecvFlush) { 433292bea3fSWilliam Wang when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) { 434f1fe8698SLemover resp(idx).valid := true.B 43503efd994Shappy-lx for (d <- 0 until nRespDups) { 436002c10a4SYanqin Li resp(idx).bits.pbmt(d) := 0.U 43703efd994Shappy-lx resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 43803efd994Shappy-lx resp(idx).bits.excp(d).pf.st := true.B 43903efd994Shappy-lx resp(idx).bits.excp(d).pf.instr := true.B 44003efd994Shappy-lx } 441f1fe8698SLemover } 442f1fe8698SLemover } 443f1fe8698SLemover } 444cb8f2f2aSLemover 445cb8f2f2aSLemover // when ptw resp, tlb at refill_idx maybe set to miss by force. 446cb8f2f2aSLemover // Bypass ptw resp to check. 447d0de7e4aSpeixiaokun def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = { 4485adc4829SYanqin Li // TODO: RegNext enable: ptw.resp.valid 449cca17e78Speixiaokun val hasS2xlate = s2xlate =/= noS2xlate 450cca17e78Speixiaokun val onlyS2 = s2xlate === onlyStage2 451c3d5cfb3Speixiaokun val onlyS1 = s2xlate === onlyStage1 452d0de7e4aSpeixiaokun val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate 45397929664SXiaokun-Pei val resp_hit = ptw.resp.bits.hit(vpn, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false) 4545adc4829SYanqin Li val p_hit = GatedValidRegNext(resp_hit && io.ptw.resp.fire && s2xlate_hit) 455d0de7e4aSpeixiaokun val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn) 456cda84113Speixiaokun val gvpn = Mux(onlyS2, vpn, ppn_s1) 457cda84113Speixiaokun val ppn_s2 = ptw.resp.bits.s2.genPPNS2(gvpn) 458242cafeeSXu, Zefan val p_ppn = RegEnable(Mux(s2xlate === onlyStage2 || s2xlate === allStage, ppn_s2, ppn_s1), io.ptw.resp.fire) 459002c10a4SYanqin Li val p_pbmt = RegEnable(ptw.resp.bits.s1.entry.pbmt,io.ptw.resp.fire) 460d0de7e4aSpeixiaokun val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire) 4615de1056cSpeixiaokun val p_gvpn = RegEnable(Mux(onlyS2, ptw.resp.bits.s2.entry.tag, ppn_s1), io.ptw.resp.fire) 462002c10a4SYanqin Li val p_g_pbmt = RegEnable(ptw.resp.bits.s2.entry.pbmt,io.ptw.resp.fire) 463d0de7e4aSpeixiaokun val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire) 464d0de7e4aSpeixiaokun val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire) 465ad8d4021SXiaokun-Pei val p_s1_level = RegEnable(ptw.resp.bits.s1.entry.level.get, io.ptw.resp.fire) 466ad8d4021SXiaokun-Pei val p_s1_isLeaf = RegEnable(ptw.resp.bits.s1.isLeaf(), io.ptw.resp.fire) 467ad8d4021SXiaokun-Pei val p_s1_isFakePte = RegEnable(ptw.resp.bits.s1.isFakePte(), io.ptw.resp.fire) 468ad8d4021SXiaokun-Pei (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate, p_s1_level, p_s1_isLeaf, p_s1_isFakePte) 469cb8f2f2aSLemover } 470cb8f2f2aSLemover 471f1fe8698SLemover // assert 472f1fe8698SLemover for(i <- 0 until Width) { 473f1fe8698SLemover TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 474149086eaSLemover } 475a0301c0dSLemover 476f1fe8698SLemover // perf event 4775adc4829SYanqin Li val result_ok = req_in.map(a => GatedValidRegNext(a.fire)) 478f1fe8698SLemover val perfEvents = 479f1fe8698SLemover Seq( 480935edac4STang Haojin ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })), 481935edac4STang Haojin ("miss ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })), 482a0301c0dSLemover ) 483f1fe8698SLemover generatePerfEvent() 484a0301c0dSLemover 485f1fe8698SLemover // perf log 4866d5ddbceSLemover for (i <- 0 until Width) { 487f1fe8698SLemover if (Block(i)) { 488292bea3fSWilliam Wang XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i)) 489f1fe8698SLemover XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 4906d5ddbceSLemover } else { 4915adc4829SYanqin Li XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 492292bea3fSWilliam Wang XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i)) 4935adc4829SYanqin Li XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 494292bea3fSWilliam Wang XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i)) 495a0301c0dSLemover } 4966d5ddbceSLemover } 497935edac4STang Haojin XSPerfAccumulate("ptw_resp_count", ptw.resp.fire) 498cca17e78Speixiaokun XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf) 4996d5ddbceSLemover 5006d5ddbceSLemover // Log 5016d5ddbceSLemover for(i <- 0 until Width) { 5026d5ddbceSLemover XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 5036d5ddbceSLemover XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 5046d5ddbceSLemover } 5056d5ddbceSLemover 506f1fe8698SLemover XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 507f1fe8698SLemover XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 5086d5ddbceSLemover for (i <- ptw.req.indices) { 509935edac4STang Haojin XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n") 5106d5ddbceSLemover } 51192e3bfefSLemover XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 5126d5ddbceSLemover 513f9ac118cSHaoyuan Feng println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}") 514a0301c0dSLemover 5155ab1b84dSHaoyuan Feng if (env.EnableDifftest) { 5165ab1b84dSHaoyuan Feng for (i <- 0 until Width) { 5175ab1b84dSHaoyuan Feng val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld 518d0de7e4aSpeixiaokun val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld 5195ab1b84dSHaoyuan Feng val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld 5207d45a146SYinan Xu val difftest = DifftestModule(new DiffL1TLBEvent) 521254e4960SHaoyuan Feng difftest.coreid := io.hartId 522d0de7e4aSpeixiaokun difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i) 5237d45a146SYinan Xu if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) { 5247d45a146SYinan Xu difftest.valid := false.B 5257d45a146SYinan Xu } 5267d45a146SYinan Xu difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U 5275adc4829SYanqin Li difftest.vpn := RegEnable(get_pn(req_in(i).bits.vaddr), req_in(i).valid) 5287d45a146SYinan Xu difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0)) 52987d0ba30Speixiaokun difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn) 53087d0ba30Speixiaokun difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn) 53197929664SXiaokun-Pei difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.vmid, io.csr.hgatp.ppn) 532dd103903Speixiaokun val req_need_gpa = gpf 533dd103903Speixiaokun val req_s2xlate = Wire(UInt(2.W)) 534dd103903Speixiaokun req_s2xlate := MuxCase(noS2xlate, Seq( 53582e4705bSpeixiaokun (!RegNext(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 536cca17e78Speixiaokun (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage, 537cca17e78Speixiaokun (vsatp.mode === 0.U) -> onlyStage2, 538dd103903Speixiaokun (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 53982978df9Speixiaokun )) 540dd103903Speixiaokun difftest.s2xlate := req_s2xlate 5417d45a146SYinan Xu } 5425ab1b84dSHaoyuan Feng } 5435ab1b84dSHaoyuan Feng} 5445ab1b84dSHaoyuan Feng 5457d45a146SYinan Xuobject TLBDiffId { 5467d45a146SYinan Xu var i: Int = 0 5477d45a146SYinan Xu var lastHartId: Int = -1 5487d45a146SYinan Xu def apply(hartId: Int): Int = { 5497d45a146SYinan Xu if (lastHartId != hartId) { 5507d45a146SYinan Xu i = 0 5517d45a146SYinan Xu lastHartId = hartId 5527d45a146SYinan Xu } 5537d45a146SYinan Xu i += 1 5547d45a146SYinan Xu i - 1 5557d45a146SYinan Xu } 556f1fe8698SLemover} 5571ca0e4f3SYinan Xu 55803efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 55903efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 5606d5ddbceSLemover 561a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 562a0301c0dSLemover val io = IO(new TlbReplaceIO(Width, q)) 563a0301c0dSLemover 564f9ac118cSHaoyuan Feng if (q.Associative == "fa") { 565f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NWays) 566f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.touch_ways)) 567f9ac118cSHaoyuan Feng io.page.refillIdx := re.way 568a0301c0dSLemover } else { // set-acco && plru 569f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays) 570f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways)) 571f9ac118cSHaoyuan Feng io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) } 572a0301c0dSLemover } 573a0301c0dSLemover} 574