xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/TLB.scala (revision 9930e66fcd74cd5cd3050725b4747d50539dbb2c)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
9f1fe8698SLemover
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters
206d5ddbceSLemoverimport chisel3._
21a0301c0dSLemoverimport chisel3.internal.naming.chiselName
226d5ddbceSLemoverimport chisel3.util._
23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation
246d5ddbceSLemoverimport xiangshan._
256d5ddbceSLemoverimport utils._
26f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig}
279aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
286d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
29f1fe8698SLemoverimport firrtl.FirrtlProtos.Firrtl.Module.ExternalModule.Parameter
30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig
316d5ddbceSLemover
32f1fe8698SLemover/** TLB module
33f1fe8698SLemover  * support block request and non-block request io at the same time
34f1fe8698SLemover  * return paddr at next cycle, then go for pmp/pma check
35f1fe8698SLemover  * @param Width: The number of requestors
36f1fe8698SLemover  * @param Block: Blocked or not for each requestor ports
37f1fe8698SLemover  * @param q: TLB Parameters, like entry number, each TLB has its own parameters
38f1fe8698SLemover  * @param p: XiangShan Paramemters, like XLEN
39f1fe8698SLemover  */
40a0301c0dSLemover
41a0301c0dSLemover@chiselName
42f1fe8698SLemoverclass TLB(Width: Int, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule
43f1fe8698SLemover  with HasCSRConst
44f1fe8698SLemover  with HasPerfEvents
45f1fe8698SLemover{
46a0301c0dSLemover  val io = IO(new TlbIO(Width, q))
47a0301c0dSLemover
486d5ddbceSLemover  val req = io.requestor.map(_.req)
496d5ddbceSLemover  val resp = io.requestor.map(_.resp)
506d5ddbceSLemover  val ptw = io.ptw
51b6982e83SLemover  val pmp = io.pmp
526d5ddbceSLemover
53f1fe8698SLemover  /** Sfence.vma & Svinval
54f1fe8698SLemover    * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe
55f1fe8698SLemover    * Svinval will 1. flush old entries 2. flush inflight
56f1fe8698SLemover    * So, Svinval will not flush pipe, which means
57f1fe8698SLemover    * it should not drop reqs from pipe and should return right resp
58f1fe8698SLemover    */
59f1fe8698SLemover  val sfence = DelayN(io.sfence, q.fenceDelay)
606d5ddbceSLemover  val csr = io.csr
61f1fe8698SLemover  val satp = DelayN(io.csr.satp, q.fenceDelay)
62f1fe8698SLemover  val flush_mmu = DelayN(sfence.valid || csr.satp.changed, q.fenceDelay)
63f1fe8698SLemover  val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe
64f1fe8698SLemover  val flush_pipe = io.flushPipe
65f1fe8698SLemover
66f1fe8698SLemover  // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush.
67f1fe8698SLemover  // because, csr will influence tlb behavior.
68a0301c0dSLemover  val ifecth = if (q.fetchi) true.B else false.B
69f1fe8698SLemover  val mode = if (q.useDmode) csr.priv.dmode else csr.priv.imode
706d5ddbceSLemover  // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux...
716d5ddbceSLemover  val vmEnable = if (EnbaleTlbDebug) (satp.mode === 8.U)
726d5ddbceSLemover    else (satp.mode === 8.U && (mode < ModeM))
736d5ddbceSLemover
74f1fe8698SLemover  val req_in = req
75f1fe8698SLemover  val req_out = req.map(a => RegEnable(a.bits, a.fire()))
76f1fe8698SLemover  val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i)))
776d5ddbceSLemover
78f1fe8698SLemover  val refill = ptw.resp.fire() && !flush_mmu && vmEnable
79f1fe8698SLemover  val entries = Module(new TlbStorageWrapper(Width, q))
80f1fe8698SLemover  entries.io.base_connect(sfence, csr, satp)
81f1fe8698SLemover  if (q.outReplace) { io.replace <> entries.io.replace }
826d5ddbceSLemover  for (i <- 0 until Width) {
83f1fe8698SLemover    entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i)
84f1fe8698SLemover    entries.io.w_apply(refill, ptw.resp.bits, io.ptw_replenish)
85a0301c0dSLemover  }
866d5ddbceSLemover
87f1fe8698SLemover  // read TLB, get hit/miss, paddr, perm bits
88f1fe8698SLemover  val readResult = (0 until Width).map(TLBRead(_))
89f1fe8698SLemover  val hitVec = readResult.map(_._1)
90f1fe8698SLemover  val missVec = readResult.map(_._2)
91f1fe8698SLemover  val pmp_addr = readResult.map(_._3)
92f1fe8698SLemover  val static_pm = readResult.map(_._4)
93f1fe8698SLemover  val static_pm_v = readResult.map(_._5)
94f1fe8698SLemover  val perm = readResult.map(_._6)
95149086eaSLemover
96f1fe8698SLemover  // check pmp use paddr (for timing optization, use pmp_addr here)
97f1fe8698SLemover  // check permisson
98f1fe8698SLemover  (0 until Width).foreach{i =>
99f1fe8698SLemover    pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i)
100f1fe8698SLemover    perm_check(perm(i), req_out(i).cmd, static_pm(i), static_pm_v(i), i)
101f1fe8698SLemover  }
1026d5ddbceSLemover
103f1fe8698SLemover  // handle block or non-block io
104f1fe8698SLemover  // for non-block io, just return the above result, send miss to ptw
105f1fe8698SLemover  // for block io, hold the request, send miss to ptw,
106f1fe8698SLemover  //   when ptw back, return the result
107f1fe8698SLemover  (0 until Width) foreach {i =>
108f1fe8698SLemover    if (Block(i)) handle_block(i)
109f1fe8698SLemover    else handle_nonblock(i)
110f1fe8698SLemover  }
111f1fe8698SLemover  io.ptw.resp.ready := true.B
112a0301c0dSLemover
113f1fe8698SLemover  /************************  main body above | method/log/perf below ****************************/
114a0301c0dSLemover
115f1fe8698SLemover  def TLBRead(i: Int) = {
116cb8f2f2aSLemover    val (e_hit, e_ppn, e_perm, e_super_hit, e_super_ppn, static_pm) = entries.io.r_resp_apply(i)
117cb8f2f2aSLemover    val (p_hit, p_ppn, p_perm) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr))
118cb8f2f2aSLemover
119cb8f2f2aSLemover    val hit = e_hit || p_hit
120cb8f2f2aSLemover    val ppn = Mux(p_hit, p_ppn, e_ppn)
121cb8f2f2aSLemover    val perm = Mux(p_hit, p_perm, e_perm)
122f1fe8698SLemover
123a0301c0dSLemover    val miss = !hit && vmEnable
124cb8f2f2aSLemover    val fast_miss = !(e_super_hit || p_hit) && vmEnable
125f1fe8698SLemover    hit.suggestName(s"hit_read_${i}")
126f1fe8698SLemover    miss.suggestName(s"miss_read_${i}")
1276d5ddbceSLemover
128f1fe8698SLemover    XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn)} perm:${perm}\n")
1296d5ddbceSLemover
130f1fe8698SLemover    val paddr = Cat(ppn, get_off(req_out(i).vaddr))
131f1fe8698SLemover    val vaddr = SignExt(req_out(i).vaddr, PAddrBits)
132f1fe8698SLemover
133f1fe8698SLemover    resp(i).bits.paddr := Mux(vmEnable, paddr, vaddr)
134f1fe8698SLemover    resp(i).bits.miss := miss
135e05a24abSLemover    resp(i).bits.fast_miss := fast_miss
136e05a24abSLemover    resp(i).bits.ptwBack := ptw.resp.fire()
1376d5ddbceSLemover
138cb8f2f2aSLemover    val pmp_paddr = Mux(vmEnable, Cat(Mux(p_hit, p_ppn, e_super_ppn), get_off(req_out(i).vaddr)), vaddr)
139f1fe8698SLemover    // pmp_paddr seems same to paddr functionally. It abandons normal_ppn for timing optimization.
140cb8f2f2aSLemover    // val pmp_paddr = Mux(vmEnable, paddr, vaddr)
141cb8f2f2aSLemover    val static_pm_valid = !(e_super_hit || p_hit) && vmEnable && q.partialStaticPMP.B
142f1fe8698SLemover
143f1fe8698SLemover    (hit, miss, pmp_paddr, static_pm, static_pm_valid, perm)
144f1fe8698SLemover  }
145f1fe8698SLemover
146f1fe8698SLemover  def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = {
147f1fe8698SLemover    pmp(idx).valid := resp(idx).valid
148f1fe8698SLemover    pmp(idx).bits.addr := addr
149f1fe8698SLemover    pmp(idx).bits.size := size
150f1fe8698SLemover    pmp(idx).bits.cmd := cmd
151f1fe8698SLemover  }
152f1fe8698SLemover
153f1fe8698SLemover  def perm_check(perm: TlbPermBundle, cmd: UInt, spm: TlbPMBundle, spm_v: Bool, idx: Int) = {
1545b7ef044SLemover    // for timing optimization, pmp check is divided into dynamic and static
1555b7ef044SLemover    // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done
1565b7ef044SLemover    // static: 4K pages (or sram entries) -> check pmp with pre-checked results
157f1fe8698SLemover    val af = perm.af
158f1fe8698SLemover    val pf = perm.pf
159f1fe8698SLemover    val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception
160f1fe8698SLemover    val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception
161f1fe8698SLemover    val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception
162f1fe8698SLemover    val modeCheck = !(mode === ModeU && !perm.u || mode === ModeS && perm.u && (!io.csr.priv.sum || ifecth))
163f1fe8698SLemover    val ldPermFail = !(modeCheck && (perm.r || io.csr.priv.mxr && perm.x))
164a79fef67Swakafa    val stPermFail = !(modeCheck && perm.w)
165a79fef67Swakafa    val instrPermFail = !(modeCheck && perm.x)
166f1fe8698SLemover    val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
167f1fe8698SLemover    val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
168f1fe8698SLemover    val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd)
1692c2c1588SLemover    val fault_valid = vmEnable
170f1fe8698SLemover    resp(idx).bits.excp.pf.ld := (ldPf || ldUpdate) && fault_valid && !af
171f1fe8698SLemover    resp(idx).bits.excp.pf.st := (stPf || stUpdate) && fault_valid && !af
172f1fe8698SLemover    resp(idx).bits.excp.pf.instr := (instrPf || instrUpdate) && fault_valid && !af
173b6982e83SLemover    // NOTE: pf need && with !af, page fault has higher priority than access fault
174b6982e83SLemover    // but ptw may also have access fault, then af happens, the translation is wrong.
175b6982e83SLemover    // In this case, pf has lower priority than af
1766d5ddbceSLemover
177f1fe8698SLemover    resp(idx).bits.excp.af.ld    := (af || (spm_v && !spm.r)) && TlbCmd.isRead(cmd) && fault_valid
178f1fe8698SLemover    resp(idx).bits.excp.af.st    := (af || (spm_v && !spm.w)) && TlbCmd.isWrite(cmd) && fault_valid
179f1fe8698SLemover    resp(idx).bits.excp.af.instr := (af || (spm_v && !spm.x)) && TlbCmd.isExec(cmd) && fault_valid
180f1fe8698SLemover    resp(idx).bits.static_pm.valid := spm_v && fault_valid // ls/st unit should use this mmio, not the result from pmp
181f1fe8698SLemover    resp(idx).bits.static_pm.bits := !spm.c
1826d5ddbceSLemover  }
1836d5ddbceSLemover
184f1fe8698SLemover  def handle_nonblock(idx: Int): Unit = {
185f1fe8698SLemover    io.requestor(idx).resp.valid := req_out_v(idx)
186f1fe8698SLemover    io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true
187*9930e66fSLemover    XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B")
188cb8f2f2aSLemover
189cb8f2f2aSLemover    val ptw_just_back = ptw.resp.fire && ptw.resp.bits.entry.hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true)
190cb8f2f2aSLemover    io.ptw.req(idx).valid :=  RegNext(req_out_v(idx) && missVec(idx) && !ptw_just_back, false.B) // TODO: remove the regnext, timing
191f1fe8698SLemover    io.ptw.req(idx).bits.vpn := RegNext(get_pn(req_out(idx).vaddr))
192149086eaSLemover  }
193a0301c0dSLemover
194f1fe8698SLemover  def handle_block(idx: Int): Unit = {
195f1fe8698SLemover    // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid
196f1fe8698SLemover    io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire()
197f1fe8698SLemover    // req_out_v for if there is a request, may long latency, fixme
198f1fe8698SLemover
199f1fe8698SLemover    // miss request entries
200f1fe8698SLemover    val miss_req_vpn = get_pn(req_out(idx).vaddr)
201f1fe8698SLemover    val hit = io.ptw.resp.bits.entry.hit(miss_req_vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.valid
202f1fe8698SLemover
203f1fe8698SLemover    val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B)
204f1fe8698SLemover    val miss_wire = new_coming && missVec(idx)
205f1fe8698SLemover    val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire(), flush_pipe(idx))
206f1fe8698SLemover    val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe),
207f1fe8698SLemover      io.ptw.req(idx).fire() || resp(idx).fire(), flush_pipe(idx))
208f1fe8698SLemover
209f1fe8698SLemover    // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu
210f1fe8698SLemover    resp(idx).valid := req_out_v(idx) && !(miss_v && vmEnable)
211f1fe8698SLemover    when (io.ptw.resp.fire() && hit && req_out_v(idx) && vmEnable) {
212f1fe8698SLemover      val pte = io.ptw.resp.bits
213f1fe8698SLemover      resp(idx).valid := true.B
214f1fe8698SLemover      resp(idx).bits.miss := false.B // for blocked tlb, this is useless
215f1fe8698SLemover      resp(idx).bits.paddr := Cat(pte.entry.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
216f1fe8698SLemover
217f1fe8698SLemover      perm_check(pte, req_out(idx).cmd, 0.U.asTypeOf(new TlbPMBundle), false.B, idx)
218f1fe8698SLemover      pmp_check(resp(idx).bits.paddr, req_out(idx).size, req_out(idx).cmd, idx)
219f1fe8698SLemover      // NOTE: the unfiltered req would be handled by Repeater
220f1fe8698SLemover    }
221f1fe8698SLemover    assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must")
222f1fe8698SLemover    assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v")
223f1fe8698SLemover
224f1fe8698SLemover    val ptw_req = io.ptw.req(idx)
225f1fe8698SLemover    ptw_req.valid := miss_req_v
226f1fe8698SLemover    ptw_req.bits.vpn := miss_req_vpn
227f1fe8698SLemover
228f1fe8698SLemover    // NOTE: when flush pipe, tlb should abandon last req
229f1fe8698SLemover    // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp
230f1fe8698SLemover    // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it.
231f1fe8698SLemover    if (!q.outsideRecvFlush) {
232f1fe8698SLemover      when (req_out_v(idx) && flush_pipe(idx) && vmEnable) {
233f1fe8698SLemover        resp(idx).valid := true.B
234f1fe8698SLemover        resp(idx).bits.excp.pf.ld := true.B // sfence happened, pf for not to use this addr
235f1fe8698SLemover        resp(idx).bits.excp.pf.st := true.B
236f1fe8698SLemover        resp(idx).bits.excp.pf.instr := true.B
237f1fe8698SLemover      }
238f1fe8698SLemover    }
239f1fe8698SLemover  }
240cb8f2f2aSLemover
241cb8f2f2aSLemover  // when ptw resp, tlb at refill_idx maybe set to miss by force.
242cb8f2f2aSLemover  // Bypass ptw resp to check.
243cb8f2f2aSLemover  def ptw_resp_bypass(vpn: UInt) = {
244cb8f2f2aSLemover    val p_hit = RegNext(ptw.resp.bits.entry.hit(vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.fire)
245cb8f2f2aSLemover    val p_ppn = RegEnable(ptw.resp.bits.entry.genPPN(vpn), io.ptw.resp.fire)
246cb8f2f2aSLemover    val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits), io.ptw.resp.fire)
247cb8f2f2aSLemover    (p_hit, p_ppn, p_perm)
248cb8f2f2aSLemover  }
249cb8f2f2aSLemover
250f1fe8698SLemover  // assert
251f1fe8698SLemover  for(i <- 0 until Width) {
252f1fe8698SLemover    TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.")
253149086eaSLemover  }
254a0301c0dSLemover
255f1fe8698SLemover  // perf event
256f1fe8698SLemover  val result_ok = req_in.map(a => RegNext(a.fire()))
257f1fe8698SLemover  val perfEvents =
258f1fe8698SLemover    Seq(
259f1fe8698SLemover      ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire() else vmEnable && result_ok(i) })),
260f1fe8698SLemover      ("miss  ", PopCount((0 until Width).map{i => if (Block(i)) vmEnable && result_ok(i) && missVec(i) else ptw.req(i).fire() })),
261a0301c0dSLemover    )
262f1fe8698SLemover  generatePerfEvent()
263a0301c0dSLemover
264f1fe8698SLemover  // perf log
2656d5ddbceSLemover  for (i <- 0 until Width) {
266f1fe8698SLemover    if (Block(i)) {
267f1fe8698SLemover      XSPerfAccumulate(s"access${i}",result_ok(i)  && vmEnable)
268f1fe8698SLemover      XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i))
2696d5ddbceSLemover    } else {
270f1fe8698SLemover      XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && vmEnable && RegNext(req(i).bits.debug.isFirstIssue))
271f1fe8698SLemover      XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && vmEnable)
272f1fe8698SLemover      XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue))
273f1fe8698SLemover      XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i))
274a0301c0dSLemover    }
2756d5ddbceSLemover  }
2766d5ddbceSLemover  XSPerfAccumulate("ptw_resp_count", ptw.resp.fire())
2776d5ddbceSLemover  XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire() && ptw.resp.bits.pf)
2786d5ddbceSLemover
2796d5ddbceSLemover  // Log
2806d5ddbceSLemover  for(i <- 0 until Width) {
2816d5ddbceSLemover    XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n")
2826d5ddbceSLemover    XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n")
2836d5ddbceSLemover  }
2846d5ddbceSLemover
285f1fe8698SLemover  XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n")
286f1fe8698SLemover  XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n")
2876d5ddbceSLemover  for (i <- ptw.req.indices) {
28892e3bfefSLemover    XSDebug(ptw.req(i).fire(), p"L2TLB req:${ptw.req(i).bits}\n")
2896d5ddbceSLemover  }
29092e3bfefSLemover  XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n")
2916d5ddbceSLemover
292a0301c0dSLemover  println(s"${q.name}: normal page: ${q.normalNWays} ${q.normalAssociative} ${q.normalReplacer.get} super page: ${q.superNWays} ${q.superAssociative} ${q.superReplacer.get}")
293a0301c0dSLemover
294f1fe8698SLemover}
2951ca0e4f3SYinan Xu
296f1fe8698SLemoverclass TLBNonBlock(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, Seq.fill(Width)(false), q)
297f1fe8698SLemoverclass TLBBLock(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, Seq.fill(Width)(true), q)
2986d5ddbceSLemover
299a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule {
300a0301c0dSLemover  val io = IO(new TlbReplaceIO(Width, q))
301a0301c0dSLemover
302a0301c0dSLemover  if (q.normalAssociative == "fa") {
303a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays)
3043889e11eSLemover    re.access(io.normalPage.access.map(_.touch_ways))
305a0301c0dSLemover    io.normalPage.refillIdx := re.way
306a0301c0dSLemover  } else { // set-acco && plru
307a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays)
3083889e11eSLemover    re.access(io.normalPage.access.map(_.sets), io.normalPage.access.map(_.touch_ways))
309a0301c0dSLemover    io.normalPage.refillIdx := { if (q.normalNWays == 1) 0.U else re.way(io.normalPage.chosen_set) }
310a0301c0dSLemover  }
311a0301c0dSLemover
312a0301c0dSLemover  if (q.superAssociative == "fa") {
313a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays)
3143889e11eSLemover    re.access(io.superPage.access.map(_.touch_ways))
315a0301c0dSLemover    io.superPage.refillIdx := re.way
316a0301c0dSLemover  } else { // set-acco && plru
317a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.superReplacer, q.superNSets, q.superNWays)
3183889e11eSLemover    re.access(io.superPage.access.map(_.sets), io.superPage.access.map(_.touch_ways))
319a0301c0dSLemover    io.superPage.refillIdx := { if (q.superNWays == 1) 0.U else re.way(io.superPage.chosen_set) }
320a0301c0dSLemover  }
321a0301c0dSLemover}
322