16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 9f1fe8698SLemover 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 225ab1b84dSHaoyuan Fengimport difftest._ 23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport utils._ 263c02ee8fSwakafaimport utility._ 27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig 316d5ddbceSLemover 32f1fe8698SLemover/** TLB module 33f1fe8698SLemover * support block request and non-block request io at the same time 34f1fe8698SLemover * return paddr at next cycle, then go for pmp/pma check 35f1fe8698SLemover * @param Width: The number of requestors 36f1fe8698SLemover * @param Block: Blocked or not for each requestor ports 37f1fe8698SLemover * @param q: TLB Parameters, like entry number, each TLB has its own parameters 38f1fe8698SLemover * @param p: XiangShan Paramemters, like XLEN 39f1fe8698SLemover */ 40a0301c0dSLemover 4103efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 42f1fe8698SLemover with HasCSRConst 43f1fe8698SLemover with HasPerfEvents 44f1fe8698SLemover{ 4503efd994Shappy-lx val io = IO(new TlbIO(Width, nRespDups, q)) 46a0301c0dSLemover 476d5ddbceSLemover val req = io.requestor.map(_.req) 486d5ddbceSLemover val resp = io.requestor.map(_.resp) 496d5ddbceSLemover val ptw = io.ptw 50b6982e83SLemover val pmp = io.pmp 518744445eSMaxpicca-Li val refill_to_mem = io.refill_to_mem 526d5ddbceSLemover 53f1fe8698SLemover /** Sfence.vma & Svinval 54f1fe8698SLemover * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 55f1fe8698SLemover * Svinval will 1. flush old entries 2. flush inflight 56f1fe8698SLemover * So, Svinval will not flush pipe, which means 57f1fe8698SLemover * it should not drop reqs from pipe and should return right resp 58f1fe8698SLemover */ 59f1fe8698SLemover val sfence = DelayN(io.sfence, q.fenceDelay) 606d5ddbceSLemover val csr = io.csr 61f1fe8698SLemover val satp = DelayN(io.csr.satp, q.fenceDelay) 62d0de7e4aSpeixiaokun val vsatp = DelayN(io.csr.vsatp, q.fenceDelay) 63d0de7e4aSpeixiaokun val hgatp = DelayN(io.csr.hgatp, q.fenceDelay) 64d0de7e4aSpeixiaokun 65d0de7e4aSpeixiaokun val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay) 66f1fe8698SLemover val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 67f1fe8698SLemover val flush_pipe = io.flushPipe 68a4f9c77fSpeixiaokun val redirect = io.redirect 69ffa711ffSpeixiaokun val req_in = req 703222d00fSpeixiaokun val req_out = req.map(a => RegEnable(a.bits, a.fire)) 71ffa711ffSpeixiaokun val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 72ffa711ffSpeixiaokun 73ffa711ffSpeixiaokun val isHyperInst = (0 until Width).map(i => req_out_v(i) && req_out(i).hyperinst) 7450c7aa78Speixiaokun 75f1fe8698SLemover // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 76f1fe8698SLemover // because, csr will influence tlb behavior. 77a0301c0dSLemover val ifecth = if (q.fetchi) true.B else false.B 78d0de7e4aSpeixiaokun val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode 79d0de7e4aSpeixiaokun val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp)) 8082e4705bSpeixiaokun val virt_in = csr.priv.virt 8182e4705bSpeixiaokun val virt_out = req.map(a => RegEnable(csr.priv.virt, a.fire)) 8282e4705bSpeixiaokun val sum = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum)) 8382e4705bSpeixiaokun val mxr = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr)) 84ffa711ffSpeixiaokun val req_in_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 8582e4705bSpeixiaokun (!(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 86251a1ca9Speixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 87251a1ca9Speixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 88251a1ca9Speixiaokun (csr.hgatp.mode === 0.U) -> onlyStage1 89ffa711ffSpeixiaokun ))) 90ffa711ffSpeixiaokun val req_out_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq( 9182e4705bSpeixiaokun (!(virt_out(i) || isHyperInst(i))) -> noS2xlate, 92251a1ca9Speixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 93251a1ca9Speixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 94251a1ca9Speixiaokun (csr.hgatp.mode === 0.U) -> onlyStage1 953106de0aSpeixiaokun ))) 96e9027bcdSpeixiaokun val need_gpa = RegInit(false.B) 97a4f9c77fSpeixiaokun val need_gpa_robidx = Reg(new RobPtr) 98e9027bcdSpeixiaokun val need_gpa_vpn = Reg(UInt(vpnLen.W)) 99e9027bcdSpeixiaokun val need_gpa_gvpn = Reg(UInt(vpnLen.W)) 100e9566d21Speixiaokun val resp_gpa_refill = RegInit(false.B) 101e9027bcdSpeixiaokun val hasGpf = Wire(Vec(Width, Bool())) 102d0de7e4aSpeixiaokun 103*3ea4388cSHaoyuan Feng val Sv39Enable = satp.mode === 8.U 104*3ea4388cSHaoyuan Feng val Sv48Enable = satp.mode === 9.U 105*3ea4388cSHaoyuan Feng val Sv39x4Enable = vsatp.mode === 8.U || hgatp.mode === 8.U 106*3ea4388cSHaoyuan Feng val Sv48x4Enable = vsatp.mode === 9.U || hgatp.mode === 9.U 1070841a83fSXuan Hu val vmEnable = (0 until Width).map(i => !(isHyperInst(i) || virt_out(i)) && ( 108*3ea4388cSHaoyuan Feng if (EnbaleTlbDebug) (Sv39Enable || Sv48Enable) 109*3ea4388cSHaoyuan Feng else (Sv39Enable || Sv48Enable) && (mode(i) < ModeM)) 1100841a83fSXuan Hu ) 111*3ea4388cSHaoyuan Feng val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt_out(i)) && (Sv39x4Enable || Sv48x4Enable) && (mode(i) < ModeM)) 1125adc4829SYanqin Li val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegEnable(!req(i).bits.no_translate, req(i).valid)) 1136d5ddbceSLemover 1146d5ddbceSLemover 115ec159517SXiaokun-Pei val refill = ptw.resp.fire && !(ptw.resp.bits.getGpa) && !flush_mmu 116eb4bf3f2Speixiaokun refill_to_mem := DontCare 11703efd994Shappy-lx val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 118f1fe8698SLemover entries.io.base_connect(sfence, csr, satp) 119f1fe8698SLemover if (q.outReplace) { io.replace <> entries.io.replace } 1206d5ddbceSLemover for (i <- 0 until Width) { 121ffa711ffSpeixiaokun entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, req_in_s2xlate(i)) 122ec159517SXiaokun-Pei entries.io.w_apply(refill, ptw.resp.bits) 1235adc4829SYanqin Li // TODO: RegNext enable:req.valid 1245adc4829SYanqin Li resp(i).bits.debug.isFirstIssue := RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid) 1255adc4829SYanqin Li resp(i).bits.debug.robIdx := RegEnable(req(i).bits.debug.robIdx, req(i).valid) 126a0301c0dSLemover } 127e9027bcdSpeixiaokun 128f1fe8698SLemover // read TLB, get hit/miss, paddr, perm bits 129f1fe8698SLemover val readResult = (0 until Width).map(TLBRead(_)) 130f1fe8698SLemover val hitVec = readResult.map(_._1) 131f1fe8698SLemover val missVec = readResult.map(_._2) 132f1fe8698SLemover val pmp_addr = readResult.map(_._3) 133f9ac118cSHaoyuan Feng val perm = readResult.map(_._4) 1343106de0aSpeixiaokun val g_perm = readResult.map(_._5) 135f1fe8698SLemover // check pmp use paddr (for timing optization, use pmp_addr here) 136f1fe8698SLemover // check permisson 137f1fe8698SLemover (0 until Width).foreach{i => 138149a2326Sweiding liu when (RegNext(req(i).bits.no_translate)) { 139149a2326Sweiding liu pmp_check(req(i).bits.pmp_addr, req_out(i).size, req_out(i).cmd, i) 140149a2326Sweiding liu } .otherwise { 141f1fe8698SLemover pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i) 142149a2326Sweiding liu } 14303efd994Shappy-lx for (d <- 0 until nRespDups) { 144ffa711ffSpeixiaokun perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, req_out_s2xlate(i)) 14503efd994Shappy-lx } 146c3d5cfb3Speixiaokun hasGpf(i) := resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr 147f1fe8698SLemover } 1486d5ddbceSLemover 149f1fe8698SLemover // handle block or non-block io 150f1fe8698SLemover // for non-block io, just return the above result, send miss to ptw 151f1fe8698SLemover // for block io, hold the request, send miss to ptw, 152f1fe8698SLemover // when ptw back, return the result 153f1fe8698SLemover (0 until Width) foreach {i => 154f1fe8698SLemover if (Block(i)) handle_block(i) 155f1fe8698SLemover else handle_nonblock(i) 156f1fe8698SLemover } 157f1fe8698SLemover io.ptw.resp.ready := true.B 158a0301c0dSLemover 159f1fe8698SLemover /************************ main body above | method/log/perf below ****************************/ 160f1fe8698SLemover def TLBRead(i: Int) = { 161ffa711ffSpeixiaokun val (e_hit, e_ppn, e_perm, e_g_perm, e_s2xlate) = entries.io.r_resp_apply(i) 162ffa711ffSpeixiaokun val (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), req_in_s2xlate(i)) 163292bea3fSWilliam Wang val enable = portTranslateEnable(i) 164f86480a7Speixiaokun val isOnlys2xlate = req_out_s2xlate(i) === onlyStage2 1659cb05b4dSXiaokun-Pei val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(i).vaddr) 166a4f9c77fSpeixiaokun val isitlb = TlbCmd.isExec(req_out(i).cmd) 167a4f9c77fSpeixiaokun 168a4f9c77fSpeixiaokun when (!isitlb && need_gpa_robidx.needFlush(redirect) || isitlb && flush_pipe(i)){ 169a4f9c77fSpeixiaokun need_gpa := false.B 170a4f9c77fSpeixiaokun resp_gpa_refill := false.B 171a4f9c77fSpeixiaokun need_gpa_vpn := 0.U 1729cb05b4dSXiaokun-Pei }.elsewhen (req_out_v(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && hasGpf(i) && need_gpa === false.B && !io.requestor(i).req_kill) { 173c3d5cfb3Speixiaokun need_gpa := true.B 1743106de0aSpeixiaokun need_gpa_vpn := get_pn(req_out(i).vaddr) 1753106de0aSpeixiaokun resp_gpa_refill := false.B 176a4f9c77fSpeixiaokun need_gpa_robidx := req_out(i).debug.robIdx 1779cb05b4dSXiaokun-Pei }.elsewhen (ptw.resp.fire && need_gpa && need_gpa_vpn === ptw.resp.bits.getVpn(need_gpa_vpn)) { 178e9566d21Speixiaokun need_gpa_gvpn := ptw.resp.bits.s2.entry.tag 1793106de0aSpeixiaokun resp_gpa_refill := true.B 1803106de0aSpeixiaokun } 1813106de0aSpeixiaokun 1829cb05b4dSXiaokun-Pei when (req_out_v(i) && hasGpf(i) && resp_gpa_refill && need_gpa_vpn_hit ){ 183c3d5cfb3Speixiaokun need_gpa := false.B 184c3d5cfb3Speixiaokun } 185c3d5cfb3Speixiaokun 1869cb05b4dSXiaokun-Pei TimeOutAssert(need_gpa && !resp_gpa_refill, timeOutThreshold, s"port{i} need gpa long time not refill.") 1879cb05b4dSXiaokun-Pei 188cb8f2f2aSLemover val hit = e_hit || p_hit 1894c4af37cSpeixiaokun val miss = (!hit && enable) || hasGpf(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate 190f1fe8698SLemover hit.suggestName(s"hit_read_${i}") 191f1fe8698SLemover miss.suggestName(s"miss_read_${i}") 1926d5ddbceSLemover 193f1fe8698SLemover val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 194f1fe8698SLemover resp(i).bits.miss := miss 195935edac4STang Haojin resp(i).bits.ptwBack := ptw.resp.fire 1965adc4829SYanqin Li resp(i).bits.memidx := RegEnable(req_in(i).bits.memidx, req_in(i).valid) 1976d5ddbceSLemover 19803efd994Shappy-lx val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 19903efd994Shappy-lx val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 20082978df9Speixiaokun val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(vpnLen.W)))) 201d0de7e4aSpeixiaokun val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 20250c7aa78Speixiaokun val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W)))) 20303efd994Shappy-lx for (d <- 0 until nRespDups) { 20403efd994Shappy-lx ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 20503efd994Shappy-lx perm(d) := Mux(p_hit, p_perm, e_perm(d)) 2064c4af37cSpeixiaokun gvpn(d) := Mux(hasGpf(i), Mux(p_hit, p_gvpn, need_gpa_gvpn), 0.U) 207d0de7e4aSpeixiaokun g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d)) 20850c7aa78Speixiaokun r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d)) 20903efd994Shappy-lx val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 210d0de7e4aSpeixiaokun val gpaddr = Cat(gvpn(d), get_off(req_out(i).vaddr)) 211292bea3fSWilliam Wang resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr) 21250c7aa78Speixiaokun resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, vaddr, gpaddr) 21303efd994Shappy-lx } 21403efd994Shappy-lx 21503efd994Shappy-lx XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 21603efd994Shappy-lx 217f9ac118cSHaoyuan Feng val pmp_paddr = resp(i).bits.paddr(0) 218f1fe8698SLemover 2193106de0aSpeixiaokun (hit, miss, pmp_paddr, perm, g_perm) 220f1fe8698SLemover } 221f1fe8698SLemover 222f1fe8698SLemover def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = { 223f1fe8698SLemover pmp(idx).valid := resp(idx).valid 224f1fe8698SLemover pmp(idx).bits.addr := addr 225f1fe8698SLemover pmp(idx).bits.size := size 226f1fe8698SLemover pmp(idx).bits.cmd := cmd 227f1fe8698SLemover } 228f1fe8698SLemover 229d0de7e4aSpeixiaokun def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = { 2305b7ef044SLemover // for timing optimization, pmp check is divided into dynamic and static 2315b7ef044SLemover // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 2325b7ef044SLemover // static: 4K pages (or sram entries) -> check pmp with pre-checked results 233c3d5cfb3Speixiaokun val hasS2xlate = s2xlate =/= noS2xlate 234cfa0c506SXiaokun-Pei val onlyS1 = s2xlate === onlyStage1 23507f77bf0Speixiaokun val onlyS2 = s2xlate === onlyStage2 236d0de7e4aSpeixiaokun val af = perm.af || (hasS2xlate && g_perm.af) 237d0de7e4aSpeixiaokun 238d0de7e4aSpeixiaokun // Stage 1 perm check 239e5831642Speixiaokun val pf = perm.pf 240f1fe8698SLemover val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 241f1fe8698SLemover val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 242f1fe8698SLemover val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 243d0de7e4aSpeixiaokun val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth)) 244e5831642Speixiaokun val ldPermFail = !(modeCheck && Mux(hlvx, perm.x, perm.r || mxr(idx) && perm.x)) 245a79fef67Swakafa val stPermFail = !(modeCheck && perm.w) 246a79fef67Swakafa val instrPermFail = !(modeCheck && perm.x) 247f1fe8698SLemover val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 248f1fe8698SLemover val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 249f1fe8698SLemover val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 250d0de7e4aSpeixiaokun val s1_valid = portTranslateEnable(idx) && !onlyS2 251d0de7e4aSpeixiaokun 252d0de7e4aSpeixiaokun // Stage 2 perm check 253e5831642Speixiaokun val gpf = g_perm.pf 254d0de7e4aSpeixiaokun val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) 255d0de7e4aSpeixiaokun val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 256d0de7e4aSpeixiaokun val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd) 257e5831642Speixiaokun val g_ldPermFail = !Mux(hlvx, g_perm.x, (g_perm.r || io.csr.priv.mxr && g_perm.x)) 258d0de7e4aSpeixiaokun val g_stPermFail = !g_perm.w 259d0de7e4aSpeixiaokun val g_instrPermFail = !g_perm.x 260d0de7e4aSpeixiaokun val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 261d0de7e4aSpeixiaokun val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 262d0de7e4aSpeixiaokun val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd) 263cfa0c506SXiaokun-Pei val s2_valid = hasS2xlate && !onlyS1 && portTranslateEnable(idx) 264d0de7e4aSpeixiaokun 265d0de7e4aSpeixiaokun val fault_valid = s1_valid || s2_valid 266d0de7e4aSpeixiaokun 267c794d992Speixiaokun // when pf and gpf can't happens simultaneously 268c794d992Speixiaokun val hasPf = (ldPf || ldUpdate || stPf || stUpdate || instrPf || instrUpdate) && s1_valid && !af 269d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af 270d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af 271d0de7e4aSpeixiaokun resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af 272b6982e83SLemover // NOTE: pf need && with !af, page fault has higher priority than access fault 273b6982e83SLemover // but ptw may also have access fault, then af happens, the translation is wrong. 274b6982e83SLemover // In this case, pf has lower priority than af 2756d5ddbceSLemover 276c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af && !hasPf 277c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af && !hasPf 278c794d992Speixiaokun resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af && !hasPf 279d0de7e4aSpeixiaokun 280f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.ld := af && TlbCmd.isRead(cmd) && fault_valid 281f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.st := af && TlbCmd.isWrite(cmd) && fault_valid 282f9ac118cSHaoyuan Feng resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid 283d0de7e4aSpeixiaokun 284d0de7e4aSpeixiaokun 2856d5ddbceSLemover } 2866d5ddbceSLemover 287f1fe8698SLemover def handle_nonblock(idx: Int): Unit = { 288f1fe8698SLemover io.requestor(idx).resp.valid := req_out_v(idx) 289f1fe8698SLemover io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 2909930e66fSLemover XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 291cb8f2f2aSLemover 292c3d5cfb3Speixiaokun val req_need_gpa = hasGpf(idx) 293d0de7e4aSpeixiaokun val req_s2xlate = Wire(UInt(2.W)) 29482978df9Speixiaokun req_s2xlate := MuxCase(noS2xlate, Seq( 29582e4705bSpeixiaokun (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 29682e4705bSpeixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 29782e4705bSpeixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 29882e4705bSpeixiaokun (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 29982978df9Speixiaokun )) 3004c4af37cSpeixiaokun 3014c4af37cSpeixiaokun val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw.resp.bits.s2xlate && ptw.resp.bits.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, true, false) 3025adc4829SYanqin Li // TODO: RegNext enable: ptw.resp.valid ? req.valid 3035adc4829SYanqin Li val ptw_resp_bits_reg = RegEnable(ptw.resp.bits, ptw.resp.valid) 3045adc4829SYanqin Li val ptw_already_back = GatedValidRegNext(ptw.resp.fire) && req_s2xlate === ptw_resp_bits_reg.s2xlate && ptw_resp_bits_reg.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, allType = true) 3050bfa491aSpeixiaokun io.ptw.req(idx).valid := req_out_v(idx) && missVec(idx) && !(ptw_just_back || ptw_already_back) // TODO: remove the regnext, timing 306185e6164SHaoyuan Feng io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back) 3075adc4829SYanqin Li when (io.requestor(idx).req_kill && GatedValidRegNext(io.requestor(idx).req.fire)) { 308c3b763d0SYinan Xu io.ptw.req(idx).valid := false.B 309185e6164SHaoyuan Feng io.tlbreplay(idx) := true.B 310c3b763d0SYinan Xu } 311185e6164SHaoyuan Feng io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr) 3124c4af37cSpeixiaokun io.ptw.req(idx).bits.s2xlate := req_s2xlate 313a4f9c77fSpeixiaokun io.ptw.req(idx).bits.getGpa := req_need_gpa && hitVec(idx) 314185e6164SHaoyuan Feng io.ptw.req(idx).bits.memidx := req_out(idx).memidx 315149086eaSLemover } 316a0301c0dSLemover 317f1fe8698SLemover def handle_block(idx: Int): Unit = { 318f1fe8698SLemover // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 319935edac4STang Haojin io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire 320f1fe8698SLemover // req_out_v for if there is a request, may long latency, fixme 321f1fe8698SLemover 322f1fe8698SLemover // miss request entries 323c3d5cfb3Speixiaokun val req_need_gpa = hasGpf(idx) 324f1fe8698SLemover val miss_req_vpn = get_pn(req_out(idx).vaddr) 3258744445eSMaxpicca-Li val miss_req_memidx = req_out(idx).memidx 326d0de7e4aSpeixiaokun val miss_req_s2xlate = Wire(UInt(2.W)) 32782978df9Speixiaokun miss_req_s2xlate := MuxCase(noS2xlate, Seq( 32882e4705bSpeixiaokun (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate, 32982e4705bSpeixiaokun (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage, 33082e4705bSpeixiaokun (csr.vsatp.mode === 0.U) -> onlyStage2, 33182e4705bSpeixiaokun (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 33282978df9Speixiaokun )) 3333222d00fSpeixiaokun val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire) 334c3d5cfb3Speixiaokun val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate 335c3d5cfb3Speixiaokun val onlyS2 = miss_req_s2xlate_reg === onlyStage2 33682978df9Speixiaokun val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, allType = true, false, hasS2xlate) 337d0de7e4aSpeixiaokun val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.asid) 338c3d5cfb3Speixiaokun val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate 339f1fe8698SLemover 3405adc4829SYanqin Li val new_coming_valid = WireInit(false.B) 3415adc4829SYanqin Li new_coming_valid := req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx) 3425adc4829SYanqin Li val new_coming = GatedValidRegNext(new_coming_valid) 343f1fe8698SLemover val miss_wire = new_coming && missVec(idx) 344935edac4STang Haojin val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx)) 345f1fe8698SLemover val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 346935edac4STang Haojin io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx)) 347f1fe8698SLemover 348f1fe8698SLemover // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 349292bea3fSWilliam Wang resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx)) 350935edac4STang Haojin when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) { 351d0de7e4aSpeixiaokun val stage1 = io.ptw.resp.bits.s1 352d0de7e4aSpeixiaokun val stage2 = io.ptw.resp.bits.s2 353d0de7e4aSpeixiaokun val s2xlate = io.ptw.resp.bits.s2xlate 354f1fe8698SLemover resp(idx).valid := true.B 355c3d5cfb3Speixiaokun resp(idx).bits.miss := false.B 356d0de7e4aSpeixiaokun val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 357cda84113Speixiaokun val s2_paddr = Cat(stage2.genPPNS2(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 35803efd994Shappy-lx for (d <- 0 until nRespDups) { 35982978df9Speixiaokun resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr) 360d0de7e4aSpeixiaokun resp(idx).bits.gpaddr(d) := s1_paddr 361cca17e78Speixiaokun perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate) 36203efd994Shappy-lx } 36303efd994Shappy-lx pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx) 364f1fe8698SLemover 365f1fe8698SLemover // NOTE: the unfiltered req would be handled by Repeater 366f1fe8698SLemover } 367f1fe8698SLemover assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 368f1fe8698SLemover assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 369f1fe8698SLemover 370f1fe8698SLemover val ptw_req = io.ptw.req(idx) 371f1fe8698SLemover ptw_req.valid := miss_req_v 372f1fe8698SLemover ptw_req.bits.vpn := miss_req_vpn 373d0de7e4aSpeixiaokun ptw_req.bits.s2xlate := miss_req_s2xlate 374a4f9c77fSpeixiaokun ptw_req.bits.getGpa := req_need_gpa && hitVec(idx) 3758744445eSMaxpicca-Li ptw_req.bits.memidx := miss_req_memidx 376f1fe8698SLemover 377185e6164SHaoyuan Feng io.tlbreplay(idx) := false.B 378185e6164SHaoyuan Feng 379f1fe8698SLemover // NOTE: when flush pipe, tlb should abandon last req 380f1fe8698SLemover // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 381f1fe8698SLemover // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 382f1fe8698SLemover if (!q.outsideRecvFlush) { 383292bea3fSWilliam Wang when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) { 384f1fe8698SLemover resp(idx).valid := true.B 38503efd994Shappy-lx for (d <- 0 until nRespDups) { 38603efd994Shappy-lx resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 38703efd994Shappy-lx resp(idx).bits.excp(d).pf.st := true.B 38803efd994Shappy-lx resp(idx).bits.excp(d).pf.instr := true.B 38903efd994Shappy-lx } 390f1fe8698SLemover } 391f1fe8698SLemover } 392f1fe8698SLemover } 393cb8f2f2aSLemover 394cb8f2f2aSLemover // when ptw resp, tlb at refill_idx maybe set to miss by force. 395cb8f2f2aSLemover // Bypass ptw resp to check. 396d0de7e4aSpeixiaokun def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = { 3975adc4829SYanqin Li // TODO: RegNext enable: ptw.resp.valid 398cca17e78Speixiaokun val hasS2xlate = s2xlate =/= noS2xlate 399cca17e78Speixiaokun val onlyS2 = s2xlate === onlyStage2 400c3d5cfb3Speixiaokun val onlyS1 = s2xlate === onlyStage1 401d0de7e4aSpeixiaokun val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate 402a4d73371Speixiaokun val resp_hit = ptw.resp.bits.hit(vpn, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, true, false) 4035adc4829SYanqin Li val p_hit = GatedValidRegNext(resp_hit && io.ptw.resp.fire && s2xlate_hit) 404d0de7e4aSpeixiaokun val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn) 405cda84113Speixiaokun val gvpn = Mux(onlyS2, vpn, ppn_s1) 406cda84113Speixiaokun val ppn_s2 = ptw.resp.bits.s2.genPPNS2(gvpn) 407d0de7e4aSpeixiaokun val p_ppn = RegEnable(Mux(hasS2xlate, ppn_s2, ppn_s1), io.ptw.resp.fire) 408d0de7e4aSpeixiaokun val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire) 4095de1056cSpeixiaokun val p_gvpn = RegEnable(Mux(onlyS2, ptw.resp.bits.s2.entry.tag, ppn_s1), io.ptw.resp.fire) 410d0de7e4aSpeixiaokun val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire) 411d0de7e4aSpeixiaokun val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire) 412d0de7e4aSpeixiaokun (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) 413cb8f2f2aSLemover } 414cb8f2f2aSLemover 415f1fe8698SLemover // assert 416f1fe8698SLemover for(i <- 0 until Width) { 417f1fe8698SLemover TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 418149086eaSLemover } 419a0301c0dSLemover 420f1fe8698SLemover // perf event 4215adc4829SYanqin Li val result_ok = req_in.map(a => GatedValidRegNext(a.fire)) 422f1fe8698SLemover val perfEvents = 423f1fe8698SLemover Seq( 424935edac4STang Haojin ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })), 425935edac4STang Haojin ("miss ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })), 426a0301c0dSLemover ) 427f1fe8698SLemover generatePerfEvent() 428a0301c0dSLemover 429f1fe8698SLemover // perf log 4306d5ddbceSLemover for (i <- 0 until Width) { 431f1fe8698SLemover if (Block(i)) { 432292bea3fSWilliam Wang XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i)) 433f1fe8698SLemover XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 4346d5ddbceSLemover } else { 4355adc4829SYanqin Li XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 436292bea3fSWilliam Wang XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i)) 4375adc4829SYanqin Li XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)) 438292bea3fSWilliam Wang XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i)) 439a0301c0dSLemover } 4406d5ddbceSLemover } 441935edac4STang Haojin XSPerfAccumulate("ptw_resp_count", ptw.resp.fire) 442cca17e78Speixiaokun XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf) 4436d5ddbceSLemover 4446d5ddbceSLemover // Log 4456d5ddbceSLemover for(i <- 0 until Width) { 4466d5ddbceSLemover XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 4476d5ddbceSLemover XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 4486d5ddbceSLemover } 4496d5ddbceSLemover 450f1fe8698SLemover XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 451f1fe8698SLemover XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 4526d5ddbceSLemover for (i <- ptw.req.indices) { 453935edac4STang Haojin XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n") 4546d5ddbceSLemover } 45592e3bfefSLemover XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 4566d5ddbceSLemover 457f9ac118cSHaoyuan Feng println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}") 458a0301c0dSLemover 4595ab1b84dSHaoyuan Feng if (env.EnableDifftest) { 4605ab1b84dSHaoyuan Feng for (i <- 0 until Width) { 4615ab1b84dSHaoyuan Feng val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld 462d0de7e4aSpeixiaokun val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld 4635ab1b84dSHaoyuan Feng val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld 4647d45a146SYinan Xu val difftest = DifftestModule(new DiffL1TLBEvent) 465254e4960SHaoyuan Feng difftest.coreid := io.hartId 466d0de7e4aSpeixiaokun difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i) 4677d45a146SYinan Xu if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) { 4687d45a146SYinan Xu difftest.valid := false.B 4697d45a146SYinan Xu } 4707d45a146SYinan Xu difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U 4715adc4829SYanqin Li difftest.vpn := RegEnable(get_pn(req_in(i).bits.vaddr), req_in(i).valid) 4727d45a146SYinan Xu difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0)) 47387d0ba30Speixiaokun difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn) 47487d0ba30Speixiaokun difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn) 47587d0ba30Speixiaokun difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.asid, io.csr.hgatp.ppn) 476dd103903Speixiaokun val req_need_gpa = gpf 477dd103903Speixiaokun val req_s2xlate = Wire(UInt(2.W)) 478dd103903Speixiaokun req_s2xlate := MuxCase(noS2xlate, Seq( 47982e4705bSpeixiaokun (!RegNext(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate, 480cca17e78Speixiaokun (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage, 481cca17e78Speixiaokun (vsatp.mode === 0.U) -> onlyStage2, 482dd103903Speixiaokun (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1 48382978df9Speixiaokun )) 484dd103903Speixiaokun difftest.s2xlate := req_s2xlate 4857d45a146SYinan Xu } 4865ab1b84dSHaoyuan Feng } 4875ab1b84dSHaoyuan Feng} 4885ab1b84dSHaoyuan Feng 4897d45a146SYinan Xuobject TLBDiffId { 4907d45a146SYinan Xu var i: Int = 0 4917d45a146SYinan Xu var lastHartId: Int = -1 4927d45a146SYinan Xu def apply(hartId: Int): Int = { 4937d45a146SYinan Xu if (lastHartId != hartId) { 4947d45a146SYinan Xu i = 0 4957d45a146SYinan Xu lastHartId = hartId 4967d45a146SYinan Xu } 4977d45a146SYinan Xu i += 1 4987d45a146SYinan Xu i - 1 4997d45a146SYinan Xu } 500f1fe8698SLemover} 5011ca0e4f3SYinan Xu 50203efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 50303efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 5046d5ddbceSLemover 505a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 506a0301c0dSLemover val io = IO(new TlbReplaceIO(Width, q)) 507a0301c0dSLemover 508f9ac118cSHaoyuan Feng if (q.Associative == "fa") { 509f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NWays) 510f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.touch_ways)) 511f9ac118cSHaoyuan Feng io.page.refillIdx := re.way 512a0301c0dSLemover } else { // set-acco && plru 513f9ac118cSHaoyuan Feng val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays) 514f9ac118cSHaoyuan Feng re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways)) 515f9ac118cSHaoyuan Feng io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) } 516a0301c0dSLemover } 517a0301c0dSLemover} 518