16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 9f1fe8698SLemover 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 21a0301c0dSLemoverimport chisel3.internal.naming.chiselName 226d5ddbceSLemoverimport chisel3.util._ 23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport utils._ 26*3c02ee8fSwakafaimport utility._ 27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig} 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 30f1fe8698SLemoverimport firrtl.FirrtlProtos.Firrtl.Module.ExternalModule.Parameter 31f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig 326d5ddbceSLemover 33f1fe8698SLemover/** TLB module 34f1fe8698SLemover * support block request and non-block request io at the same time 35f1fe8698SLemover * return paddr at next cycle, then go for pmp/pma check 36f1fe8698SLemover * @param Width: The number of requestors 37f1fe8698SLemover * @param Block: Blocked or not for each requestor ports 38f1fe8698SLemover * @param q: TLB Parameters, like entry number, each TLB has its own parameters 39f1fe8698SLemover * @param p: XiangShan Paramemters, like XLEN 40f1fe8698SLemover */ 41a0301c0dSLemover 42a0301c0dSLemover@chiselName 4303efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule 44f1fe8698SLemover with HasCSRConst 45f1fe8698SLemover with HasPerfEvents 46f1fe8698SLemover{ 4703efd994Shappy-lx val io = IO(new TlbIO(Width, nRespDups, q)) 48a0301c0dSLemover 496d5ddbceSLemover val req = io.requestor.map(_.req) 506d5ddbceSLemover val resp = io.requestor.map(_.resp) 516d5ddbceSLemover val ptw = io.ptw 52b6982e83SLemover val pmp = io.pmp 536d5ddbceSLemover 54f1fe8698SLemover /** Sfence.vma & Svinval 55f1fe8698SLemover * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe 56f1fe8698SLemover * Svinval will 1. flush old entries 2. flush inflight 57f1fe8698SLemover * So, Svinval will not flush pipe, which means 58f1fe8698SLemover * it should not drop reqs from pipe and should return right resp 59f1fe8698SLemover */ 60f1fe8698SLemover val sfence = DelayN(io.sfence, q.fenceDelay) 616d5ddbceSLemover val csr = io.csr 62f1fe8698SLemover val satp = DelayN(io.csr.satp, q.fenceDelay) 63f1fe8698SLemover val flush_mmu = DelayN(sfence.valid || csr.satp.changed, q.fenceDelay) 64f1fe8698SLemover val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe 65f1fe8698SLemover val flush_pipe = io.flushPipe 66f1fe8698SLemover 67f1fe8698SLemover // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush. 68f1fe8698SLemover // because, csr will influence tlb behavior. 69a0301c0dSLemover val ifecth = if (q.fetchi) true.B else false.B 70f1fe8698SLemover val mode = if (q.useDmode) csr.priv.dmode else csr.priv.imode 716d5ddbceSLemover // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux... 726d5ddbceSLemover val vmEnable = if (EnbaleTlbDebug) (satp.mode === 8.U) 736d5ddbceSLemover else (satp.mode === 8.U && (mode < ModeM)) 746d5ddbceSLemover 75f1fe8698SLemover val req_in = req 76f1fe8698SLemover val req_out = req.map(a => RegEnable(a.bits, a.fire())) 77f1fe8698SLemover val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i))) 786d5ddbceSLemover 79f1fe8698SLemover val refill = ptw.resp.fire() && !flush_mmu && vmEnable 8003efd994Shappy-lx val entries = Module(new TlbStorageWrapper(Width, q, nRespDups)) 81f1fe8698SLemover entries.io.base_connect(sfence, csr, satp) 82f1fe8698SLemover if (q.outReplace) { io.replace <> entries.io.replace } 836d5ddbceSLemover for (i <- 0 until Width) { 84f1fe8698SLemover entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i) 85f1fe8698SLemover entries.io.w_apply(refill, ptw.resp.bits, io.ptw_replenish) 86a0301c0dSLemover } 876d5ddbceSLemover 88f1fe8698SLemover // read TLB, get hit/miss, paddr, perm bits 89f1fe8698SLemover val readResult = (0 until Width).map(TLBRead(_)) 90f1fe8698SLemover val hitVec = readResult.map(_._1) 91f1fe8698SLemover val missVec = readResult.map(_._2) 92f1fe8698SLemover val pmp_addr = readResult.map(_._3) 93f1fe8698SLemover val static_pm = readResult.map(_._4) 94f1fe8698SLemover val static_pm_v = readResult.map(_._5) 95f1fe8698SLemover val perm = readResult.map(_._6) 96149086eaSLemover 97f1fe8698SLemover // check pmp use paddr (for timing optization, use pmp_addr here) 98f1fe8698SLemover // check permisson 99f1fe8698SLemover (0 until Width).foreach{i => 100f1fe8698SLemover pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i) 10103efd994Shappy-lx for (d <- 0 until nRespDups) { 10203efd994Shappy-lx perm_check(perm(i)(d), req_out(i).cmd, static_pm(i), static_pm_v(i), i, d) 10303efd994Shappy-lx } 104f1fe8698SLemover } 1056d5ddbceSLemover 106f1fe8698SLemover // handle block or non-block io 107f1fe8698SLemover // for non-block io, just return the above result, send miss to ptw 108f1fe8698SLemover // for block io, hold the request, send miss to ptw, 109f1fe8698SLemover // when ptw back, return the result 110f1fe8698SLemover (0 until Width) foreach {i => 111f1fe8698SLemover if (Block(i)) handle_block(i) 112f1fe8698SLemover else handle_nonblock(i) 113f1fe8698SLemover } 114f1fe8698SLemover io.ptw.resp.ready := true.B 115a0301c0dSLemover 116f1fe8698SLemover /************************ main body above | method/log/perf below ****************************/ 117f1fe8698SLemover def TLBRead(i: Int) = { 118cb8f2f2aSLemover val (e_hit, e_ppn, e_perm, e_super_hit, e_super_ppn, static_pm) = entries.io.r_resp_apply(i) 119cb8f2f2aSLemover val (p_hit, p_ppn, p_perm) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr)) 120cb8f2f2aSLemover 121cb8f2f2aSLemover val hit = e_hit || p_hit 122a0301c0dSLemover val miss = !hit && vmEnable 123cb8f2f2aSLemover val fast_miss = !(e_super_hit || p_hit) && vmEnable 124f1fe8698SLemover hit.suggestName(s"hit_read_${i}") 125f1fe8698SLemover miss.suggestName(s"miss_read_${i}") 1266d5ddbceSLemover 127f1fe8698SLemover val vaddr = SignExt(req_out(i).vaddr, PAddrBits) 128f1fe8698SLemover resp(i).bits.miss := miss 129e05a24abSLemover resp(i).bits.fast_miss := fast_miss 130e05a24abSLemover resp(i).bits.ptwBack := ptw.resp.fire() 1316d5ddbceSLemover 13203efd994Shappy-lx val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W)))) 13303efd994Shappy-lx val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle)))) 13403efd994Shappy-lx 13503efd994Shappy-lx for (d <- 0 until nRespDups) { 13603efd994Shappy-lx ppn(d) := Mux(p_hit, p_ppn, e_ppn(d)) 13703efd994Shappy-lx perm(d) := Mux(p_hit, p_perm, e_perm(d)) 13803efd994Shappy-lx 13903efd994Shappy-lx val paddr = Cat(ppn(d), get_off(req_out(i).vaddr)) 14003efd994Shappy-lx resp(i).bits.paddr(d) := Mux(vmEnable, paddr, vaddr) 14103efd994Shappy-lx } 14203efd994Shappy-lx 14303efd994Shappy-lx XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n") 14403efd994Shappy-lx 145cb8f2f2aSLemover val pmp_paddr = Mux(vmEnable, Cat(Mux(p_hit, p_ppn, e_super_ppn), get_off(req_out(i).vaddr)), vaddr) 146f1fe8698SLemover // pmp_paddr seems same to paddr functionally. It abandons normal_ppn for timing optimization. 147cb8f2f2aSLemover // val pmp_paddr = Mux(vmEnable, paddr, vaddr) 148cb8f2f2aSLemover val static_pm_valid = !(e_super_hit || p_hit) && vmEnable && q.partialStaticPMP.B 149f1fe8698SLemover 150f1fe8698SLemover (hit, miss, pmp_paddr, static_pm, static_pm_valid, perm) 151f1fe8698SLemover } 152f1fe8698SLemover 153f1fe8698SLemover def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = { 154f1fe8698SLemover pmp(idx).valid := resp(idx).valid 155f1fe8698SLemover pmp(idx).bits.addr := addr 156f1fe8698SLemover pmp(idx).bits.size := size 157f1fe8698SLemover pmp(idx).bits.cmd := cmd 158f1fe8698SLemover } 159f1fe8698SLemover 16003efd994Shappy-lx def perm_check(perm: TlbPermBundle, cmd: UInt, spm: TlbPMBundle, spm_v: Bool, idx: Int, nDups: Int) = { 1615b7ef044SLemover // for timing optimization, pmp check is divided into dynamic and static 1625b7ef044SLemover // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done 1635b7ef044SLemover // static: 4K pages (or sram entries) -> check pmp with pre-checked results 164f1fe8698SLemover val af = perm.af 165f1fe8698SLemover val pf = perm.pf 166f1fe8698SLemover val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception 167f1fe8698SLemover val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception 168f1fe8698SLemover val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception 169f1fe8698SLemover val modeCheck = !(mode === ModeU && !perm.u || mode === ModeS && perm.u && (!io.csr.priv.sum || ifecth)) 170f1fe8698SLemover val ldPermFail = !(modeCheck && (perm.r || io.csr.priv.mxr && perm.x)) 171a79fef67Swakafa val stPermFail = !(modeCheck && perm.w) 172a79fef67Swakafa val instrPermFail = !(modeCheck && perm.x) 173f1fe8698SLemover val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)) 174f1fe8698SLemover val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) 175f1fe8698SLemover val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd) 1762c2c1588SLemover val fault_valid = vmEnable 17703efd994Shappy-lx resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && fault_valid && !af 17803efd994Shappy-lx resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && fault_valid && !af 17903efd994Shappy-lx resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && fault_valid && !af 180b6982e83SLemover // NOTE: pf need && with !af, page fault has higher priority than access fault 181b6982e83SLemover // but ptw may also have access fault, then af happens, the translation is wrong. 182b6982e83SLemover // In this case, pf has lower priority than af 1836d5ddbceSLemover 18403efd994Shappy-lx resp(idx).bits.excp(nDups).af.ld := (af || (spm_v && !spm.r)) && TlbCmd.isRead(cmd) && fault_valid 18503efd994Shappy-lx resp(idx).bits.excp(nDups).af.st := (af || (spm_v && !spm.w)) && TlbCmd.isWrite(cmd) && fault_valid 18603efd994Shappy-lx resp(idx).bits.excp(nDups).af.instr := (af || (spm_v && !spm.x)) && TlbCmd.isExec(cmd) && fault_valid 187f1fe8698SLemover resp(idx).bits.static_pm.valid := spm_v && fault_valid // ls/st unit should use this mmio, not the result from pmp 188f1fe8698SLemover resp(idx).bits.static_pm.bits := !spm.c 1896d5ddbceSLemover } 1906d5ddbceSLemover 191f1fe8698SLemover def handle_nonblock(idx: Int): Unit = { 192f1fe8698SLemover io.requestor(idx).resp.valid := req_out_v(idx) 193f1fe8698SLemover io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true 1949930e66fSLemover XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B") 195cb8f2f2aSLemover 196cb8f2f2aSLemover val ptw_just_back = ptw.resp.fire && ptw.resp.bits.entry.hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true) 197cb8f2f2aSLemover io.ptw.req(idx).valid := RegNext(req_out_v(idx) && missVec(idx) && !ptw_just_back, false.B) // TODO: remove the regnext, timing 198c3b763d0SYinan Xu when (RegEnable(io.requestor(idx).req_kill, RegNext(io.requestor(idx).req.fire))) { 199c3b763d0SYinan Xu io.ptw.req(idx).valid := false.B 200c3b763d0SYinan Xu } 201f1fe8698SLemover io.ptw.req(idx).bits.vpn := RegNext(get_pn(req_out(idx).vaddr)) 202149086eaSLemover } 203a0301c0dSLemover 204f1fe8698SLemover def handle_block(idx: Int): Unit = { 205f1fe8698SLemover // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid 206f1fe8698SLemover io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire() 207f1fe8698SLemover // req_out_v for if there is a request, may long latency, fixme 208f1fe8698SLemover 209f1fe8698SLemover // miss request entries 210f1fe8698SLemover val miss_req_vpn = get_pn(req_out(idx).vaddr) 211f1fe8698SLemover val hit = io.ptw.resp.bits.entry.hit(miss_req_vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.valid 212f1fe8698SLemover 213f1fe8698SLemover val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B) 214f1fe8698SLemover val miss_wire = new_coming && missVec(idx) 215f1fe8698SLemover val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire(), flush_pipe(idx)) 216f1fe8698SLemover val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe), 217f1fe8698SLemover io.ptw.req(idx).fire() || resp(idx).fire(), flush_pipe(idx)) 218f1fe8698SLemover 219f1fe8698SLemover // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu 220f1fe8698SLemover resp(idx).valid := req_out_v(idx) && !(miss_v && vmEnable) 221f1fe8698SLemover when (io.ptw.resp.fire() && hit && req_out_v(idx) && vmEnable) { 222f1fe8698SLemover val pte = io.ptw.resp.bits 223f1fe8698SLemover resp(idx).valid := true.B 224f1fe8698SLemover resp(idx).bits.miss := false.B // for blocked tlb, this is useless 22503efd994Shappy-lx for (d <- 0 until nRespDups) { 22603efd994Shappy-lx resp(idx).bits.paddr(d) := Cat(pte.entry.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr)) 22703efd994Shappy-lx perm_check(pte, req_out(idx).cmd, 0.U.asTypeOf(new TlbPMBundle), false.B, idx, d) 22803efd994Shappy-lx } 22903efd994Shappy-lx pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx) 230f1fe8698SLemover 231f1fe8698SLemover // NOTE: the unfiltered req would be handled by Repeater 232f1fe8698SLemover } 233f1fe8698SLemover assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must") 234f1fe8698SLemover assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v") 235f1fe8698SLemover 236f1fe8698SLemover val ptw_req = io.ptw.req(idx) 237f1fe8698SLemover ptw_req.valid := miss_req_v 238f1fe8698SLemover ptw_req.bits.vpn := miss_req_vpn 239f1fe8698SLemover 240f1fe8698SLemover // NOTE: when flush pipe, tlb should abandon last req 241f1fe8698SLemover // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp 242f1fe8698SLemover // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it. 243f1fe8698SLemover if (!q.outsideRecvFlush) { 244f1fe8698SLemover when (req_out_v(idx) && flush_pipe(idx) && vmEnable) { 245f1fe8698SLemover resp(idx).valid := true.B 24603efd994Shappy-lx for (d <- 0 until nRespDups) { 24703efd994Shappy-lx resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr 24803efd994Shappy-lx resp(idx).bits.excp(d).pf.st := true.B 24903efd994Shappy-lx resp(idx).bits.excp(d).pf.instr := true.B 25003efd994Shappy-lx } 251f1fe8698SLemover } 252f1fe8698SLemover } 253f1fe8698SLemover } 254cb8f2f2aSLemover 255cb8f2f2aSLemover // when ptw resp, tlb at refill_idx maybe set to miss by force. 256cb8f2f2aSLemover // Bypass ptw resp to check. 257cb8f2f2aSLemover def ptw_resp_bypass(vpn: UInt) = { 258cb8f2f2aSLemover val p_hit = RegNext(ptw.resp.bits.entry.hit(vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.fire) 259cb8f2f2aSLemover val p_ppn = RegEnable(ptw.resp.bits.entry.genPPN(vpn), io.ptw.resp.fire) 260cb8f2f2aSLemover val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits), io.ptw.resp.fire) 261cb8f2f2aSLemover (p_hit, p_ppn, p_perm) 262cb8f2f2aSLemover } 263cb8f2f2aSLemover 264f1fe8698SLemover // assert 265f1fe8698SLemover for(i <- 0 until Width) { 266f1fe8698SLemover TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.") 267149086eaSLemover } 268a0301c0dSLemover 269f1fe8698SLemover // perf event 270f1fe8698SLemover val result_ok = req_in.map(a => RegNext(a.fire())) 271f1fe8698SLemover val perfEvents = 272f1fe8698SLemover Seq( 273f1fe8698SLemover ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire() else vmEnable && result_ok(i) })), 274f1fe8698SLemover ("miss ", PopCount((0 until Width).map{i => if (Block(i)) vmEnable && result_ok(i) && missVec(i) else ptw.req(i).fire() })), 275a0301c0dSLemover ) 276f1fe8698SLemover generatePerfEvent() 277a0301c0dSLemover 278f1fe8698SLemover // perf log 2796d5ddbceSLemover for (i <- 0 until Width) { 280f1fe8698SLemover if (Block(i)) { 281f1fe8698SLemover XSPerfAccumulate(s"access${i}",result_ok(i) && vmEnable) 282f1fe8698SLemover XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i)) 2836d5ddbceSLemover } else { 284f1fe8698SLemover XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && vmEnable && RegNext(req(i).bits.debug.isFirstIssue)) 285f1fe8698SLemover XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && vmEnable) 286f1fe8698SLemover XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue)) 287f1fe8698SLemover XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i)) 288a0301c0dSLemover } 2896d5ddbceSLemover } 2906d5ddbceSLemover XSPerfAccumulate("ptw_resp_count", ptw.resp.fire()) 2916d5ddbceSLemover XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire() && ptw.resp.bits.pf) 2926d5ddbceSLemover 2936d5ddbceSLemover // Log 2946d5ddbceSLemover for(i <- 0 until Width) { 2956d5ddbceSLemover XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 2966d5ddbceSLemover XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 2976d5ddbceSLemover } 2986d5ddbceSLemover 299f1fe8698SLemover XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n") 300f1fe8698SLemover XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 3016d5ddbceSLemover for (i <- ptw.req.indices) { 30292e3bfefSLemover XSDebug(ptw.req(i).fire(), p"L2TLB req:${ptw.req(i).bits}\n") 3036d5ddbceSLemover } 30492e3bfefSLemover XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 3056d5ddbceSLemover 306a0301c0dSLemover println(s"${q.name}: normal page: ${q.normalNWays} ${q.normalAssociative} ${q.normalReplacer.get} super page: ${q.superNWays} ${q.superAssociative} ${q.superReplacer.get}") 307a0301c0dSLemover 308f1fe8698SLemover} 3091ca0e4f3SYinan Xu 31003efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q) 31103efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q) 3126d5ddbceSLemover 313a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 314a0301c0dSLemover val io = IO(new TlbReplaceIO(Width, q)) 315a0301c0dSLemover 316a0301c0dSLemover if (q.normalAssociative == "fa") { 317a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays) 3183889e11eSLemover re.access(io.normalPage.access.map(_.touch_ways)) 319a0301c0dSLemover io.normalPage.refillIdx := re.way 320a0301c0dSLemover } else { // set-acco && plru 321a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays) 3223889e11eSLemover re.access(io.normalPage.access.map(_.sets), io.normalPage.access.map(_.touch_ways)) 323a0301c0dSLemover io.normalPage.refillIdx := { if (q.normalNWays == 1) 0.U else re.way(io.normalPage.chosen_set) } 324a0301c0dSLemover } 325a0301c0dSLemover 326a0301c0dSLemover if (q.superAssociative == "fa") { 327a0301c0dSLemover val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays) 3283889e11eSLemover re.access(io.superPage.access.map(_.touch_ways)) 329a0301c0dSLemover io.superPage.refillIdx := re.way 330a0301c0dSLemover } else { // set-acco && plru 331a0301c0dSLemover val re = ReplacementPolicy.fromString(q.superReplacer, q.superNSets, q.superNWays) 3323889e11eSLemover re.access(io.superPage.access.map(_.sets), io.superPage.access.map(_.touch_ways)) 333a0301c0dSLemover io.superPage.refillIdx := { if (q.superNWays == 1) 0.U else re.way(io.superPage.chosen_set) } 334a0301c0dSLemover } 335a0301c0dSLemover} 336