16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 21a0301c0dSLemoverimport chisel3.internal.naming.chiselName 226d5ddbceSLemoverimport chisel3.util._ 23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport utils._ 26b6982e83SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle} 279aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 286d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 296d5ddbceSLemover 30a0301c0dSLemover 31a0301c0dSLemover@chiselName 321ca0e4f3SYinan Xuclass TLB(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule with HasCSRConst with HasPerfEvents { 33a0301c0dSLemover val io = IO(new TlbIO(Width, q)) 34a0301c0dSLemover 35a0301c0dSLemover require(q.superAssociative == "fa") 36fb90f54dSLemover if (q.sameCycle || q.missSameCycle) { 37a0301c0dSLemover require(q.normalAssociative == "fa") 38a0301c0dSLemover } 396d5ddbceSLemover 406d5ddbceSLemover val req = io.requestor.map(_.req) 416d5ddbceSLemover val resp = io.requestor.map(_.resp) 426d5ddbceSLemover val ptw = io.ptw 43b6982e83SLemover val pmp = io.pmp 446d5ddbceSLemover 456d5ddbceSLemover val sfence = io.sfence 466d5ddbceSLemover val csr = io.csr 476d5ddbceSLemover val satp = csr.satp 486d5ddbceSLemover val priv = csr.priv 49a0301c0dSLemover val ifecth = if (q.fetchi) true.B else false.B 50a0301c0dSLemover val mode = if (q.useDmode) priv.dmode else priv.imode 516d5ddbceSLemover // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux... 526d5ddbceSLemover val vmEnable = if (EnbaleTlbDebug) (satp.mode === 8.U) 536d5ddbceSLemover else (satp.mode === 8.U && (mode < ModeM)) 546d5ddbceSLemover 55*2c2c1588SLemover val reqAddr = req.map(_.bits.vaddr.asTypeOf(new VaBundle)) 56a0301c0dSLemover val vpn = reqAddr.map(_.vpn) 576d5ddbceSLemover val cmd = req.map(_.bits.cmd) 586d5ddbceSLemover val valid = req.map(_.valid) 596d5ddbceSLemover 606d5ddbceSLemover def widthMapSeq[T <: Seq[Data]](f: Int => T) = (0 until Width).map(f) 61a0301c0dSLemover 626d5ddbceSLemover def widthMap[T <: Data](f: Int => T) = (0 until Width).map(f) 636d5ddbceSLemover 646d5ddbceSLemover // Normal page && Super page 65a0301c0dSLemover val normalPage = TlbStorage( 66a0301c0dSLemover name = "normal", 67a0301c0dSLemover associative = q.normalAssociative, 68a0301c0dSLemover sameCycle = q.sameCycle, 69a0301c0dSLemover ports = Width, 70a0301c0dSLemover nSets = q.normalNSets, 71a0301c0dSLemover nWays = q.normalNWays, 72a0301c0dSLemover sramSinglePort = sramSinglePort, 735cf62c1aSLemover saveLevel = q.saveLevel, 74a0301c0dSLemover normalPage = true, 75a0301c0dSLemover superPage = false 766d5ddbceSLemover ) 77a0301c0dSLemover val superPage = TlbStorage( 78a0301c0dSLemover name = "super", 79a0301c0dSLemover associative = q.superAssociative, 80a0301c0dSLemover sameCycle = q.sameCycle, 81a0301c0dSLemover ports = Width, 82a0301c0dSLemover nSets = q.superNSets, 83a0301c0dSLemover nWays = q.superNWays, 84a0301c0dSLemover sramSinglePort = sramSinglePort, 855cf62c1aSLemover saveLevel = q.saveLevel, 86a0301c0dSLemover normalPage = q.normalAsVictim, 87a0301c0dSLemover superPage = true, 886d5ddbceSLemover ) 896d5ddbceSLemover 90a0301c0dSLemover 916d5ddbceSLemover for (i <- 0 until Width) { 92a0301c0dSLemover normalPage.r_req_apply( 93a0301c0dSLemover valid = io.requestor(i).req.valid, 94a0301c0dSLemover vpn = vpn(i), 9545f497a4Shappy-lx asid = csr.satp.asid, 96a0301c0dSLemover i = i 976d5ddbceSLemover ) 98a0301c0dSLemover superPage.r_req_apply( 99a0301c0dSLemover valid = io.requestor(i).req.valid, 100a0301c0dSLemover vpn = vpn(i), 10145f497a4Shappy-lx asid = csr.satp.asid, 102a0301c0dSLemover i = i 103a0301c0dSLemover ) 104a0301c0dSLemover } 1056d5ddbceSLemover 106a0301c0dSLemover normalPage.victim.in <> superPage.victim.out 107a0301c0dSLemover normalPage.victim.out <> superPage.victim.in 108a0301c0dSLemover normalPage.sfence <> io.sfence 109a0301c0dSLemover superPage.sfence <> io.sfence 11045f497a4Shappy-lx normalPage.csr <> io.csr 11145f497a4Shappy-lx superPage.csr <> io.csr 112149086eaSLemover 113a0301c0dSLemover def TLBNormalRead(i: Int) = { 114fb90f54dSLemover val (n_hit_sameCycle, normal_hit, normal_ppn, normal_perm) = normalPage.r_resp_apply(i) 115fb90f54dSLemover val (s_hit_sameCycle, super_hit, super_ppn, super_perm) = superPage.r_resp_apply(i) 116a0301c0dSLemover assert(!(normal_hit && super_hit && vmEnable && RegNext(req(i).valid, init = false.B))) 1176d5ddbceSLemover 118a0301c0dSLemover val hit = normal_hit || super_hit 119fb90f54dSLemover val hit_sameCycle = n_hit_sameCycle || s_hit_sameCycle 120cccfc98dSLemover val ppn = Mux(super_hit, super_ppn, normal_ppn) 121cccfc98dSLemover val perm = Mux(super_hit, super_perm, normal_perm) 122a0301c0dSLemover 123e9092fe2SLemover val pf = perm.pf 124e9092fe2SLemover val af = perm.af 125a0301c0dSLemover val cmdReg = if (!q.sameCycle) RegNext(cmd(i)) else cmd(i) 126a0301c0dSLemover val validReg = if (!q.sameCycle) RegNext(valid(i)) else valid(i) 127a0301c0dSLemover val offReg = if (!q.sameCycle) RegNext(reqAddr(i).off) else reqAddr(i).off 128b6982e83SLemover val sizeReg = if (!q.sameCycle) RegNext(req(i).bits.size) else req(i).bits.size 129a0301c0dSLemover 130a0301c0dSLemover /** *************** next cycle when two cycle is false******************* */ 131a0301c0dSLemover val miss = !hit && vmEnable 132cccfc98dSLemover val fast_miss = !super_hit && vmEnable 133fb90f54dSLemover val miss_sameCycle = !hit_sameCycle && vmEnable 1346d5ddbceSLemover hit.suggestName(s"hit_${i}") 1356d5ddbceSLemover miss.suggestName(s"miss_${i}") 1366d5ddbceSLemover 137a0301c0dSLemover XSDebug(validReg, p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn)} perm:${perm}\n") 1386d5ddbceSLemover 139a0301c0dSLemover val paddr = Cat(ppn, offReg) 1406d5ddbceSLemover val vaddr = SignExt(req(i).bits.vaddr, PAddrBits) 1416d5ddbceSLemover 1426d5ddbceSLemover req(i).ready := resp(i).ready 1436d5ddbceSLemover resp(i).valid := validReg 144a0301c0dSLemover resp(i).bits.paddr := Mux(vmEnable, paddr, if (!q.sameCycle) RegNext(vaddr) else vaddr) 145fb90f54dSLemover resp(i).bits.miss := { if (q.missSameCycle) miss_sameCycle else miss } 146cccfc98dSLemover resp(i).bits.fast_miss := fast_miss 1476d5ddbceSLemover resp(i).bits.ptwBack := io.ptw.resp.fire() 1486d5ddbceSLemover 149b6982e83SLemover pmp(i).valid := resp(i).valid 150b6982e83SLemover pmp(i).bits.addr := resp(i).bits.paddr 151b6982e83SLemover pmp(i).bits.size := sizeReg 152b6982e83SLemover pmp(i).bits.cmd := cmdReg 153b6982e83SLemover 154e9092fe2SLemover val ldUpdate = !perm.a && TlbCmd.isRead(cmdReg) && !TlbCmd.isAmo(cmdReg) // update A/D through exception 155e9092fe2SLemover val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmdReg) || TlbCmd.isAmo(cmdReg)) // update A/D through exception 156e9092fe2SLemover val instrUpdate = !perm.a && TlbCmd.isExec(cmdReg) // update A/D through exception 1576d5ddbceSLemover val modeCheck = !(mode === ModeU && !perm.u || mode === ModeS && perm.u && (!priv.sum || ifecth)) 158a79fef67Swakafa val ldPermFail = !(modeCheck && (perm.r || priv.mxr && perm.x)) 159a79fef67Swakafa val stPermFail = !(modeCheck && perm.w) 160a79fef67Swakafa val instrPermFail = !(modeCheck && perm.x) 161a79fef67Swakafa val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmdReg) && !TlbCmd.isAmo(cmdReg)) 162a79fef67Swakafa val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmdReg) || TlbCmd.isAmo(cmdReg)) 163a79fef67Swakafa val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmdReg) 164*2c2c1588SLemover val fault_valid = vmEnable 165ca2f90a6SLemover resp(i).bits.excp.pf.ld := (ldPf || ldUpdate) && fault_valid && !af 166ca2f90a6SLemover resp(i).bits.excp.pf.st := (stPf || stUpdate) && fault_valid && !af 167ca2f90a6SLemover resp(i).bits.excp.pf.instr := (instrPf || instrUpdate) && fault_valid && !af 168b6982e83SLemover // NOTE: pf need && with !af, page fault has higher priority than access fault 169b6982e83SLemover // but ptw may also have access fault, then af happens, the translation is wrong. 170b6982e83SLemover // In this case, pf has lower priority than af 1716d5ddbceSLemover 172ca2f90a6SLemover resp(i).bits.excp.af.ld := af && TlbCmd.isRead(cmdReg) && fault_valid 173ca2f90a6SLemover resp(i).bits.excp.af.st := af && TlbCmd.isWrite(cmdReg) && fault_valid 174ca2f90a6SLemover resp(i).bits.excp.af.instr := af && TlbCmd.isExec(cmdReg) && fault_valid 1756d5ddbceSLemover 1763889e11eSLemover (hit, miss, validReg) 1776d5ddbceSLemover } 1786d5ddbceSLemover 1796d5ddbceSLemover val readResult = (0 until Width).map(TLBNormalRead(_)) 180a0301c0dSLemover val hitVec = readResult.map(_._1) 181a0301c0dSLemover val missVec = readResult.map(_._2) 1823889e11eSLemover val validRegVec = readResult.map(_._3) 1836d5ddbceSLemover 184149086eaSLemover // replacement 185a0301c0dSLemover def get_access(one_hot: UInt, valid: Bool): Valid[UInt] = { 186149086eaSLemover val res = Wire(Valid(UInt(log2Up(one_hot.getWidth).W))) 187a0301c0dSLemover res.valid := Cat(one_hot).orR && valid 188149086eaSLemover res.bits := OHToUInt(one_hot) 189149086eaSLemover res 190149086eaSLemover } 191a0301c0dSLemover 192a0301c0dSLemover val normal_refill_idx = if (q.outReplace) { 1933889e11eSLemover io.replace.normalPage.access <> normalPage.access 1943889e11eSLemover io.replace.normalPage.chosen_set := get_set_idx(io.ptw.resp.bits.entry.tag, q.normalNSets) 195a0301c0dSLemover io.replace.normalPage.refillIdx 196a0301c0dSLemover } else if (q.normalAssociative == "fa") { 197a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays) 1983889e11eSLemover re.access(normalPage.access.map(_.touch_ways)) // normalhitVecVec.zipWithIndex.map{ case (hv, i) => get_access(hv, validRegVec(i))}) 199a0301c0dSLemover re.way 200a0301c0dSLemover } else { // set-acco && plru 201a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays) 2023889e11eSLemover re.access(normalPage.access.map(_.sets), normalPage.access.map(_.touch_ways)) 2033889e11eSLemover re.way(get_set_idx(io.ptw.resp.bits.entry.tag, q.normalNSets)) 204149086eaSLemover } 205a0301c0dSLemover 206a0301c0dSLemover val super_refill_idx = if (q.outReplace) { 2073889e11eSLemover io.replace.superPage.access <> superPage.access 208a0301c0dSLemover io.replace.superPage.chosen_set := DontCare 209a0301c0dSLemover io.replace.superPage.refillIdx 210149086eaSLemover } else { 211a0301c0dSLemover val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays) 2123889e11eSLemover re.access(superPage.access.map(_.touch_ways)) 213a0301c0dSLemover re.way 214149086eaSLemover } 215149086eaSLemover 21645f497a4Shappy-lx val refill = ptw.resp.fire() && !sfence.valid && !satp.changed 217a0301c0dSLemover normalPage.w_apply( 218a0301c0dSLemover valid = { if (q.normalAsVictim) false.B 219a0301c0dSLemover else refill && ptw.resp.bits.entry.level.get === 2.U }, 220a0301c0dSLemover wayIdx = normal_refill_idx, 221a0301c0dSLemover data = ptw.resp.bits 222a0301c0dSLemover ) 223a0301c0dSLemover superPage.w_apply( 224a0301c0dSLemover valid = { if (q.normalAsVictim) refill 225a0301c0dSLemover else refill && ptw.resp.bits.entry.level.get =/= 2.U }, 226a0301c0dSLemover wayIdx = super_refill_idx, 227a0301c0dSLemover data = ptw.resp.bits 228a0301c0dSLemover ) 229a0301c0dSLemover 230*2c2c1588SLemover // if sameCycle, just req.valid 231*2c2c1588SLemover // if !sameCycle, add one more RegNext based on !sameCycle's RegNext 232*2c2c1588SLemover // because sram is too slow and dtlb is too distant from dtlbRepeater 2336d5ddbceSLemover for (i <- 0 until Width) { 234*2c2c1588SLemover io.ptw.req(i).valid := need_RegNextInit(!q.sameCycle, validRegVec(i) && missVec(i), false.B) && 235*2c2c1588SLemover !RegNext(refill, init = false.B) && 236*2c2c1588SLemover param_choose(!q.sameCycle, !RegNext(RegNext(refill, init = false.B), init = false.B), true.B) 237*2c2c1588SLemover io.ptw.req(i).bits.vpn := need_RegNext(!q.sameCycle, need_RegNext(!q.sameCycle, reqAddr(i).vpn)) 2386d5ddbceSLemover } 2396d5ddbceSLemover io.ptw.resp.ready := true.B 2406d5ddbceSLemover 241*2c2c1588SLemover def need_RegNext[T <: Data](need: Boolean, data: T): T = { 242*2c2c1588SLemover if (need) RegNext(data) 243*2c2c1588SLemover else data 244*2c2c1588SLemover } 245*2c2c1588SLemover def need_RegNextInit[T <: Data](need: Boolean, data: T, init_value: T): T = { 246*2c2c1588SLemover if (need) RegNext(data, init = init_value) 247*2c2c1588SLemover else data 248*2c2c1588SLemover } 249*2c2c1588SLemover 250*2c2c1588SLemover def param_choose[T <: Data](need: Boolean, truedata: T, falsedata: T): T = { 251*2c2c1588SLemover if (need) truedata 252*2c2c1588SLemover else falsedata 253*2c2c1588SLemover } 254*2c2c1588SLemover 255a0301c0dSLemover if (!q.shouldBlock) { 2566d5ddbceSLemover for (i <- 0 until Width) { 2576d5ddbceSLemover XSPerfAccumulate("first_access" + Integer.toString(i, 10), validRegVec(i) && vmEnable && RegNext(req(i).bits.debug.isFirstIssue)) 2586d5ddbceSLemover XSPerfAccumulate("access" + Integer.toString(i, 10), validRegVec(i) && vmEnable) 2596d5ddbceSLemover } 2606d5ddbceSLemover for (i <- 0 until Width) { 2616d5ddbceSLemover XSPerfAccumulate("first_miss" + Integer.toString(i, 10), validRegVec(i) && vmEnable && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue)) 2626d5ddbceSLemover XSPerfAccumulate("miss" + Integer.toString(i, 10), validRegVec(i) && vmEnable && missVec(i)) 2636d5ddbceSLemover } 2646d5ddbceSLemover } else { 2656d5ddbceSLemover // NOTE: ITLB is blocked, so every resp will be valid only when hit 2666d5ddbceSLemover // every req will be ready only when hit 267a0301c0dSLemover for (i <- 0 until Width) { 268a0301c0dSLemover XSPerfAccumulate(s"access${i}", io.requestor(i).req.fire() && vmEnable) 269a0301c0dSLemover XSPerfAccumulate(s"miss${i}", ptw.req(i).fire()) 270a0301c0dSLemover } 271a0301c0dSLemover 2726d5ddbceSLemover } 2736d5ddbceSLemover //val reqCycleCnt = Reg(UInt(16.W)) 2746d5ddbceSLemover //reqCycleCnt := reqCycleCnt + BoolStopWatch(ptw.req(0).fire(), ptw.resp.fire || sfence.valid) 2756d5ddbceSLemover //XSPerfAccumulate("ptw_req_count", ptw.req.fire()) 2766d5ddbceSLemover //XSPerfAccumulate("ptw_req_cycle", Mux(ptw.resp.fire(), reqCycleCnt, 0.U)) 2776d5ddbceSLemover XSPerfAccumulate("ptw_resp_count", ptw.resp.fire()) 2786d5ddbceSLemover XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire() && ptw.resp.bits.pf) 2796d5ddbceSLemover 2806d5ddbceSLemover // Log 2816d5ddbceSLemover for(i <- 0 until Width) { 2826d5ddbceSLemover XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n") 2836d5ddbceSLemover XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n") 2846d5ddbceSLemover } 2856d5ddbceSLemover 2866d5ddbceSLemover XSDebug(sfence.valid, p"Sfence: ${sfence}\n") 2876d5ddbceSLemover XSDebug(ParallelOR(valid)|| ptw.resp.valid, p"CSR: ${csr}\n") 288a0301c0dSLemover XSDebug(ParallelOR(valid) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n") 2896d5ddbceSLemover for (i <- ptw.req.indices) { 2906d5ddbceSLemover XSDebug(ptw.req(i).fire(), p"PTW req:${ptw.req(i).bits}\n") 2916d5ddbceSLemover } 2926d5ddbceSLemover XSDebug(ptw.resp.valid, p"PTW resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n") 2936d5ddbceSLemover 294a0301c0dSLemover println(s"${q.name}: normal page: ${q.normalNWays} ${q.normalAssociative} ${q.normalReplacer.get} super page: ${q.superNWays} ${q.superAssociative} ${q.superReplacer.get}") 295a0301c0dSLemover 2966d5ddbceSLemover// // NOTE: just for simple tlb debug, comment it after tlb's debug 2976d5ddbceSLemover // assert(!io.ptw.resp.valid || io.ptw.resp.bits.entry.tag === io.ptw.resp.bits.entry.ppn, "Simple tlb debug requires vpn === ppn") 2981ca0e4f3SYinan Xu 2991ca0e4f3SYinan Xu val perfEvents = if(!q.shouldBlock) { 3001ca0e4f3SYinan Xu Seq( 301cd365d4cSrvcoresjw ("access", PopCount((0 until Width).map(i => vmEnable && validRegVec(i))) ), 302cd365d4cSrvcoresjw ("miss ", PopCount((0 until Width).map(i => vmEnable && validRegVec(i) && missVec(i)))), 303cd365d4cSrvcoresjw ) 304cd365d4cSrvcoresjw } else { 3051ca0e4f3SYinan Xu Seq( 306cd365d4cSrvcoresjw ("access", PopCount((0 until Width).map(i => io.requestor(i).req.fire()))), 307cd365d4cSrvcoresjw ("miss ", PopCount((0 until Width).map(i => ptw.req(i).fire())) ), 308cd365d4cSrvcoresjw ) 309cd365d4cSrvcoresjw } 3101ca0e4f3SYinan Xu generatePerfEvent() 3116d5ddbceSLemover} 3126d5ddbceSLemover 313a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule { 314a0301c0dSLemover val io = IO(new TlbReplaceIO(Width, q)) 315a0301c0dSLemover 316a0301c0dSLemover if (q.normalAssociative == "fa") { 317a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays) 3183889e11eSLemover re.access(io.normalPage.access.map(_.touch_ways)) 319a0301c0dSLemover io.normalPage.refillIdx := re.way 320a0301c0dSLemover } else { // set-acco && plru 321a0301c0dSLemover val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays) 3223889e11eSLemover re.access(io.normalPage.access.map(_.sets), io.normalPage.access.map(_.touch_ways)) 323a0301c0dSLemover io.normalPage.refillIdx := { if (q.normalNWays == 1) 0.U else re.way(io.normalPage.chosen_set) } 324a0301c0dSLemover } 325a0301c0dSLemover 326a0301c0dSLemover if (q.superAssociative == "fa") { 327a0301c0dSLemover val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays) 3283889e11eSLemover re.access(io.superPage.access.map(_.touch_ways)) 329a0301c0dSLemover io.superPage.refillIdx := re.way 330a0301c0dSLemover } else { // set-acco && plru 331a0301c0dSLemover val re = ReplacementPolicy.fromString(q.superReplacer, q.superNSets, q.superNWays) 3323889e11eSLemover re.access(io.superPage.access.map(_.sets), io.superPage.access.map(_.touch_ways)) 333a0301c0dSLemover io.superPage.refillIdx := { if (q.superNWays == 1) 0.U else re.way(io.superPage.chosen_set) } 334a0301c0dSLemover } 335a0301c0dSLemover} 336a0301c0dSLemover 3376d5ddbceSLemoverobject TLB { 3386d5ddbceSLemover def apply 3396d5ddbceSLemover ( 3406d5ddbceSLemover in: Seq[BlockTlbRequestIO], 3416d5ddbceSLemover sfence: SfenceBundle, 3426d5ddbceSLemover csr: TlbCsrBundle, 3436d5ddbceSLemover width: Int, 344a0301c0dSLemover shouldBlock: Boolean, 345a0301c0dSLemover q: TLBParameters 3466d5ddbceSLemover )(implicit p: Parameters) = { 3476d5ddbceSLemover require(in.length == width) 3486d5ddbceSLemover 349a0301c0dSLemover val tlb = Module(new TLB(width, q)) 3506d5ddbceSLemover 3516d5ddbceSLemover tlb.io.sfence <> sfence 3526d5ddbceSLemover tlb.io.csr <> csr 353a0301c0dSLemover tlb.suggestName(s"tlb_${q.name}") 3546d5ddbceSLemover 3556d5ddbceSLemover if (!shouldBlock) { // dtlb 3566d5ddbceSLemover for (i <- 0 until width) { 3576d5ddbceSLemover tlb.io.requestor(i) <> in(i) 3586d5ddbceSLemover // tlb.io.requestor(i).req.valid := in(i).req.valid 3596d5ddbceSLemover // tlb.io.requestor(i).req.bits := in(i).req.bits 3606d5ddbceSLemover // in(i).req.ready := tlb.io.requestor(i).req.ready 3616d5ddbceSLemover 3626d5ddbceSLemover // in(i).resp.valid := tlb.io.requestor(i).resp.valid 3636d5ddbceSLemover // in(i).resp.bits := tlb.io.requestor(i).resp.bits 3646d5ddbceSLemover // tlb.io.requestor(i).resp.ready := in(i).resp.ready 3656d5ddbceSLemover } 3666d5ddbceSLemover } else { // itlb 367d57bda64SJinYue //require(width == 1) 368d57bda64SJinYue (0 until width).map{ i => 369d57bda64SJinYue tlb.io.requestor(i).req.valid := in(i).req.valid 370d57bda64SJinYue tlb.io.requestor(i).req.bits := in(i).req.bits 371d57bda64SJinYue in(i).req.ready := !tlb.io.requestor(i).resp.bits.miss && in(i).resp.ready && tlb.io.requestor(i).req.ready 3726d5ddbceSLemover 373fb90f54dSLemover require(q.missSameCycle || q.sameCycle) 374fb90f54dSLemover // NOTE: the resp.valid seems to be useless, it must be true when need 375fb90f54dSLemover // But don't know what happens when true but not need, so keep it correct value, not just true.B 376fb90f54dSLemover if (q.missSameCycle && !q.sameCycle) { 377fb90f54dSLemover in(i).resp.valid := tlb.io.requestor(i).resp.valid && !RegNext(tlb.io.requestor(i).resp.bits.miss) 378fb90f54dSLemover } else { 379d57bda64SJinYue in(i).resp.valid := tlb.io.requestor(i).resp.valid && !tlb.io.requestor(i).resp.bits.miss 380fb90f54dSLemover } 381d57bda64SJinYue in(i).resp.bits := tlb.io.requestor(i).resp.bits 382d57bda64SJinYue tlb.io.requestor(i).resp.ready := in(i).resp.ready 383d57bda64SJinYue } 3846d5ddbceSLemover } 3856d5ddbceSLemover tlb.io.ptw 3866d5ddbceSLemover } 3876d5ddbceSLemover} 388