xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/TLB.scala (revision 242cafeebb2a33e18ac81095d694b2de445877fd)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
9f1fe8698SLemover
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
225ab1b84dSHaoyuan Fengimport difftest._
23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation
246d5ddbceSLemoverimport xiangshan._
256d5ddbceSLemoverimport utils._
263c02ee8fSwakafaimport utility._
27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig}
289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig
316d5ddbceSLemover
32f1fe8698SLemover/** TLB module
33f1fe8698SLemover  * support block request and non-block request io at the same time
34f1fe8698SLemover  * return paddr at next cycle, then go for pmp/pma check
35f1fe8698SLemover  * @param Width: The number of requestors
36f1fe8698SLemover  * @param Block: Blocked or not for each requestor ports
37f1fe8698SLemover  * @param q: TLB Parameters, like entry number, each TLB has its own parameters
38f1fe8698SLemover  * @param p: XiangShan Paramemters, like XLEN
39f1fe8698SLemover  */
40a0301c0dSLemover
4103efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule
42f1fe8698SLemover  with HasCSRConst
43f1fe8698SLemover  with HasPerfEvents
44f1fe8698SLemover{
4503efd994Shappy-lx  val io = IO(new TlbIO(Width, nRespDups, q))
46a0301c0dSLemover
476d5ddbceSLemover  val req = io.requestor.map(_.req)
486d5ddbceSLemover  val resp = io.requestor.map(_.resp)
496d5ddbceSLemover  val ptw = io.ptw
50b6982e83SLemover  val pmp = io.pmp
518744445eSMaxpicca-Li  val refill_to_mem = io.refill_to_mem
526d5ddbceSLemover
53f1fe8698SLemover  /** Sfence.vma & Svinval
54f1fe8698SLemover    * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe
55f1fe8698SLemover    * Svinval will 1. flush old entries 2. flush inflight
56f1fe8698SLemover    * So, Svinval will not flush pipe, which means
57f1fe8698SLemover    * it should not drop reqs from pipe and should return right resp
58f1fe8698SLemover    */
59f1fe8698SLemover  val sfence = DelayN(io.sfence, q.fenceDelay)
606d5ddbceSLemover  val csr = io.csr
61f1fe8698SLemover  val satp = DelayN(io.csr.satp, q.fenceDelay)
62d0de7e4aSpeixiaokun  val vsatp = DelayN(io.csr.vsatp, q.fenceDelay)
63d0de7e4aSpeixiaokun  val hgatp = DelayN(io.csr.hgatp, q.fenceDelay)
64d0de7e4aSpeixiaokun
65d0de7e4aSpeixiaokun  val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay)
66f1fe8698SLemover  val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe
67f1fe8698SLemover  val flush_pipe = io.flushPipe
68a4f9c77fSpeixiaokun  val redirect = io.redirect
69ffa711ffSpeixiaokun  val req_in = req
703222d00fSpeixiaokun  val req_out = req.map(a => RegEnable(a.bits, a.fire))
71ffa711ffSpeixiaokun  val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i)))
72ffa711ffSpeixiaokun
73ffa711ffSpeixiaokun  val isHyperInst = (0 until Width).map(i => req_out_v(i) && req_out(i).hyperinst)
7450c7aa78Speixiaokun
75f1fe8698SLemover  // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush.
76f1fe8698SLemover  // because, csr will influence tlb behavior.
77a0301c0dSLemover  val ifecth = if (q.fetchi) true.B else false.B
78d0de7e4aSpeixiaokun  val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode
79d0de7e4aSpeixiaokun  val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp))
8082e4705bSpeixiaokun  val virt_in = csr.priv.virt
8182e4705bSpeixiaokun  val virt_out = req.map(a => RegEnable(csr.priv.virt, a.fire))
8282e4705bSpeixiaokun  val sum = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum))
8382e4705bSpeixiaokun  val mxr = (0 until Width).map(i => Mux(virt_out(i) || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr))
84ffa711ffSpeixiaokun  val req_in_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq(
8582e4705bSpeixiaokun      (!(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate,
86251a1ca9Speixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
87251a1ca9Speixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
88251a1ca9Speixiaokun      (csr.hgatp.mode === 0.U) -> onlyStage1
89ffa711ffSpeixiaokun    )))
90ffa711ffSpeixiaokun  val req_out_s2xlate = (0 until Width).map(i => MuxCase(noS2xlate, Seq(
9182e4705bSpeixiaokun    (!(virt_out(i) || isHyperInst(i))) -> noS2xlate,
92251a1ca9Speixiaokun    (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
93251a1ca9Speixiaokun    (csr.vsatp.mode === 0.U) -> onlyStage2,
94251a1ca9Speixiaokun    (csr.hgatp.mode === 0.U) -> onlyStage1
953106de0aSpeixiaokun  )))
96e9027bcdSpeixiaokun  val need_gpa = RegInit(false.B)
97a4f9c77fSpeixiaokun  val need_gpa_robidx = Reg(new RobPtr)
98e9027bcdSpeixiaokun  val need_gpa_vpn = Reg(UInt(vpnLen.W))
9997929664SXiaokun-Pei  val need_gpa_gvpn = Reg(UInt(ptePPNLen.W))
100e9566d21Speixiaokun  val resp_gpa_refill = RegInit(false.B)
101e9027bcdSpeixiaokun  val hasGpf = Wire(Vec(Width, Bool()))
102d0de7e4aSpeixiaokun
1033ea4388cSHaoyuan Feng  val Sv39Enable = satp.mode === 8.U
1043ea4388cSHaoyuan Feng  val Sv48Enable = satp.mode === 9.U
1053ea4388cSHaoyuan Feng  val Sv39x4Enable = vsatp.mode === 8.U || hgatp.mode === 8.U
1063ea4388cSHaoyuan Feng  val Sv48x4Enable = vsatp.mode === 9.U || hgatp.mode === 9.U
1070841a83fSXuan Hu  val vmEnable = (0 until Width).map(i => !(isHyperInst(i) || virt_out(i)) && (
1083ea4388cSHaoyuan Feng    if (EnbaleTlbDebug) (Sv39Enable || Sv48Enable)
1093ea4388cSHaoyuan Feng    else (Sv39Enable || Sv48Enable) && (mode(i) < ModeM))
1100841a83fSXuan Hu  )
1113ea4388cSHaoyuan Feng  val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt_out(i)) && (Sv39x4Enable || Sv48x4Enable) && (mode(i) < ModeM))
1125adc4829SYanqin Li  val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegEnable(!req(i).bits.no_translate, req(i).valid))
1136d5ddbceSLemover
1146d5ddbceSLemover
115ec159517SXiaokun-Pei  val refill = ptw.resp.fire && !(ptw.resp.bits.getGpa) && !flush_mmu
116eb4bf3f2Speixiaokun  refill_to_mem := DontCare
11703efd994Shappy-lx  val entries = Module(new TlbStorageWrapper(Width, q, nRespDups))
118f1fe8698SLemover  entries.io.base_connect(sfence, csr, satp)
119f1fe8698SLemover  if (q.outReplace) { io.replace <> entries.io.replace }
1206d5ddbceSLemover  for (i <- 0 until Width) {
121ffa711ffSpeixiaokun    entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, req_in_s2xlate(i))
122ec159517SXiaokun-Pei    entries.io.w_apply(refill, ptw.resp.bits)
1235adc4829SYanqin Li    // TODO: RegNext enable:req.valid
1245adc4829SYanqin Li    resp(i).bits.debug.isFirstIssue := RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid)
1255adc4829SYanqin Li    resp(i).bits.debug.robIdx := RegEnable(req(i).bits.debug.robIdx, req(i).valid)
126a0301c0dSLemover  }
127e9027bcdSpeixiaokun
128f1fe8698SLemover  // read TLB, get hit/miss, paddr, perm bits
129f1fe8698SLemover  val readResult = (0 until Width).map(TLBRead(_))
130f1fe8698SLemover  val hitVec = readResult.map(_._1)
131f1fe8698SLemover  val missVec = readResult.map(_._2)
132f1fe8698SLemover  val pmp_addr = readResult.map(_._3)
133f9ac118cSHaoyuan Feng  val perm = readResult.map(_._4)
1343106de0aSpeixiaokun  val g_perm = readResult.map(_._5)
135002c10a4SYanqin Li  val pbmt = readResult.map(_._6)
136002c10a4SYanqin Li  val g_pbmt = readResult.map(_._7)
137f1fe8698SLemover  // check pmp use paddr (for timing optization, use pmp_addr here)
138f1fe8698SLemover  // check permisson
139f1fe8698SLemover  (0 until Width).foreach{i =>
140149a2326Sweiding liu    when (RegNext(req(i).bits.no_translate)) {
141149a2326Sweiding liu      pmp_check(req(i).bits.pmp_addr, req_out(i).size, req_out(i).cmd, i)
142149a2326Sweiding liu    } .otherwise {
143f1fe8698SLemover      pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i)
144149a2326Sweiding liu    }
14503efd994Shappy-lx    for (d <- 0 until nRespDups) {
146002c10a4SYanqin Li      pbmt_check(i, d, pbmt(i)(d), g_pbmt(i)(d), req_out_s2xlate(i))
147ffa711ffSpeixiaokun      perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, req_out_s2xlate(i))
14803efd994Shappy-lx    }
149c3d5cfb3Speixiaokun    hasGpf(i) := resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr
150f1fe8698SLemover  }
1516d5ddbceSLemover
152f1fe8698SLemover  // handle block or non-block io
153f1fe8698SLemover  // for non-block io, just return the above result, send miss to ptw
154f1fe8698SLemover  // for block io, hold the request, send miss to ptw,
155f1fe8698SLemover  //   when ptw back, return the result
156f1fe8698SLemover  (0 until Width) foreach {i =>
157f1fe8698SLemover    if (Block(i)) handle_block(i)
158f1fe8698SLemover    else handle_nonblock(i)
159f1fe8698SLemover  }
160f1fe8698SLemover  io.ptw.resp.ready := true.B
161a0301c0dSLemover
162f1fe8698SLemover  /************************  main body above | method/log/perf below ****************************/
163f1fe8698SLemover  def TLBRead(i: Int) = {
164002c10a4SYanqin Li    val (e_hit, e_ppn, e_perm, e_g_perm, e_s2xlate, e_pbmt, e_g_pbmt) = entries.io.r_resp_apply(i)
165002c10a4SYanqin Li    val (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), req_in_s2xlate(i))
166292bea3fSWilliam Wang    val enable = portTranslateEnable(i)
167f86480a7Speixiaokun    val isOnlys2xlate = req_out_s2xlate(i) === onlyStage2
1689cb05b4dSXiaokun-Pei    val need_gpa_vpn_hit = need_gpa_vpn === get_pn(req_out(i).vaddr)
169a4f9c77fSpeixiaokun    val isitlb = TlbCmd.isExec(req_out(i).cmd)
170a4f9c77fSpeixiaokun
171a4f9c77fSpeixiaokun    when (!isitlb && need_gpa_robidx.needFlush(redirect) || isitlb && flush_pipe(i)){
172a4f9c77fSpeixiaokun      need_gpa := false.B
173a4f9c77fSpeixiaokun      resp_gpa_refill := false.B
174a4f9c77fSpeixiaokun      need_gpa_vpn := 0.U
1759cb05b4dSXiaokun-Pei    }.elsewhen (req_out_v(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate && hasGpf(i) && need_gpa === false.B && !io.requestor(i).req_kill) {
176c3d5cfb3Speixiaokun      need_gpa := true.B
1773106de0aSpeixiaokun      need_gpa_vpn := get_pn(req_out(i).vaddr)
1783106de0aSpeixiaokun      resp_gpa_refill := false.B
179a4f9c77fSpeixiaokun      need_gpa_robidx := req_out(i).debug.robIdx
1809cb05b4dSXiaokun-Pei    }.elsewhen (ptw.resp.fire && need_gpa && need_gpa_vpn === ptw.resp.bits.getVpn(need_gpa_vpn)) {
18197929664SXiaokun-Pei      need_gpa_gvpn := ptw.resp.bits.s1.genPPN(need_gpa_vpn)
1823106de0aSpeixiaokun      resp_gpa_refill := true.B
1833106de0aSpeixiaokun    }
1843106de0aSpeixiaokun
1859cb05b4dSXiaokun-Pei    when (req_out_v(i) && hasGpf(i) && resp_gpa_refill && need_gpa_vpn_hit ){
186c3d5cfb3Speixiaokun      need_gpa := false.B
187c3d5cfb3Speixiaokun    }
188c3d5cfb3Speixiaokun
189002c10a4SYanqin Li    TimeOutAssert(need_gpa && !resp_gpa_refill, timeOutThreshold, s"port${i} need gpa long time not refill.")
1909cb05b4dSXiaokun-Pei
191cb8f2f2aSLemover    val hit = e_hit || p_hit
1924c4af37cSpeixiaokun    val miss = (!hit && enable) || hasGpf(i) && !p_hit && !(resp_gpa_refill && need_gpa_vpn_hit) && !isOnlys2xlate
193f1fe8698SLemover    hit.suggestName(s"hit_read_${i}")
194f1fe8698SLemover    miss.suggestName(s"miss_read_${i}")
1956d5ddbceSLemover
196f1fe8698SLemover    val vaddr = SignExt(req_out(i).vaddr, PAddrBits)
197f1fe8698SLemover    resp(i).bits.miss := miss
198935edac4STang Haojin    resp(i).bits.ptwBack := ptw.resp.fire
1995adc4829SYanqin Li    resp(i).bits.memidx := RegEnable(req_in(i).bits.memidx, req_in(i).valid)
2006d5ddbceSLemover
20103efd994Shappy-lx    val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W))))
202002c10a4SYanqin Li    val pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W))))
20303efd994Shappy-lx    val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
20482978df9Speixiaokun    val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(vpnLen.W))))
205002c10a4SYanqin Li    val g_pbmt = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ptePbmtLen.W))))
206d0de7e4aSpeixiaokun    val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
20750c7aa78Speixiaokun    val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W))))
20803efd994Shappy-lx    for (d <- 0 until nRespDups) {
20903efd994Shappy-lx      ppn(d) := Mux(p_hit, p_ppn, e_ppn(d))
210002c10a4SYanqin Li      pbmt(d) := Mux(p_hit, p_pbmt, e_pbmt(d))
21103efd994Shappy-lx      perm(d) := Mux(p_hit, p_perm, e_perm(d))
2124c4af37cSpeixiaokun      gvpn(d) :=  Mux(hasGpf(i), Mux(p_hit, p_gvpn, need_gpa_gvpn), 0.U)
213002c10a4SYanqin Li      g_pbmt(d) := Mux(p_hit, p_g_pbmt, e_g_pbmt(d))
214d0de7e4aSpeixiaokun      g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d))
21550c7aa78Speixiaokun      r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d))
21603efd994Shappy-lx      val paddr = Cat(ppn(d), get_off(req_out(i).vaddr))
217d0de7e4aSpeixiaokun      val gpaddr = Cat(gvpn(d), get_off(req_out(i).vaddr))
218292bea3fSWilliam Wang      resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr)
21950c7aa78Speixiaokun      resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, vaddr, gpaddr)
22003efd994Shappy-lx    }
22103efd994Shappy-lx
22203efd994Shappy-lx    XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n")
22303efd994Shappy-lx
224f9ac118cSHaoyuan Feng    val pmp_paddr = resp(i).bits.paddr(0)
225f1fe8698SLemover
226002c10a4SYanqin Li    (hit, miss, pmp_paddr, perm, g_perm, pbmt, g_pbmt)
227f1fe8698SLemover  }
228f1fe8698SLemover
229f1fe8698SLemover  def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = {
230f1fe8698SLemover    pmp(idx).valid := resp(idx).valid
231f1fe8698SLemover    pmp(idx).bits.addr := addr
232f1fe8698SLemover    pmp(idx).bits.size := size
233f1fe8698SLemover    pmp(idx).bits.cmd := cmd
234f1fe8698SLemover  }
235f1fe8698SLemover
236002c10a4SYanqin Li  def pbmt_check(idx: Int, d: Int, pbmt: UInt, g_pbmt: UInt, s2xlate: UInt):Unit = {
237002c10a4SYanqin Li    val onlyS1 = s2xlate === onlyStage1 || s2xlate === noS2xlate
238002c10a4SYanqin Li    resp(idx).bits.pbmt(d) := Mux(
239002c10a4SYanqin Li      portTranslateEnable(idx),
240002c10a4SYanqin Li      Mux(onlyS1, pbmt, g_pbmt),
241002c10a4SYanqin Li      0.U
242002c10a4SYanqin Li    )
243002c10a4SYanqin Li  }
244002c10a4SYanqin Li
2455b7ef044SLemover  // for timing optimization, pmp check is divided into dynamic and static
246002c10a4SYanqin Li  def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = {
2475b7ef044SLemover    // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done
2485b7ef044SLemover    // static: 4K pages (or sram entries) -> check pmp with pre-checked results
249c3d5cfb3Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
250cfa0c506SXiaokun-Pei    val onlyS1 = s2xlate === onlyStage1
25107f77bf0Speixiaokun    val onlyS2 = s2xlate === onlyStage2
252d0de7e4aSpeixiaokun    val af = perm.af || (hasS2xlate && g_perm.af)
253d0de7e4aSpeixiaokun
254d0de7e4aSpeixiaokun    // Stage 1 perm check
255e5831642Speixiaokun    val pf = perm.pf
256f1fe8698SLemover    val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception
257f1fe8698SLemover    val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception
258f1fe8698SLemover    val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception
259d0de7e4aSpeixiaokun    val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth))
260e5831642Speixiaokun    val ldPermFail = !(modeCheck && Mux(hlvx, perm.x, perm.r || mxr(idx) && perm.x))
261a79fef67Swakafa    val stPermFail = !(modeCheck && perm.w)
262a79fef67Swakafa    val instrPermFail = !(modeCheck && perm.x)
263f1fe8698SLemover    val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
264f1fe8698SLemover    val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
265f1fe8698SLemover    val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd)
266d0de7e4aSpeixiaokun    val s1_valid = portTranslateEnable(idx) && !onlyS2
267d0de7e4aSpeixiaokun
268d0de7e4aSpeixiaokun    // Stage 2 perm check
269e5831642Speixiaokun    val gpf = g_perm.pf
270d0de7e4aSpeixiaokun    val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)
271d0de7e4aSpeixiaokun    val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
272d0de7e4aSpeixiaokun    val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd)
273e5831642Speixiaokun    val g_ldPermFail = !Mux(hlvx, g_perm.x, (g_perm.r || io.csr.priv.mxr && g_perm.x))
274d0de7e4aSpeixiaokun    val g_stPermFail = !g_perm.w
275d0de7e4aSpeixiaokun    val g_instrPermFail = !g_perm.x
276d0de7e4aSpeixiaokun    val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
277d0de7e4aSpeixiaokun    val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
278d0de7e4aSpeixiaokun    val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd)
279cfa0c506SXiaokun-Pei    val s2_valid = hasS2xlate && !onlyS1 && portTranslateEnable(idx)
280d0de7e4aSpeixiaokun
281d0de7e4aSpeixiaokun    val fault_valid = s1_valid || s2_valid
282d0de7e4aSpeixiaokun
283c794d992Speixiaokun    // when pf and gpf can't happens simultaneously
284c794d992Speixiaokun    val hasPf = (ldPf || ldUpdate || stPf || stUpdate || instrPf || instrUpdate) && s1_valid && !af
285d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af
286d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af
287d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af
288b6982e83SLemover    // NOTE: pf need && with !af, page fault has higher priority than access fault
289b6982e83SLemover    // but ptw may also have access fault, then af happens, the translation is wrong.
290b6982e83SLemover    // In this case, pf has lower priority than af
2916d5ddbceSLemover
292c794d992Speixiaokun    resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af && !hasPf
293c794d992Speixiaokun    resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af && !hasPf
294c794d992Speixiaokun    resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af && !hasPf
295d0de7e4aSpeixiaokun
296f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.ld    := af && TlbCmd.isRead(cmd) && fault_valid
297f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.st    := af && TlbCmd.isWrite(cmd) && fault_valid
298f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid
299d0de7e4aSpeixiaokun
300d0de7e4aSpeixiaokun
3016d5ddbceSLemover  }
3026d5ddbceSLemover
303f1fe8698SLemover  def handle_nonblock(idx: Int): Unit = {
304f1fe8698SLemover    io.requestor(idx).resp.valid := req_out_v(idx)
305f1fe8698SLemover    io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true
3069930e66fSLemover    XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B")
307cb8f2f2aSLemover
308c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
309d0de7e4aSpeixiaokun    val req_s2xlate = Wire(UInt(2.W))
31082978df9Speixiaokun    req_s2xlate := MuxCase(noS2xlate, Seq(
31182e4705bSpeixiaokun      (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate,
31282e4705bSpeixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
31382e4705bSpeixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
31482e4705bSpeixiaokun      (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
31582978df9Speixiaokun    ))
3164c4af37cSpeixiaokun
31797929664SXiaokun-Pei    val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw.resp.bits.s2xlate && ptw.resp.bits.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false)
3185adc4829SYanqin Li    // TODO: RegNext enable: ptw.resp.valid ? req.valid
3195adc4829SYanqin Li    val ptw_resp_bits_reg = RegEnable(ptw.resp.bits, ptw.resp.valid)
32097929664SXiaokun-Pei    val ptw_already_back = GatedValidRegNext(ptw.resp.fire) && req_s2xlate === ptw_resp_bits_reg.s2xlate && ptw_resp_bits_reg.hit(get_pn(req_out(idx).vaddr), io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, allType = true)
3210bfa491aSpeixiaokun    io.ptw.req(idx).valid := req_out_v(idx) && missVec(idx) && !(ptw_just_back || ptw_already_back) // TODO: remove the regnext, timing
322185e6164SHaoyuan Feng    io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back)
3235adc4829SYanqin Li    when (io.requestor(idx).req_kill && GatedValidRegNext(io.requestor(idx).req.fire)) {
324c3b763d0SYinan Xu      io.ptw.req(idx).valid := false.B
325185e6164SHaoyuan Feng      io.tlbreplay(idx) := true.B
326c3b763d0SYinan Xu    }
327185e6164SHaoyuan Feng    io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr)
3284c4af37cSpeixiaokun    io.ptw.req(idx).bits.s2xlate := req_s2xlate
329a4f9c77fSpeixiaokun    io.ptw.req(idx).bits.getGpa := req_need_gpa && hitVec(idx)
330185e6164SHaoyuan Feng    io.ptw.req(idx).bits.memidx := req_out(idx).memidx
331149086eaSLemover  }
332a0301c0dSLemover
333f1fe8698SLemover  def handle_block(idx: Int): Unit = {
334f1fe8698SLemover    // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid
335935edac4STang Haojin    io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire
336f1fe8698SLemover    // req_out_v for if there is a request, may long latency, fixme
337f1fe8698SLemover
338f1fe8698SLemover    // miss request entries
339c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
340f1fe8698SLemover    val miss_req_vpn = get_pn(req_out(idx).vaddr)
3418744445eSMaxpicca-Li    val miss_req_memidx = req_out(idx).memidx
342d0de7e4aSpeixiaokun    val miss_req_s2xlate = Wire(UInt(2.W))
34382978df9Speixiaokun    miss_req_s2xlate := MuxCase(noS2xlate, Seq(
34482e4705bSpeixiaokun      (!(virt_out(idx) || req_out(idx).hyperinst)) -> noS2xlate,
34582e4705bSpeixiaokun      (csr.vsatp.mode =/= 0.U && csr.hgatp.mode =/= 0.U) -> allStage,
34682e4705bSpeixiaokun      (csr.vsatp.mode === 0.U) -> onlyStage2,
34782e4705bSpeixiaokun      (csr.hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
34882978df9Speixiaokun    ))
3493222d00fSpeixiaokun    val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire)
350c3d5cfb3Speixiaokun    val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate
351c3d5cfb3Speixiaokun    val onlyS2 = miss_req_s2xlate_reg === onlyStage2
35297929664SXiaokun-Pei    val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.vmid, allType = true, false, hasS2xlate)
35397929664SXiaokun-Pei    val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.vmid)
354c3d5cfb3Speixiaokun    val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate
355f1fe8698SLemover
3565adc4829SYanqin Li    val new_coming_valid = WireInit(false.B)
3575adc4829SYanqin Li    new_coming_valid := req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx)
3585adc4829SYanqin Li    val new_coming = GatedValidRegNext(new_coming_valid)
359f1fe8698SLemover    val miss_wire = new_coming && missVec(idx)
360935edac4STang Haojin    val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx))
361f1fe8698SLemover    val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe),
362935edac4STang Haojin      io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx))
363f1fe8698SLemover
364f1fe8698SLemover    // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu
365292bea3fSWilliam Wang    resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx))
366935edac4STang Haojin    when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) {
367d0de7e4aSpeixiaokun      val stage1 = io.ptw.resp.bits.s1
368d0de7e4aSpeixiaokun      val stage2 = io.ptw.resp.bits.s2
369d0de7e4aSpeixiaokun      val s2xlate = io.ptw.resp.bits.s2xlate
370f1fe8698SLemover      resp(idx).valid := true.B
371c3d5cfb3Speixiaokun      resp(idx).bits.miss := false.B
372d0de7e4aSpeixiaokun      val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
373cda84113Speixiaokun      val s2_paddr = Cat(stage2.genPPNS2(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
37403efd994Shappy-lx      for (d <- 0 until nRespDups) {
37582978df9Speixiaokun        resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr)
376d0de7e4aSpeixiaokun        resp(idx).bits.gpaddr(d) := s1_paddr
377002c10a4SYanqin Li        pbmt_check(idx, d, io.ptw.resp.bits.s1.entry.pbmt, io.ptw.resp.bits.s2.entry.pbmt, s2xlate)
378cca17e78Speixiaokun        perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate)
37903efd994Shappy-lx      }
38003efd994Shappy-lx      pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx)
381f1fe8698SLemover
382f1fe8698SLemover      // NOTE: the unfiltered req would be handled by Repeater
383f1fe8698SLemover    }
384f1fe8698SLemover    assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must")
385f1fe8698SLemover    assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v")
386f1fe8698SLemover
387f1fe8698SLemover    val ptw_req = io.ptw.req(idx)
388f1fe8698SLemover    ptw_req.valid := miss_req_v
389f1fe8698SLemover    ptw_req.bits.vpn := miss_req_vpn
390d0de7e4aSpeixiaokun    ptw_req.bits.s2xlate := miss_req_s2xlate
391a4f9c77fSpeixiaokun    ptw_req.bits.getGpa := req_need_gpa && hitVec(idx)
3928744445eSMaxpicca-Li    ptw_req.bits.memidx := miss_req_memidx
393f1fe8698SLemover
394185e6164SHaoyuan Feng    io.tlbreplay(idx) := false.B
395185e6164SHaoyuan Feng
396f1fe8698SLemover    // NOTE: when flush pipe, tlb should abandon last req
397f1fe8698SLemover    // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp
398f1fe8698SLemover    // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it.
399f1fe8698SLemover    if (!q.outsideRecvFlush) {
400292bea3fSWilliam Wang      when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) {
401f1fe8698SLemover        resp(idx).valid := true.B
40203efd994Shappy-lx        for (d <- 0 until nRespDups) {
403002c10a4SYanqin Li          resp(idx).bits.pbmt(d) := 0.U
40403efd994Shappy-lx          resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr
40503efd994Shappy-lx          resp(idx).bits.excp(d).pf.st := true.B
40603efd994Shappy-lx          resp(idx).bits.excp(d).pf.instr := true.B
40703efd994Shappy-lx        }
408f1fe8698SLemover      }
409f1fe8698SLemover    }
410f1fe8698SLemover  }
411cb8f2f2aSLemover
412cb8f2f2aSLemover  // when ptw resp, tlb at refill_idx maybe set to miss by force.
413cb8f2f2aSLemover  // Bypass ptw resp to check.
414d0de7e4aSpeixiaokun  def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = {
4155adc4829SYanqin Li    // TODO: RegNext enable: ptw.resp.valid
416cca17e78Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
417cca17e78Speixiaokun    val onlyS2 = s2xlate === onlyStage2
418c3d5cfb3Speixiaokun    val onlyS1 = s2xlate === onlyStage1
419d0de7e4aSpeixiaokun    val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate
42097929664SXiaokun-Pei    val resp_hit = ptw.resp.bits.hit(vpn, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.vmid, true, false)
4215adc4829SYanqin Li    val p_hit = GatedValidRegNext(resp_hit && io.ptw.resp.fire && s2xlate_hit)
422d0de7e4aSpeixiaokun    val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn)
423cda84113Speixiaokun    val gvpn = Mux(onlyS2, vpn, ppn_s1)
424cda84113Speixiaokun    val ppn_s2 = ptw.resp.bits.s2.genPPNS2(gvpn)
425*242cafeeSXu, Zefan    val p_ppn = RegEnable(Mux(s2xlate === onlyStage2 || s2xlate === allStage, ppn_s2, ppn_s1), io.ptw.resp.fire)
426002c10a4SYanqin Li    val p_pbmt = RegEnable(ptw.resp.bits.s1.entry.pbmt,io.ptw.resp.fire)
427d0de7e4aSpeixiaokun    val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire)
4285de1056cSpeixiaokun    val p_gvpn = RegEnable(Mux(onlyS2, ptw.resp.bits.s2.entry.tag, ppn_s1), io.ptw.resp.fire)
429002c10a4SYanqin Li    val p_g_pbmt = RegEnable(ptw.resp.bits.s2.entry.pbmt,io.ptw.resp.fire)
430d0de7e4aSpeixiaokun    val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire)
431d0de7e4aSpeixiaokun    val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire)
432002c10a4SYanqin Li    (p_hit, p_ppn, p_pbmt, p_perm, p_gvpn, p_g_pbmt, p_g_perm, p_s2xlate)
433cb8f2f2aSLemover  }
434cb8f2f2aSLemover
435f1fe8698SLemover  // assert
436f1fe8698SLemover  for(i <- 0 until Width) {
437f1fe8698SLemover    TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.")
438149086eaSLemover  }
439a0301c0dSLemover
440f1fe8698SLemover  // perf event
4415adc4829SYanqin Li  val result_ok = req_in.map(a => GatedValidRegNext(a.fire))
442f1fe8698SLemover  val perfEvents =
443f1fe8698SLemover    Seq(
444935edac4STang Haojin      ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })),
445935edac4STang Haojin      ("miss  ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })),
446a0301c0dSLemover    )
447f1fe8698SLemover  generatePerfEvent()
448a0301c0dSLemover
449f1fe8698SLemover  // perf log
4506d5ddbceSLemover  for (i <- 0 until Width) {
451f1fe8698SLemover    if (Block(i)) {
452292bea3fSWilliam Wang      XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i))
453f1fe8698SLemover      XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i))
4546d5ddbceSLemover    } else {
4555adc4829SYanqin Li      XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid))
456292bea3fSWilliam Wang      XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i))
4575adc4829SYanqin Li      XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegEnable(req(i).bits.debug.isFirstIssue, req(i).valid))
458292bea3fSWilliam Wang      XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i))
459a0301c0dSLemover    }
4606d5ddbceSLemover  }
461935edac4STang Haojin  XSPerfAccumulate("ptw_resp_count", ptw.resp.fire)
462cca17e78Speixiaokun  XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf)
4636d5ddbceSLemover
4646d5ddbceSLemover  // Log
4656d5ddbceSLemover  for(i <- 0 until Width) {
4666d5ddbceSLemover    XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n")
4676d5ddbceSLemover    XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n")
4686d5ddbceSLemover  }
4696d5ddbceSLemover
470f1fe8698SLemover  XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n")
471f1fe8698SLemover  XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n")
4726d5ddbceSLemover  for (i <- ptw.req.indices) {
473935edac4STang Haojin    XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n")
4746d5ddbceSLemover  }
47592e3bfefSLemover  XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n")
4766d5ddbceSLemover
477f9ac118cSHaoyuan Feng  println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}")
478a0301c0dSLemover
4795ab1b84dSHaoyuan Feng  if (env.EnableDifftest) {
4805ab1b84dSHaoyuan Feng    for (i <- 0 until Width) {
4815ab1b84dSHaoyuan Feng      val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld
482d0de7e4aSpeixiaokun      val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld
4835ab1b84dSHaoyuan Feng      val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld
4847d45a146SYinan Xu      val difftest = DifftestModule(new DiffL1TLBEvent)
485254e4960SHaoyuan Feng      difftest.coreid := io.hartId
486d0de7e4aSpeixiaokun      difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i)
4877d45a146SYinan Xu      if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) {
4887d45a146SYinan Xu        difftest.valid := false.B
4897d45a146SYinan Xu      }
4907d45a146SYinan Xu      difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U
4915adc4829SYanqin Li      difftest.vpn := RegEnable(get_pn(req_in(i).bits.vaddr), req_in(i).valid)
4927d45a146SYinan Xu      difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0))
49387d0ba30Speixiaokun      difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn)
49487d0ba30Speixiaokun      difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn)
49597929664SXiaokun-Pei      difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.vmid, io.csr.hgatp.ppn)
496dd103903Speixiaokun      val req_need_gpa = gpf
497dd103903Speixiaokun      val req_s2xlate = Wire(UInt(2.W))
498dd103903Speixiaokun      req_s2xlate := MuxCase(noS2xlate, Seq(
49982e4705bSpeixiaokun        (!RegNext(virt_in || req_in(i).bits.hyperinst)) -> noS2xlate,
500cca17e78Speixiaokun        (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
501cca17e78Speixiaokun        (vsatp.mode === 0.U) -> onlyStage2,
502dd103903Speixiaokun        (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
50382978df9Speixiaokun      ))
504dd103903Speixiaokun      difftest.s2xlate := req_s2xlate
5057d45a146SYinan Xu    }
5065ab1b84dSHaoyuan Feng  }
5075ab1b84dSHaoyuan Feng}
5085ab1b84dSHaoyuan Feng
5097d45a146SYinan Xuobject TLBDiffId {
5107d45a146SYinan Xu  var i: Int = 0
5117d45a146SYinan Xu  var lastHartId: Int = -1
5127d45a146SYinan Xu  def apply(hartId: Int): Int = {
5137d45a146SYinan Xu    if (lastHartId != hartId) {
5147d45a146SYinan Xu      i = 0
5157d45a146SYinan Xu      lastHartId = hartId
5167d45a146SYinan Xu    }
5177d45a146SYinan Xu    i += 1
5187d45a146SYinan Xu    i - 1
5197d45a146SYinan Xu  }
520f1fe8698SLemover}
5211ca0e4f3SYinan Xu
52203efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q)
52303efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q)
5246d5ddbceSLemover
525a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule {
526a0301c0dSLemover  val io = IO(new TlbReplaceIO(Width, q))
527a0301c0dSLemover
528f9ac118cSHaoyuan Feng  if (q.Associative == "fa") {
529f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NWays)
530f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.touch_ways))
531f9ac118cSHaoyuan Feng    io.page.refillIdx := re.way
532a0301c0dSLemover  } else { // set-acco && plru
533f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays)
534f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways))
535f9ac118cSHaoyuan Feng    io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) }
536a0301c0dSLemover  }
537a0301c0dSLemover}
538