xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/TLB.scala (revision 07f77bf0b62c827f744b9aa84ffc6925f426555a)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
9f1fe8698SLemover
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
225ab1b84dSHaoyuan Fengimport difftest._
23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation
246d5ddbceSLemoverimport xiangshan._
256d5ddbceSLemoverimport utils._
263c02ee8fSwakafaimport utility._
27f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig}
289aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
296d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig
316d5ddbceSLemover
32f1fe8698SLemover/** TLB module
33f1fe8698SLemover  * support block request and non-block request io at the same time
34f1fe8698SLemover  * return paddr at next cycle, then go for pmp/pma check
35f1fe8698SLemover  * @param Width: The number of requestors
36f1fe8698SLemover  * @param Block: Blocked or not for each requestor ports
37f1fe8698SLemover  * @param q: TLB Parameters, like entry number, each TLB has its own parameters
38f1fe8698SLemover  * @param p: XiangShan Paramemters, like XLEN
39f1fe8698SLemover  */
40a0301c0dSLemover
4103efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule
42f1fe8698SLemover  with HasCSRConst
43f1fe8698SLemover  with HasPerfEvents
44f1fe8698SLemover{
4503efd994Shappy-lx  val io = IO(new TlbIO(Width, nRespDups, q))
46a0301c0dSLemover
476d5ddbceSLemover  val req = io.requestor.map(_.req)
486d5ddbceSLemover  val resp = io.requestor.map(_.resp)
496d5ddbceSLemover  val ptw = io.ptw
50b6982e83SLemover  val pmp = io.pmp
518744445eSMaxpicca-Li  val refill_to_mem = io.refill_to_mem
526d5ddbceSLemover
53f1fe8698SLemover  /** Sfence.vma & Svinval
54f1fe8698SLemover    * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe
55f1fe8698SLemover    * Svinval will 1. flush old entries 2. flush inflight
56f1fe8698SLemover    * So, Svinval will not flush pipe, which means
57f1fe8698SLemover    * it should not drop reqs from pipe and should return right resp
58f1fe8698SLemover    */
59f1fe8698SLemover  val sfence = DelayN(io.sfence, q.fenceDelay)
606d5ddbceSLemover  val csr = io.csr
61f1fe8698SLemover  val satp = DelayN(io.csr.satp, q.fenceDelay)
62d0de7e4aSpeixiaokun  val vsatp = DelayN(io.csr.vsatp, q.fenceDelay)
63d0de7e4aSpeixiaokun  val hgatp = DelayN(io.csr.hgatp, q.fenceDelay)
64d0de7e4aSpeixiaokun
65d0de7e4aSpeixiaokun  val flush_mmu = DelayN(sfence.valid || csr.satp.changed || csr.vsatp.changed || csr.hgatp.changed, q.fenceDelay)
66f1fe8698SLemover  val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe
67f1fe8698SLemover  val flush_pipe = io.flushPipe
68f1fe8698SLemover
6950c7aa78Speixiaokun  val isHyperInst = (0 until Width).map(i => ValidHold(req(i).fire && !req(i).bits.kill && req(i).bits.hyperinst, resp(i).fire, flush_pipe(i)))
7050c7aa78Speixiaokun  val onlyS2xlate = vsatp.mode === 0.U && hgatp.mode === 8.U
7150c7aa78Speixiaokun
72f1fe8698SLemover  // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush.
73f1fe8698SLemover  // because, csr will influence tlb behavior.
74a0301c0dSLemover  val ifecth = if (q.fetchi) true.B else false.B
75d0de7e4aSpeixiaokun  val mode_tmp = if (q.useDmode) csr.priv.dmode else csr.priv.imode
76d0de7e4aSpeixiaokun  val mode = (0 until Width).map(i => Mux(isHyperInst(i), csr.priv.spvp, mode_tmp))
77d0de7e4aSpeixiaokun  val virt = csr.priv.virt
78d0de7e4aSpeixiaokun  val sum = (0 until Width).map(i => Mux(virt || isHyperInst(i), io.csr.priv.vsum, io.csr.priv.sum))
79d0de7e4aSpeixiaokun  val mxr = (0 until Width).map(i => Mux(virt || isHyperInst(i), io.csr.priv.vmxr || io.csr.priv.mxr, io.csr.priv.mxr))
80d0de7e4aSpeixiaokun
816d5ddbceSLemover  // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux...
82d0de7e4aSpeixiaokun  val vmEnable = (0 until Width).map(i => if (EnbaleTlbDebug) (satp.mode === 8.U)
83d0de7e4aSpeixiaokun    else (satp.mode === 8.U) && (mode(i) < ModeM))
84d0de7e4aSpeixiaokun  val s2xlateEnable = (0 until Width).map(i => (isHyperInst(i) || virt) && (vsatp.mode === 8.U || hgatp.mode === 8.U) && (mode(i) < ModeM))
85d0de7e4aSpeixiaokun  val portTranslateEnable = (0 until Width).map(i => (vmEnable(i) || s2xlateEnable(i)) && RegNext(!req(i).bits.no_translate))
866d5ddbceSLemover
87f1fe8698SLemover  val req_in = req
88935edac4STang Haojin  val req_out = req.map(a => RegEnable(a.bits, a.fire))
89f1fe8698SLemover  val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i)))
906d5ddbceSLemover
91d61cd5eeSpeixiaokun  val refill = (0 until Width).map(i => ptw.resp.fire && !flush_mmu && (vmEnable(i) || ptw.resp.bits.s2xlate =/= noS2xlate))
92eb4bf3f2Speixiaokun  refill_to_mem := DontCare
9303efd994Shappy-lx  val entries = Module(new TlbStorageWrapper(Width, q, nRespDups))
94f1fe8698SLemover  entries.io.base_connect(sfence, csr, satp)
95f1fe8698SLemover  if (q.outReplace) { io.replace <> entries.io.replace }
966d5ddbceSLemover  for (i <- 0 until Width) {
97d0de7e4aSpeixiaokun    val s2xlate = Wire(UInt(2.W))
9882978df9Speixiaokun    s2xlate := MuxCase(noS2xlate, Seq(
99cca17e78Speixiaokun      (!(virt || req_in(i).bits.hyperinst)) -> noS2xlate,
100cca17e78Speixiaokun      (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
101cca17e78Speixiaokun      (vsatp.mode === 0.U) -> onlyStage2,
102cca17e78Speixiaokun      (hgatp.mode === 0.U) -> onlyStage1
10382978df9Speixiaokun    ))
104d0de7e4aSpeixiaokun    entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i, s2xlate)
105cca17e78Speixiaokun    entries.io.w_apply(refill(i), ptw.resp.bits)
1068744445eSMaxpicca-Li    resp(i).bits.debug.isFirstIssue := RegNext(req(i).bits.debug.isFirstIssue)
1078744445eSMaxpicca-Li    resp(i).bits.debug.robIdx := RegNext(req(i).bits.debug.robIdx)
108a0301c0dSLemover  }
109c3d5cfb3Speixiaokun  val need_gpa = RegInit(false.B)
110c3d5cfb3Speixiaokun  val need_gpa_vpn = Reg(UInt(vpnLen.W))
111c3d5cfb3Speixiaokun  val need_gpa_gvpn = Reg(UInt(vpnLen.W))
112c3d5cfb3Speixiaokun  val hasGpf = Wire(Vec(Width, Bool()))
113f1fe8698SLemover  // read TLB, get hit/miss, paddr, perm bits
114f1fe8698SLemover  val readResult = (0 until Width).map(TLBRead(_))
115f1fe8698SLemover  val hitVec = readResult.map(_._1)
116f1fe8698SLemover  val missVec = readResult.map(_._2)
117f1fe8698SLemover  val pmp_addr = readResult.map(_._3)
118f9ac118cSHaoyuan Feng  val perm = readResult.map(_._4)
119d0de7e4aSpeixiaokun  val g_perm = readResult.map(_._7)
120d0de7e4aSpeixiaokun  val s2xlate = readResult.map(_._8)
121f1fe8698SLemover  // check pmp use paddr (for timing optization, use pmp_addr here)
122f1fe8698SLemover  // check permisson
123f1fe8698SLemover  (0 until Width).foreach{i =>
124f1fe8698SLemover    pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i)
12503efd994Shappy-lx    for (d <- 0 until nRespDups) {
126d0de7e4aSpeixiaokun      perm_check(perm(i)(d), req_out(i).cmd, i, d, g_perm(i)(d), req_out(i).hlvx, s2xlate(i))
12703efd994Shappy-lx    }
128c3d5cfb3Speixiaokun    hasGpf(i) := resp(i).bits.excp(0).gpf.ld || resp(i).bits.excp(0).gpf.st || resp(i).bits.excp(0).gpf.instr
129f1fe8698SLemover  }
1306d5ddbceSLemover
131f1fe8698SLemover  // handle block or non-block io
132f1fe8698SLemover  // for non-block io, just return the above result, send miss to ptw
133f1fe8698SLemover  // for block io, hold the request, send miss to ptw,
134f1fe8698SLemover  //   when ptw back, return the result
135f1fe8698SLemover  (0 until Width) foreach {i =>
136f1fe8698SLemover    if (Block(i)) handle_block(i)
137f1fe8698SLemover    else handle_nonblock(i)
138f1fe8698SLemover  }
139f1fe8698SLemover  io.ptw.resp.ready := true.B
140a0301c0dSLemover
141f1fe8698SLemover  /************************  main body above | method/log/perf below ****************************/
142f1fe8698SLemover  def TLBRead(i: Int) = {
143d0de7e4aSpeixiaokun    val s2xlate = Wire(UInt(2.W))
14482978df9Speixiaokun    s2xlate := MuxCase(noS2xlate, Seq(
145cca17e78Speixiaokun      (!(virt || req_in(i).bits.hyperinst)) -> noS2xlate,
146cca17e78Speixiaokun      (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
147cca17e78Speixiaokun      (vsatp.mode === 0.U) -> onlyStage2,
148cca17e78Speixiaokun      (hgatp.mode === 0.U) -> onlyStage1
14982978df9Speixiaokun    ))
150c3d5cfb3Speixiaokun    val (e_hit, e_ppn, e_perm, e_super_hit, e_super_ppn, static_pm, e_g_perm, e_s2xlate) = entries.io.r_resp_apply(i)
151d0de7e4aSpeixiaokun    val (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr), s2xlate)
152292bea3fSWilliam Wang    val enable = portTranslateEnable(i)
153cb8f2f2aSLemover
154382a2ebdSpeixiaokun    val need_gpa_vpn_hit = RegNext(need_gpa_vpn === get_pn(req_in(i).bits.vaddr))
155c3d5cfb3Speixiaokun    when (ptw.resp.fire && need_gpa_vpn === ptw.resp.bits.getVpn) {
156c3d5cfb3Speixiaokun      need_gpa_gvpn := p_gvpn
157c3d5cfb3Speixiaokun    }
158c3d5cfb3Speixiaokun    when (hasGpf(i) && need_gpa === false.B) {
159c3d5cfb3Speixiaokun      need_gpa := true.B
160c3d5cfb3Speixiaokun      need_gpa_vpn := get_pn(req_in(i).bits.vaddr)
161c3d5cfb3Speixiaokun    }
162c3d5cfb3Speixiaokun    when (e_hit && need_gpa && need_gpa_vpn === get_pn(req_in(i).bits.vaddr)){
163c3d5cfb3Speixiaokun      need_gpa := false.B
164c3d5cfb3Speixiaokun    }
165c3d5cfb3Speixiaokun
166cb8f2f2aSLemover    val hit = e_hit || p_hit
16709e5afa7Speixiaokun    val miss = (!hit && enable) || hasGpf(i) && !(need_gpa && need_gpa_vpn_hit)
168f1fe8698SLemover    hit.suggestName(s"hit_read_${i}")
169f1fe8698SLemover    miss.suggestName(s"miss_read_${i}")
1706d5ddbceSLemover
171f1fe8698SLemover    val vaddr = SignExt(req_out(i).vaddr, PAddrBits)
172f1fe8698SLemover    resp(i).bits.miss := miss
173935edac4STang Haojin    resp(i).bits.ptwBack := ptw.resp.fire
1748744445eSMaxpicca-Li    resp(i).bits.memidx := RegNext(req_in(i).bits.memidx)
1756d5ddbceSLemover
17603efd994Shappy-lx    val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W))))
17703efd994Shappy-lx    val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
17882978df9Speixiaokun    val gvpn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(vpnLen.W))))
179d0de7e4aSpeixiaokun    val g_perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
18050c7aa78Speixiaokun    val r_s2xlate = WireInit(VecInit(Seq.fill(nRespDups)(0.U(2.W))))
18103efd994Shappy-lx    for (d <- 0 until nRespDups) {
18203efd994Shappy-lx      ppn(d) := Mux(p_hit, p_ppn, e_ppn(d))
18303efd994Shappy-lx      perm(d) := Mux(p_hit, p_perm, e_perm(d))
184c3d5cfb3Speixiaokun      gvpn(d) :=  need_gpa_gvpn
185d0de7e4aSpeixiaokun      g_perm(d) := Mux(p_hit, p_g_perm, e_g_perm(d))
18650c7aa78Speixiaokun      r_s2xlate(d) := Mux(p_hit, p_s2xlate, e_s2xlate(d))
18703efd994Shappy-lx      val paddr = Cat(ppn(d), get_off(req_out(i).vaddr))
188d0de7e4aSpeixiaokun      val gpaddr = Cat(gvpn(d), get_off(req_out(i).vaddr))
189292bea3fSWilliam Wang      resp(i).bits.paddr(d) := Mux(enable, paddr, vaddr)
19050c7aa78Speixiaokun      resp(i).bits.gpaddr(d) := Mux(r_s2xlate(d) === onlyStage2, vaddr, gpaddr)
19103efd994Shappy-lx    }
19203efd994Shappy-lx
19303efd994Shappy-lx    XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n")
19403efd994Shappy-lx
195f9ac118cSHaoyuan Feng    val pmp_paddr = resp(i).bits.paddr(0)
196f1fe8698SLemover
197c3d5cfb3Speixiaokun    (hit, miss, pmp_paddr, perm, g_perm, s2xlate)
198f1fe8698SLemover  }
199f1fe8698SLemover
200f1fe8698SLemover  def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = {
201f1fe8698SLemover    pmp(idx).valid := resp(idx).valid
202f1fe8698SLemover    pmp(idx).bits.addr := addr
203f1fe8698SLemover    pmp(idx).bits.size := size
204f1fe8698SLemover    pmp(idx).bits.cmd := cmd
205f1fe8698SLemover  }
206f1fe8698SLemover
207d0de7e4aSpeixiaokun  def perm_check(perm: TlbPermBundle, cmd: UInt, idx: Int, nDups: Int, g_perm: TlbPermBundle, hlvx: Bool, s2xlate: UInt) = {
2085b7ef044SLemover    // for timing optimization, pmp check is divided into dynamic and static
2095b7ef044SLemover    // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done
2105b7ef044SLemover    // static: 4K pages (or sram entries) -> check pmp with pre-checked results
211c3d5cfb3Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
212*07f77bf0Speixiaokun    val onlyS2 = s2xlate === onlyStage2
213d0de7e4aSpeixiaokun    val af = perm.af || (hasS2xlate && g_perm.af)
214d0de7e4aSpeixiaokun
215d0de7e4aSpeixiaokun    // Stage 1 perm check
216382a2ebdSpeixiaokun    val pf = perm.pf || (hlvx && !perm.x)
217f1fe8698SLemover    val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception
218f1fe8698SLemover    val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception
219f1fe8698SLemover    val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception
220d0de7e4aSpeixiaokun    val modeCheck = !(mode(idx) === ModeU && !perm.u || mode(idx) === ModeS && perm.u && (!sum(idx) || ifecth))
221d0de7e4aSpeixiaokun    val ldPermFail = !(modeCheck && (perm.r || mxr(idx) && perm.x))
222a79fef67Swakafa    val stPermFail = !(modeCheck && perm.w)
223a79fef67Swakafa    val instrPermFail = !(modeCheck && perm.x)
224f1fe8698SLemover    val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
225f1fe8698SLemover    val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
226f1fe8698SLemover    val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd)
227d0de7e4aSpeixiaokun    val s1_valid = portTranslateEnable(idx) && !onlyS2
228d0de7e4aSpeixiaokun
229d0de7e4aSpeixiaokun    // Stage 2 perm check
230382a2ebdSpeixiaokun    val gpf = g_perm.pf || (hlvx && !g_perm.x)
231d0de7e4aSpeixiaokun    val g_ldUpdate = !g_perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd)
232d0de7e4aSpeixiaokun    val g_stUpdate = (!g_perm.a || !g_perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
233d0de7e4aSpeixiaokun    val g_instrUpdate = !g_perm.a && TlbCmd.isExec(cmd)
234d0de7e4aSpeixiaokun    val g_ldPermFail = !(g_perm.r || io.csr.priv.mxr && g_perm.x)
235d0de7e4aSpeixiaokun    val g_stPermFail = !g_perm.w
236d0de7e4aSpeixiaokun    val g_instrPermFail = !g_perm.x
237d0de7e4aSpeixiaokun    val ldGpf = (g_ldPermFail || gpf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
238d0de7e4aSpeixiaokun    val stGpf = (g_stPermFail || gpf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
239d0de7e4aSpeixiaokun    val instrGpf = (g_instrPermFail || gpf) && TlbCmd.isExec(cmd)
240d0de7e4aSpeixiaokun    val s2_valid = hasS2xlate
241d0de7e4aSpeixiaokun
242d0de7e4aSpeixiaokun    val fault_valid = s1_valid || s2_valid
243d0de7e4aSpeixiaokun
244d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && s1_valid && !af
245d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && s1_valid && !af
246d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && s1_valid && !af
247b6982e83SLemover    // NOTE: pf need && with !af, page fault has higher priority than access fault
248b6982e83SLemover    // but ptw may also have access fault, then af happens, the translation is wrong.
249b6982e83SLemover    // In this case, pf has lower priority than af
2506d5ddbceSLemover
251d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).gpf.ld := (ldGpf || g_ldUpdate) && s2_valid && !af
252d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).gpf.st := (stGpf || g_stUpdate) && s2_valid && !af
253d0de7e4aSpeixiaokun    resp(idx).bits.excp(nDups).gpf.instr := (instrGpf || g_instrUpdate) && s2_valid && !af
254d0de7e4aSpeixiaokun
255f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.ld    := af && TlbCmd.isRead(cmd) && fault_valid
256f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.st    := af && TlbCmd.isWrite(cmd) && fault_valid
257f9ac118cSHaoyuan Feng    resp(idx).bits.excp(nDups).af.instr := af && TlbCmd.isExec(cmd) && fault_valid
258d0de7e4aSpeixiaokun
259d0de7e4aSpeixiaokun
2606d5ddbceSLemover  }
2616d5ddbceSLemover
262f1fe8698SLemover  def handle_nonblock(idx: Int): Unit = {
263f1fe8698SLemover    io.requestor(idx).resp.valid := req_out_v(idx)
264f1fe8698SLemover    io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true
2659930e66fSLemover    XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B")
266cb8f2f2aSLemover
267c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
268d0de7e4aSpeixiaokun    val req_s2xlate = Wire(UInt(2.W))
26982978df9Speixiaokun    req_s2xlate := MuxCase(noS2xlate, Seq(
270cca17e78Speixiaokun      (!(virt || req_in(idx).bits.hyperinst)) -> noS2xlate,
271cca17e78Speixiaokun      (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
272cca17e78Speixiaokun      (vsatp.mode === 0.U) -> onlyStage2,
273c3d5cfb3Speixiaokun      (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
27482978df9Speixiaokun    ))
27582978df9Speixiaokun    val ptw_s2xlate = ptw.resp.bits.s2xlate =/= noS2xlate
27682978df9Speixiaokun    val onlyS2 = ptw_s2xlate === onlyStage2
27782978df9Speixiaokun    val ptw_s1_hit = ptw.resp.bits.s1.hit(get_pn(req_out(idx).vaddr), Mux(ptw_s2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, true, false, ptw_s2xlate)
278d0de7e4aSpeixiaokun    val ptw_s2_hit = ptw.resp.bits.s2.hit(get_pn(req_out(idx).vaddr), io.csr.hgatp.asid)
279d0de7e4aSpeixiaokun    val ptw_just_back = ptw.resp.fire && req_s2xlate === ptw_s2xlate && Mux(onlyS2, ptw_s2_hit, ptw_s1_hit)
280185e6164SHaoyuan Feng    val ptw_already_back = RegNext(ptw.resp.fire) && RegNext(ptw.resp.bits).hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true)
281c3d5cfb3Speixiaokun    io.ptw.req(idx).valid := req_out_v(idx) && (missVec(idx)) && !(ptw_just_back || ptw_already_back) // TODO: remove the regnext, timing
282185e6164SHaoyuan Feng    io.tlbreplay(idx) := req_out_v(idx) && missVec(idx) && (ptw_just_back || ptw_already_back)
283185e6164SHaoyuan Feng    when (io.requestor(idx).req_kill && RegNext(io.requestor(idx).req.fire)) {
284c3b763d0SYinan Xu      io.ptw.req(idx).valid := false.B
285185e6164SHaoyuan Feng      io.tlbreplay(idx) := true.B
286c3b763d0SYinan Xu    }
287185e6164SHaoyuan Feng    io.ptw.req(idx).bits.vpn := get_pn(req_out(idx).vaddr)
288d0de7e4aSpeixiaokun    io.ptw.req(idx).bits.s2xlate := RegNext(req_s2xlate)
289185e6164SHaoyuan Feng    io.ptw.req(idx).bits.memidx := req_out(idx).memidx
290149086eaSLemover  }
291a0301c0dSLemover
292f1fe8698SLemover  def handle_block(idx: Int): Unit = {
293f1fe8698SLemover    // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid
294935edac4STang Haojin    io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire
295f1fe8698SLemover    // req_out_v for if there is a request, may long latency, fixme
296f1fe8698SLemover
297f1fe8698SLemover    // miss request entries
298c3d5cfb3Speixiaokun    val req_need_gpa = hasGpf(idx)
299f1fe8698SLemover    val miss_req_vpn = get_pn(req_out(idx).vaddr)
3008744445eSMaxpicca-Li    val miss_req_memidx = req_out(idx).memidx
301d0de7e4aSpeixiaokun    val miss_req_s2xlate = Wire(UInt(2.W))
30282978df9Speixiaokun    miss_req_s2xlate := MuxCase(noS2xlate, Seq(
303cca17e78Speixiaokun      (!(virt || req_in(idx).bits.hyperinst)) -> noS2xlate,
304cca17e78Speixiaokun      (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
305cca17e78Speixiaokun      (vsatp.mode === 0.U) -> onlyStage2,
306c3d5cfb3Speixiaokun      (hgatp.mode === 0.U || req_need_gpa) -> onlyStage1
30782978df9Speixiaokun    ))
308c3d5cfb3Speixiaokun    val miss_req_s2xlate_reg = RegEnable(miss_req_s2xlate, io.ptw.req(idx).fire())
309c3d5cfb3Speixiaokun    val hasS2xlate = miss_req_s2xlate_reg =/= noS2xlate
310c3d5cfb3Speixiaokun    val onlyS2 = miss_req_s2xlate_reg === onlyStage2
31182978df9Speixiaokun    val hit_s1 = io.ptw.resp.bits.s1.hit(miss_req_vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, allType = true, false, hasS2xlate)
312d0de7e4aSpeixiaokun    val hit_s2 = io.ptw.resp.bits.s2.hit(miss_req_vpn, io.csr.hgatp.asid)
313c3d5cfb3Speixiaokun    val hit = Mux(onlyS2, hit_s2, hit_s1) && io.ptw.resp.valid && miss_req_s2xlate_reg === io.ptw.resp.bits.s2xlate
314f1fe8698SLemover
315f1fe8698SLemover    val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B)
316f1fe8698SLemover    val miss_wire = new_coming && missVec(idx)
317935edac4STang Haojin    val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire, flush_pipe(idx))
318f1fe8698SLemover    val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe),
319935edac4STang Haojin      io.ptw.req(idx).fire || resp(idx).fire, flush_pipe(idx))
320f1fe8698SLemover
321f1fe8698SLemover    // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu
322292bea3fSWilliam Wang    resp(idx).valid := req_out_v(idx) && !(miss_v && portTranslateEnable(idx))
323935edac4STang Haojin    when (io.ptw.resp.fire && hit && req_out_v(idx) && portTranslateEnable(idx)) {
324d0de7e4aSpeixiaokun      val stage1 = io.ptw.resp.bits.s1
325d0de7e4aSpeixiaokun      val stage2 = io.ptw.resp.bits.s2
326d0de7e4aSpeixiaokun      val s2xlate = io.ptw.resp.bits.s2xlate
327f1fe8698SLemover      resp(idx).valid := true.B
328c3d5cfb3Speixiaokun      resp(idx).bits.miss := false.B
329d0de7e4aSpeixiaokun      val s1_paddr = Cat(stage1.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
33082978df9Speixiaokun      val s2_paddr = Cat(stage2.genPPNS2(), get_off(req_out(idx).vaddr))
33103efd994Shappy-lx      for (d <- 0 until nRespDups) {
33282978df9Speixiaokun        resp(idx).bits.paddr(d) := Mux(s2xlate =/= noS2xlate, s2_paddr, s1_paddr)
333d0de7e4aSpeixiaokun        resp(idx).bits.gpaddr(d) := s1_paddr
334cca17e78Speixiaokun        perm_check(stage1, req_out(idx).cmd, idx, d, stage2, req_out(idx).hlvx, s2xlate)
33503efd994Shappy-lx      }
33603efd994Shappy-lx      pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx)
337f1fe8698SLemover
338f1fe8698SLemover      // NOTE: the unfiltered req would be handled by Repeater
339f1fe8698SLemover    }
340f1fe8698SLemover    assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must")
341f1fe8698SLemover    assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v")
342f1fe8698SLemover
343f1fe8698SLemover    val ptw_req = io.ptw.req(idx)
344f1fe8698SLemover    ptw_req.valid := miss_req_v
345f1fe8698SLemover    ptw_req.bits.vpn := miss_req_vpn
346d0de7e4aSpeixiaokun    ptw_req.bits.s2xlate := miss_req_s2xlate
3478744445eSMaxpicca-Li    ptw_req.bits.memidx := miss_req_memidx
348f1fe8698SLemover
349185e6164SHaoyuan Feng    io.tlbreplay(idx) := false.B
350185e6164SHaoyuan Feng
351f1fe8698SLemover    // NOTE: when flush pipe, tlb should abandon last req
352f1fe8698SLemover    // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp
353f1fe8698SLemover    // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it.
354f1fe8698SLemover    if (!q.outsideRecvFlush) {
355292bea3fSWilliam Wang      when (req_out_v(idx) && flush_pipe(idx) && portTranslateEnable(idx)) {
356f1fe8698SLemover        resp(idx).valid := true.B
35703efd994Shappy-lx        for (d <- 0 until nRespDups) {
35803efd994Shappy-lx          resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr
35903efd994Shappy-lx          resp(idx).bits.excp(d).pf.st := true.B
36003efd994Shappy-lx          resp(idx).bits.excp(d).pf.instr := true.B
36103efd994Shappy-lx        }
362f1fe8698SLemover      }
363f1fe8698SLemover    }
364f1fe8698SLemover  }
365cb8f2f2aSLemover
366cb8f2f2aSLemover  // when ptw resp, tlb at refill_idx maybe set to miss by force.
367cb8f2f2aSLemover  // Bypass ptw resp to check.
368d0de7e4aSpeixiaokun  def ptw_resp_bypass(vpn: UInt, s2xlate: UInt) = {
369cca17e78Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
370cca17e78Speixiaokun    val onlyS2 = s2xlate === onlyStage2
371c3d5cfb3Speixiaokun    val onlyS1 = s2xlate === onlyStage1
372d0de7e4aSpeixiaokun    val s2xlate_hit = s2xlate === ptw.resp.bits.s2xlate
373d0de7e4aSpeixiaokun    val normal_hit = ptw.resp.bits.s1.hit(vpn, Mux(hasS2xlate, io.csr.vsatp.asid, io.csr.satp.asid), io.csr.hgatp.asid, true, false, hasS2xlate)
374d0de7e4aSpeixiaokun    val onlyS2_hit = ptw.resp.bits.s2.hit(vpn, io.csr.hgatp.asid)
375d0de7e4aSpeixiaokun    val p_hit = RegNext(Mux(onlyS2, onlyS2_hit, normal_hit) && io.ptw.resp.fire && s2xlate_hit)
376d0de7e4aSpeixiaokun    val ppn_s1 = ptw.resp.bits.s1.genPPN(vpn)
377d0de7e4aSpeixiaokun    val ppn_s2 = ptw.resp.bits.s2.genPPNS2()
378d0de7e4aSpeixiaokun    val p_ppn = RegEnable(Mux(hasS2xlate, ppn_s2, ppn_s1), io.ptw.resp.fire)
379d0de7e4aSpeixiaokun    val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits.s1), io.ptw.resp.fire)
380c3d5cfb3Speixiaokun    val p_gvpn = RegEnable(Mux(onlyS1, Cat(ptw.resp.bits.s1.entry.tag, ptw.resp.bits.s1.ppn_low(OHToUInt(ptw.resp.bits.s1.pteidx))), ptw.resp.bits.s2.entry.tag), io.ptw.resp.fire)
381d0de7e4aSpeixiaokun    val p_g_perm = RegEnable(hptwresp_to_tlbperm(ptw.resp.bits.s2), io.ptw.resp.fire)
382d0de7e4aSpeixiaokun    val p_s2xlate = RegEnable(ptw.resp.bits.s2xlate, io.ptw.resp.fire)
383d0de7e4aSpeixiaokun    (p_hit, p_ppn, p_perm, p_gvpn, p_g_perm, p_s2xlate)
384cb8f2f2aSLemover  }
385cb8f2f2aSLemover
386f1fe8698SLemover  // assert
387f1fe8698SLemover  for(i <- 0 until Width) {
388f1fe8698SLemover    TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.")
389149086eaSLemover  }
390a0301c0dSLemover
391f1fe8698SLemover  // perf event
392935edac4STang Haojin  val result_ok = req_in.map(a => RegNext(a.fire))
393f1fe8698SLemover  val perfEvents =
394f1fe8698SLemover    Seq(
395935edac4STang Haojin      ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire else portTranslateEnable(i) && result_ok(i) })),
396935edac4STang Haojin      ("miss  ", PopCount((0 until Width).map{i => if (Block(i)) portTranslateEnable(i) && result_ok(i) && missVec(i) else ptw.req(i).fire })),
397a0301c0dSLemover    )
398f1fe8698SLemover  generatePerfEvent()
399a0301c0dSLemover
400f1fe8698SLemover  // perf log
4016d5ddbceSLemover  for (i <- 0 until Width) {
402f1fe8698SLemover    if (Block(i)) {
403292bea3fSWilliam Wang      XSPerfAccumulate(s"access${i}",result_ok(i) && portTranslateEnable(i))
404f1fe8698SLemover      XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i))
4056d5ddbceSLemover    } else {
406292bea3fSWilliam Wang      XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && RegNext(req(i).bits.debug.isFirstIssue))
407292bea3fSWilliam Wang      XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i))
408292bea3fSWilliam Wang      XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue))
409292bea3fSWilliam Wang      XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && portTranslateEnable(i) && missVec(i))
410a0301c0dSLemover    }
4116d5ddbceSLemover  }
412935edac4STang Haojin  XSPerfAccumulate("ptw_resp_count", ptw.resp.fire)
413cca17e78Speixiaokun  XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire && ptw.resp.bits.s1.pf)
4146d5ddbceSLemover
4156d5ddbceSLemover  // Log
4166d5ddbceSLemover  for(i <- 0 until Width) {
4176d5ddbceSLemover    XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n")
4186d5ddbceSLemover    XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n")
4196d5ddbceSLemover  }
4206d5ddbceSLemover
421f1fe8698SLemover  XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n")
422f1fe8698SLemover  XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n")
4236d5ddbceSLemover  for (i <- ptw.req.indices) {
424935edac4STang Haojin    XSDebug(ptw.req(i).fire, p"L2TLB req:${ptw.req(i).bits}\n")
4256d5ddbceSLemover  }
42692e3bfefSLemover  XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n")
4276d5ddbceSLemover
428f9ac118cSHaoyuan Feng  println(s"${q.name}: page: ${q.NWays} ${q.Associative} ${q.Replacer.get}")
429a0301c0dSLemover
4305ab1b84dSHaoyuan Feng  if (env.EnableDifftest) {
4315ab1b84dSHaoyuan Feng    for (i <- 0 until Width) {
4325ab1b84dSHaoyuan Feng      val pf = io.requestor(i).resp.bits.excp(0).pf.instr || io.requestor(i).resp.bits.excp(0).pf.st || io.requestor(i).resp.bits.excp(0).pf.ld
433d0de7e4aSpeixiaokun      val gpf = io.requestor(i).resp.bits.excp(0).gpf.instr || io.requestor(i).resp.bits.excp(0).gpf.st || io.requestor(i).resp.bits.excp(0).gpf.ld
4345ab1b84dSHaoyuan Feng      val af = io.requestor(i).resp.bits.excp(0).af.instr || io.requestor(i).resp.bits.excp(0).af.st || io.requestor(i).resp.bits.excp(0).af.ld
4357d45a146SYinan Xu      val difftest = DifftestModule(new DiffL1TLBEvent)
436254e4960SHaoyuan Feng      difftest.coreid := io.hartId
437d0de7e4aSpeixiaokun      difftest.valid := RegNext(io.requestor(i).req.fire) && !io.requestor(i).req_kill && io.requestor(i).resp.fire && !io.requestor(i).resp.bits.miss && !pf && !af && !gpf && portTranslateEnable(i)
4387d45a146SYinan Xu      if (!Seq("itlb", "ldtlb", "sttlb").contains(q.name)) {
4397d45a146SYinan Xu        difftest.valid := false.B
4407d45a146SYinan Xu      }
4417d45a146SYinan Xu      difftest.index := TLBDiffId(p(XSCoreParamsKey).HartId).U
442d0de7e4aSpeixiaokun      difftest.satp := io.csr.satp
4437d45a146SYinan Xu      difftest.vpn := RegNext(get_pn(req_in(i).bits.vaddr))
4447d45a146SYinan Xu      difftest.ppn := get_pn(io.requestor(i).resp.bits.paddr(0))
44587d0ba30Speixiaokun      difftest.satp := Cat(io.csr.satp.mode, io.csr.satp.asid, io.csr.satp.ppn)
44687d0ba30Speixiaokun      difftest.vsatp := Cat(io.csr.vsatp.mode, io.csr.vsatp.asid, io.csr.vsatp.ppn)
44787d0ba30Speixiaokun      difftest.hgatp := Cat(io.csr.hgatp.mode, io.csr.hgatp.asid, io.csr.hgatp.ppn)
448d0de7e4aSpeixiaokun      val s2xlate = Wire(UInt(2.W))
44982978df9Speixiaokun      s2xlate := MuxCase(noS2xlate, Seq(
450cca17e78Speixiaokun        (!(virt || req_in(i).bits.hyperinst)) -> noS2xlate,
451cca17e78Speixiaokun        (vsatp.mode =/= 0.U && hgatp.mode =/= 0.U) -> allStage,
452cca17e78Speixiaokun        (vsatp.mode === 0.U) -> onlyStage2,
453c3d5cfb3Speixiaokun        (hgatp.mode === 0.U) -> onlyStage1
45482978df9Speixiaokun      ))
45587d0ba30Speixiaokun      difftest.s2xlate := s2xlate
4567d45a146SYinan Xu    }
4575ab1b84dSHaoyuan Feng  }
4585ab1b84dSHaoyuan Feng}
4595ab1b84dSHaoyuan Feng
4607d45a146SYinan Xuobject TLBDiffId {
4617d45a146SYinan Xu  var i: Int = 0
4627d45a146SYinan Xu  var lastHartId: Int = -1
4637d45a146SYinan Xu  def apply(hartId: Int): Int = {
4647d45a146SYinan Xu    if (lastHartId != hartId) {
4657d45a146SYinan Xu      i = 0
4667d45a146SYinan Xu      lastHartId = hartId
4677d45a146SYinan Xu    }
4687d45a146SYinan Xu    i += 1
4697d45a146SYinan Xu    i - 1
4707d45a146SYinan Xu  }
471f1fe8698SLemover}
4721ca0e4f3SYinan Xu
47303efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q)
47403efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q)
4756d5ddbceSLemover
476a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule {
477a0301c0dSLemover  val io = IO(new TlbReplaceIO(Width, q))
478a0301c0dSLemover
479f9ac118cSHaoyuan Feng  if (q.Associative == "fa") {
480f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NWays)
481f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.touch_ways))
482f9ac118cSHaoyuan Feng    io.page.refillIdx := re.way
483a0301c0dSLemover  } else { // set-acco && plru
484f9ac118cSHaoyuan Feng    val re = ReplacementPolicy.fromString(q.Replacer, q.NSets, q.NWays)
485f9ac118cSHaoyuan Feng    re.access(io.page.access.map(_.sets), io.page.access.map(_.touch_ways))
486f9ac118cSHaoyuan Feng    io.page.refillIdx := { if (q.NWays == 1) 0.U else re.way(io.page.chosen_set) }
487a0301c0dSLemover  }
488a0301c0dSLemover}
489