xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/TLB.scala (revision 03efd9945ca77a410592a5d8edaa320424f44072)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
9f1fe8698SLemover
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters
206d5ddbceSLemoverimport chisel3._
21a0301c0dSLemoverimport chisel3.internal.naming.chiselName
226d5ddbceSLemoverimport chisel3.util._
23a0301c0dSLemoverimport freechips.rocketchip.util.SRAMAnnotation
246d5ddbceSLemoverimport xiangshan._
256d5ddbceSLemoverimport utils._
26f1fe8698SLemoverimport xiangshan.backend.fu.{PMPChecker, PMPReqBundle, PMPConfig => XSPMPConfig}
279aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
286d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
29f1fe8698SLemoverimport firrtl.FirrtlProtos.Firrtl.Module.ExternalModule.Parameter
30f1fe8698SLemoverimport freechips.rocketchip.rocket.PMPConfig
316d5ddbceSLemover
32f1fe8698SLemover/** TLB module
33f1fe8698SLemover  * support block request and non-block request io at the same time
34f1fe8698SLemover  * return paddr at next cycle, then go for pmp/pma check
35f1fe8698SLemover  * @param Width: The number of requestors
36f1fe8698SLemover  * @param Block: Blocked or not for each requestor ports
37f1fe8698SLemover  * @param q: TLB Parameters, like entry number, each TLB has its own parameters
38f1fe8698SLemover  * @param p: XiangShan Paramemters, like XLEN
39f1fe8698SLemover  */
40a0301c0dSLemover
41a0301c0dSLemover@chiselName
42*03efd994Shappy-lxclass TLB(Width: Int, nRespDups: Int = 1, Block: Seq[Boolean], q: TLBParameters)(implicit p: Parameters) extends TlbModule
43f1fe8698SLemover  with HasCSRConst
44f1fe8698SLemover  with HasPerfEvents
45f1fe8698SLemover{
46*03efd994Shappy-lx  val io = IO(new TlbIO(Width, nRespDups, q))
47a0301c0dSLemover
486d5ddbceSLemover  val req = io.requestor.map(_.req)
496d5ddbceSLemover  val resp = io.requestor.map(_.resp)
506d5ddbceSLemover  val ptw = io.ptw
51b6982e83SLemover  val pmp = io.pmp
526d5ddbceSLemover
53f1fe8698SLemover  /** Sfence.vma & Svinval
54f1fe8698SLemover    * Sfence.vma will 1. flush old entries 2. flush inflight 3. flush pipe
55f1fe8698SLemover    * Svinval will 1. flush old entries 2. flush inflight
56f1fe8698SLemover    * So, Svinval will not flush pipe, which means
57f1fe8698SLemover    * it should not drop reqs from pipe and should return right resp
58f1fe8698SLemover    */
59f1fe8698SLemover  val sfence = DelayN(io.sfence, q.fenceDelay)
606d5ddbceSLemover  val csr = io.csr
61f1fe8698SLemover  val satp = DelayN(io.csr.satp, q.fenceDelay)
62f1fe8698SLemover  val flush_mmu = DelayN(sfence.valid || csr.satp.changed, q.fenceDelay)
63f1fe8698SLemover  val mmu_flush_pipe = DelayN(sfence.valid && sfence.bits.flushPipe, q.fenceDelay) // for svinval, won't flush pipe
64f1fe8698SLemover  val flush_pipe = io.flushPipe
65f1fe8698SLemover
66f1fe8698SLemover  // ATTENTION: csr and flush from backend are delayed. csr should not be later than flush.
67f1fe8698SLemover  // because, csr will influence tlb behavior.
68a0301c0dSLemover  val ifecth = if (q.fetchi) true.B else false.B
69f1fe8698SLemover  val mode = if (q.useDmode) csr.priv.dmode else csr.priv.imode
706d5ddbceSLemover  // val vmEnable = satp.mode === 8.U // && (mode < ModeM) // FIXME: fix me when boot xv6/linux...
716d5ddbceSLemover  val vmEnable = if (EnbaleTlbDebug) (satp.mode === 8.U)
726d5ddbceSLemover    else (satp.mode === 8.U && (mode < ModeM))
736d5ddbceSLemover
74f1fe8698SLemover  val req_in = req
75f1fe8698SLemover  val req_out = req.map(a => RegEnable(a.bits, a.fire()))
76f1fe8698SLemover  val req_out_v = (0 until Width).map(i => ValidHold(req_in(i).fire && !req_in(i).bits.kill, resp(i).fire, flush_pipe(i)))
776d5ddbceSLemover
78f1fe8698SLemover  val refill = ptw.resp.fire() && !flush_mmu && vmEnable
79*03efd994Shappy-lx  val entries = Module(new TlbStorageWrapper(Width, q, nRespDups))
80f1fe8698SLemover  entries.io.base_connect(sfence, csr, satp)
81f1fe8698SLemover  if (q.outReplace) { io.replace <> entries.io.replace }
826d5ddbceSLemover  for (i <- 0 until Width) {
83f1fe8698SLemover    entries.io.r_req_apply(io.requestor(i).req.valid, get_pn(req_in(i).bits.vaddr), i)
84f1fe8698SLemover    entries.io.w_apply(refill, ptw.resp.bits, io.ptw_replenish)
85a0301c0dSLemover  }
866d5ddbceSLemover
87f1fe8698SLemover  // read TLB, get hit/miss, paddr, perm bits
88f1fe8698SLemover  val readResult = (0 until Width).map(TLBRead(_))
89f1fe8698SLemover  val hitVec = readResult.map(_._1)
90f1fe8698SLemover  val missVec = readResult.map(_._2)
91f1fe8698SLemover  val pmp_addr = readResult.map(_._3)
92f1fe8698SLemover  val static_pm = readResult.map(_._4)
93f1fe8698SLemover  val static_pm_v = readResult.map(_._5)
94f1fe8698SLemover  val perm = readResult.map(_._6)
95149086eaSLemover
96f1fe8698SLemover  // check pmp use paddr (for timing optization, use pmp_addr here)
97f1fe8698SLemover  // check permisson
98f1fe8698SLemover  (0 until Width).foreach{i =>
99f1fe8698SLemover    pmp_check(pmp_addr(i), req_out(i).size, req_out(i).cmd, i)
100*03efd994Shappy-lx    for (d <- 0 until nRespDups) {
101*03efd994Shappy-lx      perm_check(perm(i)(d), req_out(i).cmd, static_pm(i), static_pm_v(i), i, d)
102*03efd994Shappy-lx    }
103f1fe8698SLemover  }
1046d5ddbceSLemover
105f1fe8698SLemover  // handle block or non-block io
106f1fe8698SLemover  // for non-block io, just return the above result, send miss to ptw
107f1fe8698SLemover  // for block io, hold the request, send miss to ptw,
108f1fe8698SLemover  //   when ptw back, return the result
109f1fe8698SLemover  (0 until Width) foreach {i =>
110f1fe8698SLemover    if (Block(i)) handle_block(i)
111f1fe8698SLemover    else handle_nonblock(i)
112f1fe8698SLemover  }
113f1fe8698SLemover  io.ptw.resp.ready := true.B
114a0301c0dSLemover
115f1fe8698SLemover  /************************  main body above | method/log/perf below ****************************/
116f1fe8698SLemover  def TLBRead(i: Int) = {
117cb8f2f2aSLemover    val (e_hit, e_ppn, e_perm, e_super_hit, e_super_ppn, static_pm) = entries.io.r_resp_apply(i)
118cb8f2f2aSLemover    val (p_hit, p_ppn, p_perm) = ptw_resp_bypass(get_pn(req_in(i).bits.vaddr))
119cb8f2f2aSLemover
120cb8f2f2aSLemover    val hit = e_hit || p_hit
121a0301c0dSLemover    val miss = !hit && vmEnable
122cb8f2f2aSLemover    val fast_miss = !(e_super_hit || p_hit) && vmEnable
123f1fe8698SLemover    hit.suggestName(s"hit_read_${i}")
124f1fe8698SLemover    miss.suggestName(s"miss_read_${i}")
1256d5ddbceSLemover
126f1fe8698SLemover    val vaddr = SignExt(req_out(i).vaddr, PAddrBits)
127f1fe8698SLemover    resp(i).bits.miss := miss
128e05a24abSLemover    resp(i).bits.fast_miss := fast_miss
129e05a24abSLemover    resp(i).bits.ptwBack := ptw.resp.fire()
1306d5ddbceSLemover
131*03efd994Shappy-lx    val ppn = WireInit(VecInit(Seq.fill(nRespDups)(0.U(ppnLen.W))))
132*03efd994Shappy-lx    val perm = WireInit(VecInit(Seq.fill(nRespDups)(0.U.asTypeOf(new TlbPermBundle))))
133*03efd994Shappy-lx
134*03efd994Shappy-lx    for (d <- 0 until nRespDups) {
135*03efd994Shappy-lx      ppn(d) := Mux(p_hit, p_ppn, e_ppn(d))
136*03efd994Shappy-lx      perm(d) := Mux(p_hit, p_perm, e_perm(d))
137*03efd994Shappy-lx
138*03efd994Shappy-lx      val paddr = Cat(ppn(d), get_off(req_out(i).vaddr))
139*03efd994Shappy-lx      resp(i).bits.paddr(d) := Mux(vmEnable, paddr, vaddr)
140*03efd994Shappy-lx    }
141*03efd994Shappy-lx
142*03efd994Shappy-lx    XSDebug(req_out_v(i), p"(${i.U}) hit:${hit} miss:${miss} ppn:${Hexadecimal(ppn(0))} perm:${perm(0)}\n")
143*03efd994Shappy-lx
144cb8f2f2aSLemover    val pmp_paddr = Mux(vmEnable, Cat(Mux(p_hit, p_ppn, e_super_ppn), get_off(req_out(i).vaddr)), vaddr)
145f1fe8698SLemover    // pmp_paddr seems same to paddr functionally. It abandons normal_ppn for timing optimization.
146cb8f2f2aSLemover    // val pmp_paddr = Mux(vmEnable, paddr, vaddr)
147cb8f2f2aSLemover    val static_pm_valid = !(e_super_hit || p_hit) && vmEnable && q.partialStaticPMP.B
148f1fe8698SLemover
149f1fe8698SLemover    (hit, miss, pmp_paddr, static_pm, static_pm_valid, perm)
150f1fe8698SLemover  }
151f1fe8698SLemover
152f1fe8698SLemover  def pmp_check(addr: UInt, size: UInt, cmd: UInt, idx: Int): Unit = {
153f1fe8698SLemover    pmp(idx).valid := resp(idx).valid
154f1fe8698SLemover    pmp(idx).bits.addr := addr
155f1fe8698SLemover    pmp(idx).bits.size := size
156f1fe8698SLemover    pmp(idx).bits.cmd := cmd
157f1fe8698SLemover  }
158f1fe8698SLemover
159*03efd994Shappy-lx  def perm_check(perm: TlbPermBundle, cmd: UInt, spm: TlbPMBundle, spm_v: Bool, idx: Int, nDups: Int) = {
1605b7ef044SLemover    // for timing optimization, pmp check is divided into dynamic and static
1615b7ef044SLemover    // dynamic: superpage (or full-connected reg entries) -> check pmp when translation done
1625b7ef044SLemover    // static: 4K pages (or sram entries) -> check pmp with pre-checked results
163f1fe8698SLemover    val af = perm.af
164f1fe8698SLemover    val pf = perm.pf
165f1fe8698SLemover    val ldUpdate = !perm.a && TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd) // update A/D through exception
166f1fe8698SLemover    val stUpdate = (!perm.a || !perm.d) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd)) // update A/D through exception
167f1fe8698SLemover    val instrUpdate = !perm.a && TlbCmd.isExec(cmd) // update A/D through exception
168f1fe8698SLemover    val modeCheck = !(mode === ModeU && !perm.u || mode === ModeS && perm.u && (!io.csr.priv.sum || ifecth))
169f1fe8698SLemover    val ldPermFail = !(modeCheck && (perm.r || io.csr.priv.mxr && perm.x))
170a79fef67Swakafa    val stPermFail = !(modeCheck && perm.w)
171a79fef67Swakafa    val instrPermFail = !(modeCheck && perm.x)
172f1fe8698SLemover    val ldPf = (ldPermFail || pf) && (TlbCmd.isRead(cmd) && !TlbCmd.isAmo(cmd))
173f1fe8698SLemover    val stPf = (stPermFail || pf) && (TlbCmd.isWrite(cmd) || TlbCmd.isAmo(cmd))
174f1fe8698SLemover    val instrPf = (instrPermFail || pf) && TlbCmd.isExec(cmd)
1752c2c1588SLemover    val fault_valid = vmEnable
176*03efd994Shappy-lx    resp(idx).bits.excp(nDups).pf.ld := (ldPf || ldUpdate) && fault_valid && !af
177*03efd994Shappy-lx    resp(idx).bits.excp(nDups).pf.st := (stPf || stUpdate) && fault_valid && !af
178*03efd994Shappy-lx    resp(idx).bits.excp(nDups).pf.instr := (instrPf || instrUpdate) && fault_valid && !af
179b6982e83SLemover    // NOTE: pf need && with !af, page fault has higher priority than access fault
180b6982e83SLemover    // but ptw may also have access fault, then af happens, the translation is wrong.
181b6982e83SLemover    // In this case, pf has lower priority than af
1826d5ddbceSLemover
183*03efd994Shappy-lx    resp(idx).bits.excp(nDups).af.ld    := (af || (spm_v && !spm.r)) && TlbCmd.isRead(cmd) && fault_valid
184*03efd994Shappy-lx    resp(idx).bits.excp(nDups).af.st    := (af || (spm_v && !spm.w)) && TlbCmd.isWrite(cmd) && fault_valid
185*03efd994Shappy-lx    resp(idx).bits.excp(nDups).af.instr := (af || (spm_v && !spm.x)) && TlbCmd.isExec(cmd) && fault_valid
186f1fe8698SLemover    resp(idx).bits.static_pm.valid := spm_v && fault_valid // ls/st unit should use this mmio, not the result from pmp
187f1fe8698SLemover    resp(idx).bits.static_pm.bits := !spm.c
1886d5ddbceSLemover  }
1896d5ddbceSLemover
190f1fe8698SLemover  def handle_nonblock(idx: Int): Unit = {
191f1fe8698SLemover    io.requestor(idx).resp.valid := req_out_v(idx)
192f1fe8698SLemover    io.requestor(idx).req.ready := io.requestor(idx).resp.ready // should always be true
1939930e66fSLemover    XSError(!io.requestor(idx).resp.ready, s"${q.name} port ${idx} is non-block, resp.ready must be true.B")
194cb8f2f2aSLemover
195cb8f2f2aSLemover    val ptw_just_back = ptw.resp.fire && ptw.resp.bits.entry.hit(get_pn(req_out(idx).vaddr), asid = io.csr.satp.asid, allType = true)
196cb8f2f2aSLemover    io.ptw.req(idx).valid :=  RegNext(req_out_v(idx) && missVec(idx) && !ptw_just_back, false.B) // TODO: remove the regnext, timing
197c3b763d0SYinan Xu    when (RegEnable(io.requestor(idx).req_kill, RegNext(io.requestor(idx).req.fire))) {
198c3b763d0SYinan Xu      io.ptw.req(idx).valid := false.B
199c3b763d0SYinan Xu    }
200f1fe8698SLemover    io.ptw.req(idx).bits.vpn := RegNext(get_pn(req_out(idx).vaddr))
201149086eaSLemover  }
202a0301c0dSLemover
203f1fe8698SLemover  def handle_block(idx: Int): Unit = {
204f1fe8698SLemover    // three valid: 1.if exist a entry; 2.if sent to ptw; 3.unset resp.valid
205f1fe8698SLemover    io.requestor(idx).req.ready := !req_out_v(idx) || io.requestor(idx).resp.fire()
206f1fe8698SLemover    // req_out_v for if there is a request, may long latency, fixme
207f1fe8698SLemover
208f1fe8698SLemover    // miss request entries
209f1fe8698SLemover    val miss_req_vpn = get_pn(req_out(idx).vaddr)
210f1fe8698SLemover    val hit = io.ptw.resp.bits.entry.hit(miss_req_vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.valid
211f1fe8698SLemover
212f1fe8698SLemover    val new_coming = RegNext(req_in(idx).fire && !req_in(idx).bits.kill && !flush_pipe(idx), false.B)
213f1fe8698SLemover    val miss_wire = new_coming && missVec(idx)
214f1fe8698SLemover    val miss_v = ValidHoldBypass(miss_wire, resp(idx).fire(), flush_pipe(idx))
215f1fe8698SLemover    val miss_req_v = ValidHoldBypass(miss_wire || (miss_v && flush_mmu && !mmu_flush_pipe),
216f1fe8698SLemover      io.ptw.req(idx).fire() || resp(idx).fire(), flush_pipe(idx))
217f1fe8698SLemover
218f1fe8698SLemover    // when ptw resp, check if hit, reset miss_v, resp to lsu/ifu
219f1fe8698SLemover    resp(idx).valid := req_out_v(idx) && !(miss_v && vmEnable)
220f1fe8698SLemover    when (io.ptw.resp.fire() && hit && req_out_v(idx) && vmEnable) {
221f1fe8698SLemover      val pte = io.ptw.resp.bits
222f1fe8698SLemover      resp(idx).valid := true.B
223f1fe8698SLemover      resp(idx).bits.miss := false.B // for blocked tlb, this is useless
224*03efd994Shappy-lx      for (d <- 0 until nRespDups) {
225*03efd994Shappy-lx        resp(idx).bits.paddr(d) := Cat(pte.entry.genPPN(get_pn(req_out(idx).vaddr)), get_off(req_out(idx).vaddr))
226*03efd994Shappy-lx        perm_check(pte, req_out(idx).cmd, 0.U.asTypeOf(new TlbPMBundle), false.B, idx, d)
227*03efd994Shappy-lx      }
228*03efd994Shappy-lx      pmp_check(resp(idx).bits.paddr(0), req_out(idx).size, req_out(idx).cmd, idx)
229f1fe8698SLemover
230f1fe8698SLemover      // NOTE: the unfiltered req would be handled by Repeater
231f1fe8698SLemover    }
232f1fe8698SLemover    assert(RegNext(!resp(idx).valid || resp(idx).ready, true.B), "when tlb resp valid, ready should be true, must")
233f1fe8698SLemover    assert(RegNext(req_out_v(idx) || !(miss_v || miss_req_v), true.B), "when not req_out_v, should not set miss_v/miss_req_v")
234f1fe8698SLemover
235f1fe8698SLemover    val ptw_req = io.ptw.req(idx)
236f1fe8698SLemover    ptw_req.valid := miss_req_v
237f1fe8698SLemover    ptw_req.bits.vpn := miss_req_vpn
238f1fe8698SLemover
239f1fe8698SLemover    // NOTE: when flush pipe, tlb should abandon last req
240f1fe8698SLemover    // however, some outside modules like icache, dont care flushPipe, and still waiting for tlb resp
241f1fe8698SLemover    // just resp valid and raise page fault to go through. The pipe(ifu) will abandon it.
242f1fe8698SLemover    if (!q.outsideRecvFlush) {
243f1fe8698SLemover      when (req_out_v(idx) && flush_pipe(idx) && vmEnable) {
244f1fe8698SLemover        resp(idx).valid := true.B
245*03efd994Shappy-lx        for (d <- 0 until nRespDups) {
246*03efd994Shappy-lx          resp(idx).bits.excp(d).pf.ld := true.B // sfence happened, pf for not to use this addr
247*03efd994Shappy-lx          resp(idx).bits.excp(d).pf.st := true.B
248*03efd994Shappy-lx          resp(idx).bits.excp(d).pf.instr := true.B
249*03efd994Shappy-lx        }
250f1fe8698SLemover      }
251f1fe8698SLemover    }
252f1fe8698SLemover  }
253cb8f2f2aSLemover
254cb8f2f2aSLemover  // when ptw resp, tlb at refill_idx maybe set to miss by force.
255cb8f2f2aSLemover  // Bypass ptw resp to check.
256cb8f2f2aSLemover  def ptw_resp_bypass(vpn: UInt) = {
257cb8f2f2aSLemover    val p_hit = RegNext(ptw.resp.bits.entry.hit(vpn, io.csr.satp.asid, allType = true) && io.ptw.resp.fire)
258cb8f2f2aSLemover    val p_ppn = RegEnable(ptw.resp.bits.entry.genPPN(vpn), io.ptw.resp.fire)
259cb8f2f2aSLemover    val p_perm = RegEnable(ptwresp_to_tlbperm(ptw.resp.bits), io.ptw.resp.fire)
260cb8f2f2aSLemover    (p_hit, p_ppn, p_perm)
261cb8f2f2aSLemover  }
262cb8f2f2aSLemover
263f1fe8698SLemover  // assert
264f1fe8698SLemover  for(i <- 0 until Width) {
265f1fe8698SLemover    TimeOutAssert(req_out_v(i) && !resp(i).valid, timeOutThreshold, s"{q.name} port{i} long time no resp valid.")
266149086eaSLemover  }
267a0301c0dSLemover
268f1fe8698SLemover  // perf event
269f1fe8698SLemover  val result_ok = req_in.map(a => RegNext(a.fire()))
270f1fe8698SLemover  val perfEvents =
271f1fe8698SLemover    Seq(
272f1fe8698SLemover      ("access", PopCount((0 until Width).map{i => if (Block(i)) io.requestor(i).req.fire() else vmEnable && result_ok(i) })),
273f1fe8698SLemover      ("miss  ", PopCount((0 until Width).map{i => if (Block(i)) vmEnable && result_ok(i) && missVec(i) else ptw.req(i).fire() })),
274a0301c0dSLemover    )
275f1fe8698SLemover  generatePerfEvent()
276a0301c0dSLemover
277f1fe8698SLemover  // perf log
2786d5ddbceSLemover  for (i <- 0 until Width) {
279f1fe8698SLemover    if (Block(i)) {
280f1fe8698SLemover      XSPerfAccumulate(s"access${i}",result_ok(i)  && vmEnable)
281f1fe8698SLemover      XSPerfAccumulate(s"miss${i}", result_ok(i) && missVec(i))
2826d5ddbceSLemover    } else {
283f1fe8698SLemover      XSPerfAccumulate("first_access" + Integer.toString(i, 10), result_ok(i) && vmEnable && RegNext(req(i).bits.debug.isFirstIssue))
284f1fe8698SLemover      XSPerfAccumulate("access" + Integer.toString(i, 10), result_ok(i) && vmEnable)
285f1fe8698SLemover      XSPerfAccumulate("first_miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i) && RegNext(req(i).bits.debug.isFirstIssue))
286f1fe8698SLemover      XSPerfAccumulate("miss" + Integer.toString(i, 10), result_ok(i) && vmEnable && missVec(i))
287a0301c0dSLemover    }
2886d5ddbceSLemover  }
2896d5ddbceSLemover  XSPerfAccumulate("ptw_resp_count", ptw.resp.fire())
2906d5ddbceSLemover  XSPerfAccumulate("ptw_resp_pf_count", ptw.resp.fire() && ptw.resp.bits.pf)
2916d5ddbceSLemover
2926d5ddbceSLemover  // Log
2936d5ddbceSLemover  for(i <- 0 until Width) {
2946d5ddbceSLemover    XSDebug(req(i).valid, p"req(${i.U}): (${req(i).valid} ${req(i).ready}) ${req(i).bits}\n")
2956d5ddbceSLemover    XSDebug(resp(i).valid, p"resp(${i.U}): (${resp(i).valid} ${resp(i).ready}) ${resp(i).bits}\n")
2966d5ddbceSLemover  }
2976d5ddbceSLemover
298f1fe8698SLemover  XSDebug(io.sfence.valid, p"Sfence: ${io.sfence}\n")
299f1fe8698SLemover  XSDebug(ParallelOR(req_out_v) || ptw.resp.valid, p"vmEnable:${vmEnable} hit:${Binary(VecInit(hitVec).asUInt)} miss:${Binary(VecInit(missVec).asUInt)}\n")
3006d5ddbceSLemover  for (i <- ptw.req.indices) {
30192e3bfefSLemover    XSDebug(ptw.req(i).fire(), p"L2TLB req:${ptw.req(i).bits}\n")
3026d5ddbceSLemover  }
30392e3bfefSLemover  XSDebug(ptw.resp.valid, p"L2TLB resp:${ptw.resp.bits} (v:${ptw.resp.valid}r:${ptw.resp.ready}) \n")
3046d5ddbceSLemover
305a0301c0dSLemover  println(s"${q.name}: normal page: ${q.normalNWays} ${q.normalAssociative} ${q.normalReplacer.get} super page: ${q.superNWays} ${q.superAssociative} ${q.superReplacer.get}")
306a0301c0dSLemover
307f1fe8698SLemover}
3081ca0e4f3SYinan Xu
309*03efd994Shappy-lxclass TLBNonBlock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(false), q)
310*03efd994Shappy-lxclass TLBBLock(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends TLB(Width, nRespDups, Seq.fill(Width)(true), q)
3116d5ddbceSLemover
312a0301c0dSLemoverclass TlbReplace(Width: Int, q: TLBParameters)(implicit p: Parameters) extends TlbModule {
313a0301c0dSLemover  val io = IO(new TlbReplaceIO(Width, q))
314a0301c0dSLemover
315a0301c0dSLemover  if (q.normalAssociative == "fa") {
316a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNWays)
3173889e11eSLemover    re.access(io.normalPage.access.map(_.touch_ways))
318a0301c0dSLemover    io.normalPage.refillIdx := re.way
319a0301c0dSLemover  } else { // set-acco && plru
320a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.normalReplacer, q.normalNSets, q.normalNWays)
3213889e11eSLemover    re.access(io.normalPage.access.map(_.sets), io.normalPage.access.map(_.touch_ways))
322a0301c0dSLemover    io.normalPage.refillIdx := { if (q.normalNWays == 1) 0.U else re.way(io.normalPage.chosen_set) }
323a0301c0dSLemover  }
324a0301c0dSLemover
325a0301c0dSLemover  if (q.superAssociative == "fa") {
326a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.superReplacer, q.superNWays)
3273889e11eSLemover    re.access(io.superPage.access.map(_.touch_ways))
328a0301c0dSLemover    io.superPage.refillIdx := re.way
329a0301c0dSLemover  } else { // set-acco && plru
330a0301c0dSLemover    val re = ReplacementPolicy.fromString(q.superReplacer, q.superNSets, q.superNWays)
3313889e11eSLemover    re.access(io.superPage.access.map(_.sets), io.superPage.access.map(_.touch_ways))
332a0301c0dSLemover    io.superPage.refillIdx := { if (q.superNWays == 1) 0.U else re.way(io.superPage.chosen_set) }
333a0301c0dSLemover  }
334a0301c0dSLemover}
335