1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 24import utils._ 25import utility._ 26import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 27import freechips.rocketchip.tilelink._ 28 29class PTWReapterIO(Width: Int)(implicit p: Parameters) extends MMUIOBaseBundle { 30 val tlb = Flipped(new TlbPtwIO(Width)) 31 val ptw = new TlbPtwIO 32 33 def apply(tlb: TlbPtwIO, ptw: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 34 this.tlb <> tlb 35 this.ptw <> ptw 36 this.sfence <> sfence 37 this.csr <> csr 38 } 39 40 def apply(tlb: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 41 this.tlb <> tlb 42 this.sfence <> sfence 43 this.csr <> csr 44 } 45 46} 47 48class PTWRepeater(Width: Int = 1, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 49 val io = IO(new PTWReapterIO(Width)) 50 51 val req_in = if (Width == 1) { 52 io.tlb.req(0) 53 } else { 54 val arb = Module(new RRArbiter(io.tlb.req(0).bits.cloneType, Width)) 55 arb.io.in <> io.tlb.req 56 arb.io.out 57 } 58 val (tlb, ptw, flush) = (io.tlb, io.ptw, DelayN(io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed, FenceDelay)) 59 val req = RegEnable(req_in.bits, req_in.fire) 60 val resp = RegEnable(ptw.resp.bits, ptw.resp.fire) 61 val haveOne = BoolStopWatch(req_in.fire, tlb.resp.fire || flush) 62 val sent = BoolStopWatch(ptw.req(0).fire, req_in.fire || flush) 63 val recv = BoolStopWatch(ptw.resp.fire && haveOne, req_in.fire || flush) 64 65 req_in.ready := !haveOne 66 ptw.req(0).valid := haveOne && !sent 67 ptw.req(0).bits := req 68 69 tlb.resp.bits := resp 70 tlb.resp.valid := haveOne && recv 71 ptw.resp.ready := !recv 72 73 XSPerfAccumulate("req_count", ptw.req(0).fire) 74 XSPerfAccumulate("tlb_req_cycle", BoolStopWatch(req_in.fire, tlb.resp.fire || flush)) 75 XSPerfAccumulate("ptw_req_cycle", BoolStopWatch(ptw.req(0).fire, ptw.resp.fire || flush)) 76 77 XSDebug(haveOne, p"haveOne:${haveOne} sent:${sent} recv:${recv} sfence:${flush} req:${req} resp:${resp}") 78 XSDebug(req_in.valid || io.tlb.resp.valid, p"tlb: ${tlb}\n") 79 XSDebug(io.ptw.req(0).valid || io.ptw.resp.valid, p"ptw: ${ptw}\n") 80 assert(!RegNext(recv && io.ptw.resp.valid, init = false.B), "re-receive ptw.resp") 81 XSError(io.ptw.req(0).valid && io.ptw.resp.valid && !flush, "ptw repeater recv resp when sending") 82 XSError(io.ptw.resp.valid && (req.vpn =/= io.ptw.resp.bits.s1.entry.tag), "ptw repeater recv resp with wrong tag") 83 XSError(io.ptw.resp.valid && !io.ptw.resp.ready, "ptw repeater's ptw resp back, but not ready") 84 TimeOutAssert(sent && !recv, timeOutThreshold, "Repeater doesn't recv resp in time") 85} 86 87/* dtlb 88 * 89 */ 90 91class PTWRepeaterNB(Width: Int = 1, passReady: Boolean = false, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 92 val io = IO(new PTWReapterIO(Width)) 93 94 val req_in = if (Width == 1) { 95 io.tlb.req(0) 96 } else { 97 val arb = Module(new RRArbiter(io.tlb.req(0).bits.cloneType, Width)) 98 arb.io.in <> io.tlb.req 99 arb.io.out 100 } 101 val (tlb, ptw, flush) = (io.tlb, io.ptw, DelayN(io.sfence.valid || io.csr.satp.changed || (io.csr.priv.virt && io.csr.vsatp.changed), FenceDelay)) 102 /* sent: tlb -> repeater -> ptw 103 * recv: ptw -> repeater -> tlb 104 * different from PTWRepeater 105 */ 106 107 // tlb -> repeater -> ptw 108 val req = RegEnable(req_in.bits, req_in.fire) 109 val sent = BoolStopWatch(req_in.fire, ptw.req(0).fire || flush) 110 req_in.ready := !sent || { if (passReady) ptw.req(0).ready else false.B } 111 ptw.req(0).valid := sent 112 ptw.req(0).bits := req 113 114 // ptw -> repeater -> tlb 115 val resp = RegEnable(ptw.resp.bits, ptw.resp.fire) 116 val recv = BoolStopWatch(ptw.resp.fire, tlb.resp.fire || flush) 117 ptw.resp.ready := !recv || { if (passReady) tlb.resp.ready else false.B } 118 tlb.resp.valid := recv 119 tlb.resp.bits := resp 120 121 XSPerfAccumulate("req", req_in.fire) 122 XSPerfAccumulate("resp", tlb.resp.fire) 123 if (!passReady) { 124 XSPerfAccumulate("req_blank", req_in.valid && sent && ptw.req(0).ready) 125 XSPerfAccumulate("resp_blank", ptw.resp.valid && recv && tlb.resp.ready) 126 XSPerfAccumulate("req_blank_ignore_ready", req_in.valid && sent) 127 XSPerfAccumulate("resp_blank_ignore_ready", ptw.resp.valid && recv) 128 } 129 XSDebug(req_in.valid || io.tlb.resp.valid, p"tlb: ${tlb}\n") 130 XSDebug(io.ptw.req(0).valid || io.ptw.resp.valid, p"ptw: ${ptw}\n") 131} 132 133class PTWFilterIO(Width: Int, hasHint: Boolean = false)(implicit p: Parameters) extends MMUIOBaseBundle { 134 val tlb = Flipped(new VectorTlbPtwIO(Width)) 135 val ptw = new TlbPtwIO() 136 val hint = if (hasHint) Some(new TlbHintIO) else None 137 val rob_head_miss_in_tlb = Output(Bool()) 138 val debugTopDown = new Bundle { 139 val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 140 } 141 142 def apply(tlb: VectorTlbPtwIO, ptw: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 143 this.tlb <> tlb 144 this.ptw <> ptw 145 this.sfence <> sfence 146 this.csr <> csr 147 } 148 149 def apply(tlb: VectorTlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 150 this.tlb <> tlb 151 this.sfence <> sfence 152 this.csr <> csr 153 } 154 155} 156 157class PTWFilterEntryIO(Width: Int, hasHint: Boolean = false)(implicit p: Parameters) extends PTWFilterIO(Width, hasHint){ 158 val flush = Input(Bool()) 159 val refill = Output(Bool()) 160 val memidx = Output(new MemBlockidxBundle) 161} 162 163class PTWFilterEntry(Width: Int, Size: Int, hasHint: Boolean = false)(implicit p: Parameters) extends XSModule with HasPtwConst { 164 165 val io = IO(new PTWFilterEntryIO(Width, hasHint)) 166 require(isPow2(Size), s"Filter Size ($Size) must be a power of 2") 167 168 def firstValidIndex(v: Seq[Bool], valid: Bool): UInt = { 169 val index = WireInit(0.U(log2Up(Size).W)) 170 for (i <- 0 until v.size) { 171 when (v(i) === valid) { 172 index := i.U 173 } 174 } 175 index 176 } 177 178 val v = RegInit(VecInit(Seq.fill(Size)(false.B))) 179 val sent = RegInit(VecInit(Seq.fill(Size)(false.B))) 180 val vpn = Reg(Vec(Size, UInt(vpnLen.W))) 181 val s2xlate = Reg(Vec(Size, UInt(2.W))) 182 val memidx = Reg(Vec(Size, new MemBlockidxBundle)) 183 184 val enqvalid = WireInit(VecInit(Seq.fill(Width)(false.B))) 185 val canenq = WireInit(VecInit(Seq.fill(Width)(false.B))) 186 val enqidx = WireInit(VecInit(Seq.fill(Width)(0.U(log2Up(Size).W)))) 187 188 //val selectCount = RegInit(0.U(log2Up(Width).W)) 189 190 val entryIsMatchVec = WireInit(VecInit(Seq.fill(Width)(false.B))) 191 val entryMatchIndexVec = WireInit(VecInit(Seq.fill(Width)(0.U(log2Up(Size).W)))) 192 val ptwResp_EntryMatchVec = vpn.zip(v).zip(s2xlate).map{ case ((pi, vi), s2xlatei) => vi && s2xlatei === io.ptw.resp.bits.s2xlate && io.ptw.resp.bits.hit(pi, io.csr.satp.asid, io.csr.vsatp.asid, io.csr.hgatp.asid, true, true)} 193 val ptwResp_EntryMatchFirst = firstValidIndex(ptwResp_EntryMatchVec, true.B) 194 val ptwResp_ReqMatchVec = io.tlb.req.map(a => io.ptw.resp.valid && a.bits.s2xlate === io.ptw.resp.bits.s2xlate && io.ptw.resp.bits.hit(a.bits.vpn, 0.U, 0.U, io.csr.hgatp.asid, allType = true, true)) 195 196 io.refill := Cat(ptwResp_EntryMatchVec).orR && io.ptw.resp.fire 197 io.ptw.resp.ready := true.B 198 // DontCare 199 io.tlb.req.map(_.ready := true.B) 200 io.tlb.resp.valid := false.B 201 io.tlb.resp.bits.data := 0.U.asTypeOf(new PtwRespS2withMemIdx) 202 io.tlb.resp.bits.vector := 0.U.asTypeOf(Vec(Width, Bool())) 203 io.memidx := 0.U.asTypeOf(new MemBlockidxBundle) 204 205 // ugly code, should be optimized later 206 require(Width <= 3, s"DTLB Filter Width ($Width) must equal or less than 3") 207 if (Width == 1) { 208 require(Size == 8, s"prefetch filter Size ($Size) should be 8") 209 canenq(0) := !(Cat(v).andR) 210 enqidx(0) := firstValidIndex(v, false.B) 211 } else if (Width == 2) { 212 require(Size == 8, s"store filter Size ($Size) should be 8") 213 canenq(0) := !(Cat(v.take(Size/2)).andR) 214 enqidx(0) := firstValidIndex(v.take(Size/2), false.B) 215 canenq(1) := !(Cat(v.drop(Size/2)).andR) 216 enqidx(1) := firstValidIndex(v.drop(Size/2), false.B) + (Size/2).U 217 } else if (Width == 3) { 218 require(Size == 16, s"load filter Size ($Size) should be 16") 219 canenq(0) := !(Cat(v.take(8)).andR) 220 enqidx(0) := firstValidIndex(v.take(8), false.B) 221 canenq(1) := !(Cat(v.drop(8).take(4)).andR) 222 enqidx(1) := firstValidIndex(v.drop(8).take(4), false.B) + 8.U 223 // four entries for prefetch 224 canenq(2) := !(Cat(v.drop(12)).andR) 225 enqidx(2) := firstValidIndex(v.drop(12), false.B) + 12.U 226 } 227 228 for (i <- 0 until Width) { 229 enqvalid(i) := io.tlb.req(i).valid && !ptwResp_ReqMatchVec(i) && !entryIsMatchVec(i) && canenq(i) 230 when (!enqvalid(i)) { 231 enqidx(i) := entryMatchIndexVec(i) 232 } 233 234 val entryIsMatch = vpn.zip(v).zip(s2xlate).map{ case ((pi, vi), s2xlatei) => vi && s2xlatei === io.tlb.req(i).bits.s2xlate && pi === io.tlb.req(i).bits.vpn} 235 entryIsMatchVec(i) := Cat(entryIsMatch).orR 236 entryMatchIndexVec(i) := firstValidIndex(entryIsMatch, true.B) 237 238 if (i > 0) { 239 for (j <- 0 until i) { 240 val newIsMatch = io.tlb.req(i).bits.vpn === io.tlb.req(j).bits.vpn && io.tlb.req(i).bits.s2xlate === io.tlb.req(j).bits.s2xlate 241 when (newIsMatch && io.tlb.req(j).valid) { 242 enqidx(i) := enqidx(j) 243 canenq(i) := canenq(j) 244 enqvalid(i) := false.B 245 } 246 } 247 } 248 249 when (enqvalid(i)) { 250 v(enqidx(i)) := true.B 251 sent(enqidx(i)) := false.B 252 vpn(enqidx(i)) := io.tlb.req(i).bits.vpn 253 s2xlate(enqidx(i)) := io.tlb.req(i).bits.s2xlate 254 memidx(enqidx(i)) := io.tlb.req(i).bits.memidx 255 } 256 } 257 258 val issuevec = v.zip(sent).map{ case (v, s) => v && !s} 259 val issueindex = firstValidIndex(issuevec, true.B) 260 val canissue = Cat(issuevec).orR 261 for (i <- 0 until Size) { 262 io.ptw.req(0).valid := canissue 263 io.ptw.req(0).bits.vpn := vpn(issueindex) 264 io.ptw.req(0).bits.s2xlate := s2xlate(issueindex) 265 } 266 when (io.ptw.req(0).fire) { 267 sent(issueindex) := true.B 268 } 269 270 when (io.ptw.resp.fire) { 271 v.zip(ptwResp_EntryMatchVec).map{ case (vi, mi) => when (mi) { vi := false.B }} 272 io.memidx := memidx(ptwResp_EntryMatchFirst) 273 } 274 275 when (io.flush) { 276 v.map(_ := false.B) 277 } 278 279 if (hasHint) { 280 val hintIO = io.hint.getOrElse(new TlbHintIO) 281 for (i <- 0 until exuParameters.LduCnt) { 282 hintIO.req(i).id := enqidx(i) 283 hintIO.req(i).full := !canenq(i) || ptwResp_ReqMatchVec(i) 284 } 285 hintIO.resp.valid := io.refill 286 hintIO.resp.bits.id := ptwResp_EntryMatchFirst 287 hintIO.resp.bits.replay_all := PopCount(ptwResp_EntryMatchVec) > 1.U 288 } 289 290 io.rob_head_miss_in_tlb := VecInit(v.zip(vpn).map{case (vi, vpni) => { 291 vi && io.debugTopDown.robHeadVaddr.valid && vpni === get_pn(io.debugTopDown.robHeadVaddr.bits) 292 }}).asUInt.orR 293 294 295 // Perf Counter 296 val counter = PopCount(v) 297 val inflight_counter = RegInit(0.U(log2Up(Size).W)) 298 val inflight_full = inflight_counter === Size.U 299 when (io.ptw.req(0).fire =/= io.ptw.resp.fire) { 300 inflight_counter := Mux(io.ptw.req(0).fire, inflight_counter + 1.U, inflight_counter - 1.U) 301 } 302 303 assert(inflight_counter <= Size.U, "inflight should be no more than Size") 304 when (counter === 0.U) { 305 assert(!io.ptw.req(0).fire, "when counter is 0, should not req") 306 } 307 308 when (io.flush) { 309 inflight_counter := 0.U 310 } 311 312 XSPerfAccumulate("tlb_req_count", PopCount(Cat(io.tlb.req.map(_.valid)))) 313 XSPerfAccumulate("tlb_req_count_filtered", PopCount(enqvalid)) 314 XSPerfAccumulate("ptw_req_count", io.ptw.req(0).fire) 315 XSPerfAccumulate("ptw_req_cycle", inflight_counter) 316 XSPerfAccumulate("tlb_resp_count", io.tlb.resp.fire) 317 XSPerfAccumulate("ptw_resp_count", io.ptw.resp.fire) 318 XSPerfAccumulate("inflight_cycle", Cat(sent).orR) 319 320 for (i <- 0 until Size + 1) { 321 XSPerfAccumulate(s"counter${i}", counter === i.U) 322 } 323 324 for (i <- 0 until Size) { 325 TimeOutAssert(v(i), timeOutThreshold, s"Filter ${i} doesn't recv resp in time") 326 } 327 328} 329 330class PTWNewFilter(Width: Int, Size: Int, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 331 require(Size >= Width) 332 333 val io = IO(new PTWFilterIO(Width, hasHint = true)) 334 335 val load_filter = VecInit(Seq.fill(1) { 336 val load_entry = Module(new PTWFilterEntry(Width = exuParameters.LduCnt + 1, Size = loadfiltersize, hasHint = true)) 337 load_entry.io 338 }) 339 340 val store_filter = VecInit(Seq.fill(1) { 341 val store_entry = Module(new PTWFilterEntry(Width = exuParameters.StuCnt, Size = storefiltersize)) 342 store_entry.io 343 }) 344 345 val prefetch_filter = VecInit(Seq.fill(1) { 346 val prefetch_entry = Module(new PTWFilterEntry(Width = 1, Size = prefetchfiltersize)) 347 prefetch_entry.io 348 }) 349 350 val filter = load_filter ++ store_filter ++ prefetch_filter 351 352 load_filter.map(_.tlb.req := io.tlb.req.take(exuParameters.LduCnt + 1)) 353 store_filter.map(_.tlb.req := io.tlb.req.drop(exuParameters.LduCnt + 1).take(exuParameters.StuCnt)) 354 prefetch_filter.map(_.tlb.req := io.tlb.req.drop(exuParameters.LduCnt + 1 + exuParameters.StuCnt)) 355 356 val flush = DelayN(io.sfence.valid || io.csr.satp.changed || (io.csr.priv.virt && io.csr.vsatp.changed), FenceDelay) 357 val ptwResp = RegEnable(io.ptw.resp.bits, io.ptw.resp.fire) 358 val ptwResp_valid = Cat(filter.map(_.refill)).orR 359 filter.map(_.tlb.resp.ready := true.B) 360 filter.map(_.ptw.resp.valid := RegNext(io.ptw.resp.fire, init = false.B)) 361 filter.map(_.ptw.resp.bits := ptwResp) 362 filter.map(_.flush := flush) 363 filter.map(_.sfence := io.sfence) 364 filter.map(_.csr := io.csr) 365 filter.map(_.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr) 366 367 io.tlb.req.map(_.ready := true.B) 368 io.tlb.resp.valid := ptwResp_valid 369 io.tlb.resp.bits.data.s2xlate := ptwResp.s2xlate 370 io.tlb.resp.bits.data.s1 := ptwResp.s1 371 io.tlb.resp.bits.data.s2 := ptwResp.s2 372 io.tlb.resp.bits.data.memidx := 0.U.asTypeOf(new MemBlockidxBundle) 373 // vector used to represent different requestors of DTLB 374 // (e.g. the store DTLB has StuCnt requestors) 375 // However, it is only necessary to distinguish between different DTLB now 376 for (i <- 0 until Width) { 377 io.tlb.resp.bits.vector(i) := false.B 378 } 379 io.tlb.resp.bits.vector(0) := load_filter(0).refill 380 io.tlb.resp.bits.vector(exuParameters.LduCnt + 1) := store_filter(0).refill 381 io.tlb.resp.bits.vector(exuParameters.LduCnt + 1 + exuParameters.StuCnt) := prefetch_filter(0).refill 382 383 val hintIO = io.hint.getOrElse(new TlbHintIO) 384 val load_hintIO = load_filter(0).hint.getOrElse(new TlbHintIO) 385 for (i <- 0 until exuParameters.LduCnt) { 386 hintIO.req(i) := RegNext(load_hintIO.req(i)) 387 } 388 hintIO.resp := RegNext(load_hintIO.resp) 389 390 when (load_filter(0).refill) { 391 io.tlb.resp.bits.vector(0) := true.B 392 io.tlb.resp.bits.data.memidx := load_filter(0).memidx 393 } 394 when (store_filter(0).refill) { 395 io.tlb.resp.bits.vector(exuParameters.LduCnt + 1) := true.B 396 io.tlb.resp.bits.data.memidx := store_filter(0).memidx 397 } 398 when (prefetch_filter(0).refill) { 399 io.tlb.resp.bits.vector(exuParameters.LduCnt + 1 + exuParameters.StuCnt) := true.B 400 io.tlb.resp.bits.data.memidx := 0.U.asTypeOf(new MemBlockidxBundle) 401 } 402 403 val ptw_arb = Module(new RRArbiterInit(new PtwReq, 3)) 404 for (i <- 0 until 3) { 405 ptw_arb.io.in(i).valid := filter(i).ptw.req(0).valid 406 ptw_arb.io.in(i).bits.vpn := filter(i).ptw.req(0).bits.vpn 407 ptw_arb.io.in(i).bits.s2xlate := filter(i).ptw.req(0).bits.s2xlate 408 filter(i).ptw.req(0).ready := ptw_arb.io.in(i).ready 409 } 410 ptw_arb.io.out.ready := io.ptw.req(0).ready 411 io.ptw.req(0).valid := ptw_arb.io.out.valid 412 io.ptw.req(0).bits.vpn := ptw_arb.io.out.bits.vpn 413 io.ptw.req(0).bits.s2xlate := ptw_arb.io.out.bits.s2xlate 414 io.ptw.resp.ready := true.B 415 416 io.rob_head_miss_in_tlb := Cat(filter.map(_.rob_head_miss_in_tlb)).orR 417} 418 419class PTWFilter(Width: Int, Size: Int, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 420 require(Size >= Width) 421 422 val io = IO(new PTWFilterIO(Width)) 423 424 val v = RegInit(VecInit(Seq.fill(Size)(false.B))) 425 val ports = Reg(Vec(Size, Vec(Width, Bool()))) // record which port(s) the entry come from, may not able to cover all the ports 426 val vpn = Reg(Vec(Size, UInt(vpnLen.W))) 427 val s2xlate = Reg(Vec(Size, UInt(2.W))) 428 val memidx = Reg(Vec(Size, new MemBlockidxBundle)) 429 val enqPtr = RegInit(0.U(log2Up(Size).W)) // Enq 430 val issPtr = RegInit(0.U(log2Up(Size).W)) // Iss to Ptw 431 val deqPtr = RegInit(0.U(log2Up(Size).W)) // Deq 432 val mayFullDeq = RegInit(false.B) 433 val mayFullIss = RegInit(false.B) 434 val counter = RegInit(0.U(log2Up(Size+1).W)) 435 val flush = DelayN(io.sfence.valid || io.csr.satp.changed || (io.csr.priv.virt && io.csr.vsatp.changed), FenceDelay) 436 val tlb_req = WireInit(io.tlb.req) // NOTE: tlb_req is not io.tlb.req, see below codes, just use cloneType 437 tlb_req.suggestName("tlb_req") 438 439 val inflight_counter = RegInit(0.U(log2Up(Size + 1).W)) 440 val inflight_full = inflight_counter === Size.U 441 442 def ptwResp_hit(vpn: UInt, s2xlate: UInt, resp: PtwRespS2): Bool = { 443 val enableS2xlate = resp.s2xlate =/= noS2xlate 444 val onlyS2 = resp.s2xlate === onlyStage2 445 val s1hit = resp.s1.hit(vpn, 0.U, io.csr.hgatp.asid, true, true, enableS2xlate) 446 val s2hit = resp.s2.hit(vpn, io.csr.hgatp.asid) 447 s2xlate === resp.s2xlate && Mux(enableS2xlate && onlyS2, s2hit, s1hit) 448 } 449 450 when (io.ptw.req(0).fire =/= io.ptw.resp.fire) { 451 inflight_counter := Mux(io.ptw.req(0).fire, inflight_counter + 1.U, inflight_counter - 1.U) 452 } 453 454 val canEnqueue = Wire(Bool()) // NOTE: actually enqueue 455 val ptwResp = RegEnable(io.ptw.resp.bits, io.ptw.resp.fire) 456 val ptwResp_OldMatchVec = vpn.zip(v).zip(s2xlate).map { case (((vpn, v), s2xlate)) =>{ 457 v && ptwResp_hit(vpn, s2xlate, io.ptw.resp.bits) 458 } 459 } 460 val ptwResp_valid = RegNext(io.ptw.resp.fire && Cat(ptwResp_OldMatchVec).orR, init = false.B) 461 // May send repeated requests to L2 tlb with same vpn(26, 3) when sector tlb 462 val oldMatchVec_early = io.tlb.req.map(a => vpn.zip(v).zip(s2xlate).map{ case ((pi, vi), s2xlate) => vi && pi === a.bits.vpn && s2xlate === a.bits.s2xlate }) 463 val lastReqMatchVec_early = io.tlb.req.map(a => tlb_req.map{ b => b.valid && b.bits.vpn === a.bits.vpn && canEnqueue && b.bits.s2xlate === a.bits.s2xlate}) 464 val newMatchVec_early = io.tlb.req.map(a => io.tlb.req.map(b => a.bits.vpn === b.bits.vpn && a.bits.s2xlate === b.bits.s2xlate)) 465 466 (0 until Width) foreach { i => 467 tlb_req(i).valid := RegNext(io.tlb.req(i).valid && 468 !(ptwResp_valid && ptwResp_hit(io.tlb.req(i).bits.vpn, io.tlb.req(i).bits.s2xlate, ptwResp)) && 469 !Cat(lastReqMatchVec_early(i)).orR, 470 init = false.B) 471 tlb_req(i).bits := RegEnable(io.tlb.req(i).bits, io.tlb.req(i).valid) 472 } 473 474 val oldMatchVec = oldMatchVec_early.map(a => RegNext(Cat(a).orR)) 475 val newMatchVec = (0 until Width).map(i => (0 until Width).map(j => 476 RegNext(newMatchVec_early(i)(j)) && tlb_req(j).valid 477 )) 478 val ptwResp_newMatchVec = tlb_req.map(a => 479 ptwResp_valid && ptwResp_hit(a.bits.vpn, a.bits.s2xlate, ptwResp)) 480 481 val oldMatchVec2 = (0 until Width).map(i => oldMatchVec_early(i).map(RegNext(_)).map(_ & tlb_req(i).valid)) 482 val update_ports = v.indices.map(i => oldMatchVec2.map(j => j(i))) 483 val ports_init = (0 until Width).map(i => (1 << i).U(Width.W)) 484 val filter_ports = (0 until Width).map(i => ParallelMux(newMatchVec(i).zip(ports_init).drop(i))) 485 val resp_vector = RegEnable(ParallelMux(ptwResp_OldMatchVec zip ports), io.ptw.resp.fire) 486 487 def canMerge(index: Int) : Bool = { 488 ptwResp_newMatchVec(index) || oldMatchVec(index) || 489 Cat(newMatchVec(index).take(index)).orR 490 } 491 492 def filter_req() = { 493 val reqs = tlb_req.indices.map{ i => 494 val req = Wire(ValidIO(new PtwReqwithMemIdx())) 495 val merge = canMerge(i) 496 req.bits := tlb_req(i).bits 497 req.valid := !merge && tlb_req(i).valid 498 req 499 } 500 reqs 501 } 502 503 val reqs = filter_req() 504 val req_ports = filter_ports 505 val isFull = enqPtr === deqPtr && mayFullDeq 506 val isEmptyDeq = enqPtr === deqPtr && !mayFullDeq 507 val isEmptyIss = enqPtr === issPtr && !mayFullIss 508 val accumEnqNum = (0 until Width).map(i => PopCount(reqs.take(i).map(_.valid))) 509 val enqPtrVecInit = VecInit((0 until Width).map(i => enqPtr + i.U)) 510 val enqPtrVec = VecInit((0 until Width).map(i => enqPtrVecInit(accumEnqNum(i)))) 511 val enqNum = PopCount(reqs.map(_.valid)) 512 canEnqueue := counter +& enqNum <= Size.U 513 514 // the req may recv false ready, but actually received. Filter and TLB will handle it. 515 val enqNum_fake = PopCount(io.tlb.req.map(_.valid)) 516 val canEnqueue_fake = counter +& enqNum_fake <= Size.U 517 io.tlb.req.map(_.ready := canEnqueue_fake) // NOTE: just drop un-fire reqs 518 519 // tlb req flushed by ptw resp: last ptw resp && current ptw resp 520 // the flushed tlb req will fakely enq, with a false valid 521 val tlb_req_flushed = reqs.map(a => io.ptw.resp.valid && ptwResp_hit(a.bits.vpn, a.bits.s2xlate, io.ptw.resp.bits)) 522 523 io.tlb.resp.valid := ptwResp_valid 524 io.tlb.resp.bits.data.s2xlate := ptwResp.s2xlate 525 io.tlb.resp.bits.data.s1 := ptwResp.s1 526 io.tlb.resp.bits.data.s2 := ptwResp.s2 527 io.tlb.resp.bits.data.memidx := memidx(OHToUInt(ptwResp_OldMatchVec)) 528 io.tlb.resp.bits.vector := resp_vector 529 530 val issue_valid = v(issPtr) && !isEmptyIss && !inflight_full 531 val issue_filtered = ptwResp_valid && ptwResp_hit(io.ptw.req(0).bits.vpn, io.ptw.req(0).bits.s2xlate, ptwResp) 532 val issue_fire_fake = issue_valid && (io.ptw.req(0).ready || (issue_filtered && false.B /*timing-opt*/)) 533 io.ptw.req(0).valid := issue_valid && !issue_filtered 534 io.ptw.req(0).bits.vpn := vpn(issPtr) 535 io.ptw.req(0).bits.s2xlate := s2xlate(issPtr) 536 io.ptw.resp.ready := true.B 537 538 reqs.zipWithIndex.map{ 539 case (req, i) => 540 when (req.valid && canEnqueue) { 541 v(enqPtrVec(i)) := !tlb_req_flushed(i) 542 vpn(enqPtrVec(i)) := req.bits.vpn 543 s2xlate(enqPtrVec(i)) := req.bits.s2xlate 544 memidx(enqPtrVec(i)) := req.bits.memidx 545 ports(enqPtrVec(i)) := req_ports(i).asBools 546 } 547 } 548 for (i <- ports.indices) { 549 when (v(i)) { 550 ports(i) := ports(i).zip(update_ports(i)).map(a => a._1 || a._2) 551 } 552 } 553 554 val do_enq = canEnqueue && Cat(reqs.map(_.valid)).orR 555 val do_deq = (!v(deqPtr) && !isEmptyDeq) 556 val do_iss = issue_fire_fake || (!v(issPtr) && !isEmptyIss) 557 when (do_enq) { 558 enqPtr := enqPtr + enqNum 559 } 560 when (do_deq) { 561 deqPtr := deqPtr + 1.U 562 } 563 when (do_iss) { 564 issPtr := issPtr + 1.U 565 } 566 when (issue_fire_fake && issue_filtered) { // issued but is filtered 567 v(issPtr) := false.B 568 } 569 when (do_enq =/= do_deq) { 570 mayFullDeq := do_enq 571 } 572 when (do_enq =/= do_iss) { 573 mayFullIss := do_enq 574 } 575 576 when (io.ptw.resp.fire) { 577 v.zip(ptwResp_OldMatchVec).map{ case (vi, mi) => when (mi) { vi := false.B }} 578 } 579 580 counter := counter - do_deq + Mux(do_enq, enqNum, 0.U) 581 assert(counter <= Size.U, "counter should be no more than Size") 582 assert(inflight_counter <= Size.U, "inflight should be no more than Size") 583 when (counter === 0.U) { 584 assert(!io.ptw.req(0).fire, "when counter is 0, should not req") 585 assert(isEmptyDeq && isEmptyIss, "when counter is 0, should be empty") 586 } 587 when (counter === Size.U) { 588 assert(mayFullDeq, "when counter is Size, should be full") 589 } 590 591 when (flush) { 592 v.map(_ := false.B) 593 deqPtr := 0.U 594 enqPtr := 0.U 595 issPtr := 0.U 596 ptwResp_valid := false.B 597 mayFullDeq := false.B 598 mayFullIss := false.B 599 counter := 0.U 600 inflight_counter := 0.U 601 } 602 603 val robHeadVaddr = io.debugTopDown.robHeadVaddr 604 io.rob_head_miss_in_tlb := VecInit(v.zip(vpn).map{case (vi, vpni) => { 605 vi && robHeadVaddr.valid && vpni === get_pn(robHeadVaddr.bits) 606 }}).asUInt.orR 607 608 // perf 609 XSPerfAccumulate("tlb_req_count", PopCount(Cat(io.tlb.req.map(_.valid)))) 610 XSPerfAccumulate("tlb_req_count_filtered", Mux(do_enq, accumEnqNum(Width - 1), 0.U)) 611 XSPerfAccumulate("ptw_req_count", io.ptw.req(0).fire) 612 XSPerfAccumulate("ptw_req_cycle", inflight_counter) 613 XSPerfAccumulate("tlb_resp_count", io.tlb.resp.fire) 614 XSPerfAccumulate("ptw_resp_count", io.ptw.resp.fire) 615 XSPerfAccumulate("inflight_cycle", !isEmptyDeq) 616 for (i <- 0 until Size + 1) { 617 XSPerfAccumulate(s"counter${i}", counter === i.U) 618 } 619 620 for (i <- 0 until Size) { 621 TimeOutAssert(v(i), timeOutThreshold, s"Filter ${i} doesn't recv resp in time") 622 } 623} 624 625object PTWRepeater { 626 def apply(fenceDelay: Int, 627 tlb: TlbPtwIO, 628 sfence: SfenceBundle, 629 csr: TlbCsrBundle 630 )(implicit p: Parameters) = { 631 val width = tlb.req.size 632 val repeater = Module(new PTWRepeater(width, fenceDelay)) 633 repeater.io.apply(tlb, sfence, csr) 634 repeater 635 } 636 637 def apply(fenceDelay: Int, 638 tlb: TlbPtwIO, 639 ptw: TlbPtwIO, 640 sfence: SfenceBundle, 641 csr: TlbCsrBundle 642 )(implicit p: Parameters) = { 643 val width = tlb.req.size 644 val repeater = Module(new PTWRepeater(width, fenceDelay)) 645 repeater.io.apply(tlb, ptw, sfence, csr) 646 repeater 647 } 648} 649 650object PTWRepeaterNB { 651 def apply(passReady: Boolean, fenceDelay: Int, 652 tlb: TlbPtwIO, 653 sfence: SfenceBundle, 654 csr: TlbCsrBundle 655 )(implicit p: Parameters) = { 656 val width = tlb.req.size 657 val repeater = Module(new PTWRepeaterNB(width, passReady,fenceDelay)) 658 repeater.io.apply(tlb, sfence, csr) 659 repeater 660 } 661 662 def apply(passReady: Boolean, fenceDelay: Int, 663 tlb: TlbPtwIO, 664 ptw: TlbPtwIO, 665 sfence: SfenceBundle, 666 csr: TlbCsrBundle 667 )(implicit p: Parameters) = { 668 val width = tlb.req.size 669 val repeater = Module(new PTWRepeaterNB(width, passReady, fenceDelay)) 670 repeater.io.apply(tlb, ptw, sfence, csr) 671 repeater 672 } 673} 674 675object PTWFilter { 676 def apply(fenceDelay: Int, 677 tlb: VectorTlbPtwIO, 678 ptw: TlbPtwIO, 679 sfence: SfenceBundle, 680 csr: TlbCsrBundle, 681 size: Int 682 )(implicit p: Parameters) = { 683 val width = tlb.req.size 684 val filter = Module(new PTWFilter(width, size, fenceDelay)) 685 filter.io.apply(tlb, ptw, sfence, csr) 686 filter 687 } 688 689 def apply(fenceDelay: Int, 690 tlb: VectorTlbPtwIO, 691 sfence: SfenceBundle, 692 csr: TlbCsrBundle, 693 size: Int 694 )(implicit p: Parameters) = { 695 val width = tlb.req.size 696 val filter = Module(new PTWFilter(width, size, fenceDelay)) 697 filter.io.apply(tlb, sfence, csr) 698 filter 699 } 700} 701 702object PTWNewFilter { 703 def apply(fenceDelay: Int, 704 tlb: VectorTlbPtwIO, 705 ptw: TlbPtwIO, 706 sfence: SfenceBundle, 707 csr: TlbCsrBundle, 708 size: Int 709 )(implicit p: Parameters) = { 710 val width = tlb.req.size 711 val filter = Module(new PTWNewFilter(width, size, fenceDelay)) 712 filter.io.apply(tlb, ptw, sfence, csr) 713 filter 714 } 715 716 def apply(fenceDelay: Int, 717 tlb: VectorTlbPtwIO, 718 sfence: SfenceBundle, 719 csr: TlbCsrBundle, 720 size: Int 721 )(implicit p: Parameters) = { 722 val width = tlb.req.size 723 val filter = Module(new PTWNewFilter(width, size, fenceDelay)) 724 filter.io.apply(tlb, sfence, csr) 725 filter 726 } 727} 728