16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 256d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 266d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 276d5ddbceSLemover 2845f497a4Shappy-lxclass PTWReapterIO(Width: Int)(implicit p: Parameters) extends MMUIOBaseBundle { 296d5ddbceSLemover val tlb = Flipped(new TlbPtwIO(Width)) 306d5ddbceSLemover val ptw = new TlbPtwIO 3145f497a4Shappy-lx 3235d6335eSZhangZifei def apply(tlb: TlbPtwIO, ptw: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 3335d6335eSZhangZifei this.tlb <> tlb 3435d6335eSZhangZifei this.ptw <> ptw 3535d6335eSZhangZifei this.sfence <> sfence 3635d6335eSZhangZifei this.csr <> csr 3735d6335eSZhangZifei } 3835d6335eSZhangZifei 3935d6335eSZhangZifei def apply(tlb: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 4035d6335eSZhangZifei this.tlb <> tlb 4135d6335eSZhangZifei this.sfence <> sfence 4235d6335eSZhangZifei this.csr <> csr 4335d6335eSZhangZifei } 4435d6335eSZhangZifei 4545f497a4Shappy-lx} 4645f497a4Shappy-lx 47f1fe8698SLemoverclass PTWRepeater(Width: Int = 1, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 4845f497a4Shappy-lx val io = IO(new PTWReapterIO(Width)) 4945f497a4Shappy-lx 506d5ddbceSLemover val req_in = if (Width == 1) { 516d5ddbceSLemover io.tlb.req(0) 526d5ddbceSLemover } else { 536d5ddbceSLemover val arb = Module(new RRArbiter(io.tlb.req(0).bits.cloneType, Width)) 546d5ddbceSLemover arb.io.in <> io.tlb.req 556d5ddbceSLemover arb.io.out 566d5ddbceSLemover } 57f1fe8698SLemover val (tlb, ptw, flush) = (io.tlb, io.ptw, DelayN(io.sfence.valid || io.csr.satp.changed, FenceDelay)) 586d5ddbceSLemover val req = RegEnable(req_in.bits, req_in.fire()) 596d5ddbceSLemover val resp = RegEnable(ptw.resp.bits, ptw.resp.fire()) 6045f497a4Shappy-lx val haveOne = BoolStopWatch(req_in.fire(), tlb.resp.fire() || flush) 6145f497a4Shappy-lx val sent = BoolStopWatch(ptw.req(0).fire(), req_in.fire() || flush) 62*a8bd30cdSLemover val recv = BoolStopWatch(ptw.resp.fire() && haveOne, req_in.fire() || flush) 636d5ddbceSLemover 646d5ddbceSLemover req_in.ready := !haveOne 656d5ddbceSLemover ptw.req(0).valid := haveOne && !sent 666d5ddbceSLemover ptw.req(0).bits := req 676d5ddbceSLemover 686d5ddbceSLemover tlb.resp.bits := resp 696d5ddbceSLemover tlb.resp.valid := haveOne && recv 706d5ddbceSLemover ptw.resp.ready := !recv 716d5ddbceSLemover 726d5ddbceSLemover XSPerfAccumulate("req_count", ptw.req(0).fire()) 7345f497a4Shappy-lx XSPerfAccumulate("tlb_req_cycle", BoolStopWatch(req_in.fire(), tlb.resp.fire() || flush)) 7445f497a4Shappy-lx XSPerfAccumulate("ptw_req_cycle", BoolStopWatch(ptw.req(0).fire(), ptw.resp.fire() || flush)) 756d5ddbceSLemover 7645f497a4Shappy-lx XSDebug(haveOne, p"haveOne:${haveOne} sent:${sent} recv:${recv} sfence:${flush} req:${req} resp:${resp}") 776d5ddbceSLemover XSDebug(req_in.valid || io.tlb.resp.valid, p"tlb: ${tlb}\n") 786d5ddbceSLemover XSDebug(io.ptw.req(0).valid || io.ptw.resp.valid, p"ptw: ${ptw}\n") 796d5ddbceSLemover assert(!RegNext(recv && io.ptw.resp.valid, init = false.B), "re-receive ptw.resp") 80*a8bd30cdSLemover XSError(io.ptw.req(0).valid && io.ptw.resp.valid && !flush, "ptw repeater recv resp when sending") 81*a8bd30cdSLemover XSError(io.ptw.resp.valid && (req.vpn =/= io.ptw.resp.bits.entry.tag), "ptw repeater recv resp with wrong tag") 82*a8bd30cdSLemover XSError(io.ptw.resp.valid && !io.ptw.resp.ready, "ptw repeater's ptw resp back, but not ready") 839bd9cdfaSLemover TimeOutAssert(sent && !recv, timeOutThreshold, "Repeater doesn't recv resp in time") 846d5ddbceSLemover} 856d5ddbceSLemover 866d5ddbceSLemover/* dtlb 876d5ddbceSLemover * 886d5ddbceSLemover */ 8935d6335eSZhangZifei 90f1fe8698SLemoverclass PTWRepeaterNB(Width: Int = 1, passReady: Boolean = false, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 9135d6335eSZhangZifei val io = IO(new PTWReapterIO(Width)) 9235d6335eSZhangZifei 9335d6335eSZhangZifei val req_in = if (Width == 1) { 9435d6335eSZhangZifei io.tlb.req(0) 9535d6335eSZhangZifei } else { 9635d6335eSZhangZifei val arb = Module(new RRArbiter(io.tlb.req(0).bits.cloneType, Width)) 9735d6335eSZhangZifei arb.io.in <> io.tlb.req 9835d6335eSZhangZifei arb.io.out 9935d6335eSZhangZifei } 100f1fe8698SLemover val (tlb, ptw, flush) = (io.tlb, io.ptw, DelayN(io.sfence.valid || io.csr.satp.changed, FenceDelay)) 10135d6335eSZhangZifei /* sent: tlb -> repeater -> ptw 10235d6335eSZhangZifei * recv: ptw -> repeater -> tlb 10335d6335eSZhangZifei * different from PTWRepeater 10435d6335eSZhangZifei */ 10535d6335eSZhangZifei 10635d6335eSZhangZifei // tlb -> repeater -> ptw 10735d6335eSZhangZifei val req = RegEnable(req_in.bits, req_in.fire()) 10835d6335eSZhangZifei val sent = BoolStopWatch(req_in.fire(), ptw.req(0).fire() || flush) 10935d6335eSZhangZifei req_in.ready := !sent || { if (passReady) ptw.req(0).ready else false.B } 11035d6335eSZhangZifei ptw.req(0).valid := sent 11135d6335eSZhangZifei ptw.req(0).bits := req 11235d6335eSZhangZifei 11335d6335eSZhangZifei // ptw -> repeater -> tlb 11435d6335eSZhangZifei val resp = RegEnable(ptw.resp.bits, ptw.resp.fire()) 11535d6335eSZhangZifei val recv = BoolStopWatch(ptw.resp.fire(), tlb.resp.fire() || flush) 11635d6335eSZhangZifei ptw.resp.ready := !recv || { if (passReady) tlb.resp.ready else false.B } 11735d6335eSZhangZifei tlb.resp.valid := recv 11835d6335eSZhangZifei tlb.resp.bits := resp 11935d6335eSZhangZifei 12035d6335eSZhangZifei XSPerfAccumulate("req", req_in.fire()) 12135d6335eSZhangZifei XSPerfAccumulate("resp", tlb.resp.fire()) 12235d6335eSZhangZifei if (!passReady) { 12335d6335eSZhangZifei XSPerfAccumulate("req_blank", req_in.valid && sent && ptw.req(0).ready) 12435d6335eSZhangZifei XSPerfAccumulate("resp_blank", ptw.resp.valid && recv && tlb.resp.ready) 12535d6335eSZhangZifei XSPerfAccumulate("req_blank_ignore_ready", req_in.valid && sent) 12635d6335eSZhangZifei XSPerfAccumulate("resp_blank_ignore_ready", ptw.resp.valid && recv) 12735d6335eSZhangZifei } 12835d6335eSZhangZifei XSDebug(req_in.valid || io.tlb.resp.valid, p"tlb: ${tlb}\n") 12935d6335eSZhangZifei XSDebug(io.ptw.req(0).valid || io.ptw.resp.valid, p"ptw: ${ptw}\n") 13035d6335eSZhangZifei} 13135d6335eSZhangZifei 13245f497a4Shappy-lxclass PTWFilterIO(Width: Int)(implicit p: Parameters) extends MMUIOBaseBundle { 133f1fe8698SLemover val tlb = Flipped(new VectorTlbPtwIO(Width)) 134a0301c0dSLemover val ptw = new TlbPtwIO() 1356d5ddbceSLemover 136f1fe8698SLemover def apply(tlb: VectorTlbPtwIO, ptw: TlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 13735d6335eSZhangZifei this.tlb <> tlb 13835d6335eSZhangZifei this.ptw <> ptw 13935d6335eSZhangZifei this.sfence <> sfence 14035d6335eSZhangZifei this.csr <> csr 14135d6335eSZhangZifei } 14235d6335eSZhangZifei 143f1fe8698SLemover def apply(tlb: VectorTlbPtwIO, sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 14435d6335eSZhangZifei this.tlb <> tlb 14535d6335eSZhangZifei this.sfence <> sfence 14635d6335eSZhangZifei this.csr <> csr 14735d6335eSZhangZifei } 14835d6335eSZhangZifei 14945f497a4Shappy-lx} 15045f497a4Shappy-lx 151f1fe8698SLemoverclass PTWFilter(Width: Int, Size: Int, FenceDelay: Int)(implicit p: Parameters) extends XSModule with HasPtwConst { 1526d5ddbceSLemover require(Size >= Width) 1536d5ddbceSLemover 15445f497a4Shappy-lx val io = IO(new PTWFilterIO(Width)) 15545f497a4Shappy-lx 1566d5ddbceSLemover val v = RegInit(VecInit(Seq.fill(Size)(false.B))) 157a0301c0dSLemover val ports = Reg(Vec(Size, Vec(Width, Bool()))) // record which port(s) the entry come from, may not able to cover all the ports 1586d5ddbceSLemover val vpn = Reg(Vec(Size, UInt(vpnLen.W))) 1596d5ddbceSLemover val enqPtr = RegInit(0.U(log2Up(Size).W)) // Enq 1606d5ddbceSLemover val issPtr = RegInit(0.U(log2Up(Size).W)) // Iss to Ptw 1616d5ddbceSLemover val deqPtr = RegInit(0.U(log2Up(Size).W)) // Deq 1626d5ddbceSLemover val mayFullDeq = RegInit(false.B) 1636d5ddbceSLemover val mayFullIss = RegInit(false.B) 1646d5ddbceSLemover val counter = RegInit(0.U(log2Up(Size+1).W)) 1656d5ddbceSLemover 166f1fe8698SLemover val flush = DelayN(io.sfence.valid || io.csr.satp.changed, FenceDelay) 167f1fe8698SLemover val tlb_req = WireInit(io.tlb.req) // NOTE: tlb_req is not io.tlb.req, see below codes, just use cloneType 168cccfc98dSLemover tlb_req.suggestName("tlb_req") 169cccfc98dSLemover 170fa9f9690SLemover val inflight_counter = RegInit(0.U(log2Up(Size + 1).W)) 171fa9f9690SLemover val inflight_full = inflight_counter === Size.U 172fa9f9690SLemover when (io.ptw.req(0).fire() =/= io.ptw.resp.fire()) { 173fa9f9690SLemover inflight_counter := Mux(io.ptw.req(0).fire(), inflight_counter + 1.U, inflight_counter - 1.U) 174fa9f9690SLemover } 175fa9f9690SLemover 17687f41827SLemover val canEnqueue = Wire(Bool()) // NOTE: actually enqueue 1776d5ddbceSLemover val ptwResp = RegEnable(io.ptw.resp.bits, io.ptw.resp.fire()) 178cccfc98dSLemover val ptwResp_OldMatchVec = vpn.zip(v).map{ case (pi, vi) => 179cccfc98dSLemover vi && io.ptw.resp.bits.entry.hit(pi, io.csr.satp.asid, true, true)} 180cccfc98dSLemover val ptwResp_valid = RegNext(io.ptw.resp.fire() && Cat(ptwResp_OldMatchVec).orR, init = false.B) 181cccfc98dSLemover val oldMatchVec_early = io.tlb.req.map(a => vpn.zip(v).map{ case (pi, vi) => vi && pi === a.bits.vpn}) 18287f41827SLemover val lastReqMatchVec_early = io.tlb.req.map(a => tlb_req.map{ b => b.valid && b.bits.vpn === a.bits.vpn && canEnqueue}) 183cccfc98dSLemover val newMatchVec_early = io.tlb.req.map(a => io.tlb.req.map(b => a.bits.vpn === b.bits.vpn)) 184cccfc98dSLemover 185cccfc98dSLemover (0 until Width) foreach { i => 186cccfc98dSLemover tlb_req(i).valid := RegNext(io.tlb.req(i).valid && 187cccfc98dSLemover !(ptwResp_valid && ptwResp.entry.hit(io.tlb.req(i).bits.vpn, 0.U, true, true)) && 188cccfc98dSLemover !Cat(lastReqMatchVec_early(i)).orR, 189cccfc98dSLemover init = false.B) 190cccfc98dSLemover tlb_req(i).bits := RegEnable(io.tlb.req(i).bits, io.tlb.req(i).valid) 191cccfc98dSLemover } 192cccfc98dSLemover 193cccfc98dSLemover val oldMatchVec = oldMatchVec_early.map(a => RegNext(Cat(a).orR)) 194cccfc98dSLemover val newMatchVec = (0 until Width).map(i => (0 until Width).map(j => 195cccfc98dSLemover RegNext(newMatchVec_early(i)(j)) && tlb_req(j).valid 196cccfc98dSLemover )) 197cccfc98dSLemover val ptwResp_newMatchVec = tlb_req.map(a => 198cccfc98dSLemover ptwResp_valid && ptwResp.entry.hit(a.bits.vpn, 0.U, allType = true, true)) 199cccfc98dSLemover 200cccfc98dSLemover val oldMatchVec2 = (0 until Width).map(i => oldMatchVec_early(i).map(RegNext(_)).map(_ & tlb_req(i).valid)) 201cccfc98dSLemover val update_ports = v.indices.map(i => oldMatchVec2.map(j => j(i))) 202a0301c0dSLemover val ports_init = (0 until Width).map(i => (1 << i).U(Width.W)) 203a0301c0dSLemover val filter_ports = (0 until Width).map(i => ParallelMux(newMatchVec(i).zip(ports_init).drop(i))) 204cccfc98dSLemover val resp_vector = RegEnable(ParallelMux(ptwResp_OldMatchVec zip ports), io.ptw.resp.fire()) 2056d5ddbceSLemover 206a0301c0dSLemover def canMerge(index: Int) : Bool = { 207cccfc98dSLemover ptwResp_newMatchVec(index) || oldMatchVec(index) || 208a0301c0dSLemover Cat(newMatchVec(index).take(index)).orR 209a0301c0dSLemover } 210a0301c0dSLemover 211a0301c0dSLemover def filter_req() = { 212a0301c0dSLemover val reqs = tlb_req.indices.map{ i => 213a0301c0dSLemover val req = Wire(ValidIO(new PtwReq())) 214a0301c0dSLemover val merge = canMerge(i) 215a0301c0dSLemover req.bits := tlb_req(i).bits 216a0301c0dSLemover req.valid := !merge && tlb_req(i).valid 217a0301c0dSLemover req 218a0301c0dSLemover } 219a0301c0dSLemover reqs 220a0301c0dSLemover } 221a0301c0dSLemover 222a0301c0dSLemover val reqs = filter_req() 223a0301c0dSLemover val req_ports = filter_ports 2246d5ddbceSLemover val isFull = enqPtr === deqPtr && mayFullDeq 2256d5ddbceSLemover val isEmptyDeq = enqPtr === deqPtr && !mayFullDeq 2266d5ddbceSLemover val isEmptyIss = enqPtr === issPtr && !mayFullIss 2276d5ddbceSLemover val accumEnqNum = (0 until Width).map(i => PopCount(reqs.take(i).map(_.valid))) 228cccfc98dSLemover val enqPtrVecInit = VecInit((0 until Width).map(i => enqPtr + i.U)) 229cccfc98dSLemover val enqPtrVec = VecInit((0 until Width).map(i => enqPtrVecInit(accumEnqNum(i)))) 2306d5ddbceSLemover val enqNum = PopCount(reqs.map(_.valid)) 23187f41827SLemover canEnqueue := counter +& enqNum <= Size.U 2326d5ddbceSLemover 233f1fe8698SLemover // the req may recv false ready, but actually received. Filter and TLB will handle it. 234f1fe8698SLemover val enqNum_fake = PopCount(io.tlb.req.map(_.valid)) 235f1fe8698SLemover val canEnqueue_fake = counter +& enqNum_fake <= Size.U 236f1fe8698SLemover io.tlb.req.map(_.ready := canEnqueue_fake) // NOTE: just drop un-fire reqs 237f1fe8698SLemover 2380ab9ba15SLemover // tlb req flushed by ptw resp: last ptw resp && current ptw resp 2390ab9ba15SLemover // the flushed tlb req will fakely enq, with a false valid 2400ab9ba15SLemover val tlb_req_flushed = reqs.map(a => io.ptw.resp.valid && io.ptw.resp.bits.entry.hit(a.bits.vpn, 0.U, true, true)) 2410ab9ba15SLemover 242cccfc98dSLemover io.tlb.resp.valid := ptwResp_valid 243a0301c0dSLemover io.tlb.resp.bits.data := ptwResp 244a0301c0dSLemover io.tlb.resp.bits.vector := resp_vector 2452c2c1588SLemover 246fa9f9690SLemover val issue_valid = v(issPtr) && !isEmptyIss && !inflight_full 2472c2c1588SLemover val issue_filtered = ptwResp_valid && ptwResp.entry.hit(io.ptw.req(0).bits.vpn, io.csr.satp.asid, allType=true, ignoreAsid=true) 2482c2c1588SLemover val issue_fire_fake = issue_valid && (io.ptw.req(0).ready || (issue_filtered && false.B /*timing-opt*/)) 2492c2c1588SLemover io.ptw.req(0).valid := issue_valid && !issue_filtered 2506d5ddbceSLemover io.ptw.req(0).bits.vpn := vpn(issPtr) 2516d5ddbceSLemover io.ptw.resp.ready := true.B 2526d5ddbceSLemover 2536d5ddbceSLemover reqs.zipWithIndex.map{ 2546d5ddbceSLemover case (req, i) => 2556d5ddbceSLemover when (req.valid && canEnqueue) { 2560ab9ba15SLemover v(enqPtrVec(i)) := !tlb_req_flushed(i) 2576d5ddbceSLemover vpn(enqPtrVec(i)) := req.bits.vpn 258a0301c0dSLemover ports(enqPtrVec(i)) := req_ports(i).asBools 259a0301c0dSLemover } 260a0301c0dSLemover } 261a0301c0dSLemover for (i <- ports.indices) { 262a0301c0dSLemover when (v(i)) { 263a0301c0dSLemover ports(i) := ports(i).zip(update_ports(i)).map(a => a._1 || a._2) 2646d5ddbceSLemover } 2656d5ddbceSLemover } 2666d5ddbceSLemover 2676d5ddbceSLemover val do_enq = canEnqueue && Cat(reqs.map(_.valid)).orR 2686d5ddbceSLemover val do_deq = (!v(deqPtr) && !isEmptyDeq) 2692c2c1588SLemover val do_iss = issue_fire_fake || (!v(issPtr) && !isEmptyIss) 2706d5ddbceSLemover when (do_enq) { 2716d5ddbceSLemover enqPtr := enqPtr + enqNum 2726d5ddbceSLemover } 2736d5ddbceSLemover when (do_deq) { 2746d5ddbceSLemover deqPtr := deqPtr + 1.U 2756d5ddbceSLemover } 2766d5ddbceSLemover when (do_iss) { 2776d5ddbceSLemover issPtr := issPtr + 1.U 2786d5ddbceSLemover } 2792c2c1588SLemover when (issue_fire_fake && issue_filtered) { // issued but is filtered 2802c2c1588SLemover v(issPtr) := false.B 2812c2c1588SLemover } 2826d5ddbceSLemover when (do_enq =/= do_deq) { 2836d5ddbceSLemover mayFullDeq := do_enq 2846d5ddbceSLemover } 2856d5ddbceSLemover when (do_enq =/= do_iss) { 2866d5ddbceSLemover mayFullIss := do_enq 2876d5ddbceSLemover } 2886d5ddbceSLemover 289cccfc98dSLemover when (io.ptw.resp.fire()) { 290cccfc98dSLemover v.zip(ptwResp_OldMatchVec).map{ case (vi, mi) => when (mi) { vi := false.B }} 2916d5ddbceSLemover } 2926d5ddbceSLemover 2936d5ddbceSLemover counter := counter - do_deq + Mux(do_enq, enqNum, 0.U) 294fa9f9690SLemover assert(counter <= Size.U, "counter should be no more than Size") 295fa9f9690SLemover assert(inflight_counter <= Size.U, "inflight should be no more than Size") 2966d5ddbceSLemover when (counter === 0.U) { 2976d5ddbceSLemover assert(!io.ptw.req(0).fire(), "when counter is 0, should not req") 2986d5ddbceSLemover assert(isEmptyDeq && isEmptyIss, "when counter is 0, should be empty") 2996d5ddbceSLemover } 3006d5ddbceSLemover when (counter === Size.U) { 3016d5ddbceSLemover assert(mayFullDeq, "when counter is Size, should be full") 3026d5ddbceSLemover } 3036d5ddbceSLemover 30445f497a4Shappy-lx when (flush) { 3056d5ddbceSLemover v.map(_ := false.B) 3066d5ddbceSLemover deqPtr := 0.U 3076d5ddbceSLemover enqPtr := 0.U 3086d5ddbceSLemover issPtr := 0.U 3096d5ddbceSLemover ptwResp_valid := false.B 3106d5ddbceSLemover mayFullDeq := false.B 3116d5ddbceSLemover mayFullIss := false.B 3126d5ddbceSLemover counter := 0.U 313fa9f9690SLemover inflight_counter := 0.U 3146d5ddbceSLemover } 3156d5ddbceSLemover 3166d5ddbceSLemover // perf 3176d5ddbceSLemover XSPerfAccumulate("tlb_req_count", PopCount(Cat(io.tlb.req.map(_.valid)))) 3186d5ddbceSLemover XSPerfAccumulate("tlb_req_count_filtered", Mux(do_enq, accumEnqNum(Width - 1), 0.U)) 3196d5ddbceSLemover XSPerfAccumulate("ptw_req_count", io.ptw.req(0).fire()) 3206d5ddbceSLemover XSPerfAccumulate("ptw_req_cycle", inflight_counter) 3216d5ddbceSLemover XSPerfAccumulate("tlb_resp_count", io.tlb.resp.fire()) 3226d5ddbceSLemover XSPerfAccumulate("ptw_resp_count", io.ptw.resp.fire()) 3236d5ddbceSLemover XSPerfAccumulate("inflight_cycle", !isEmptyDeq) 3246d5ddbceSLemover for (i <- 0 until Size + 1) { 3256d5ddbceSLemover XSPerfAccumulate(s"counter${i}", counter === i.U) 3266d5ddbceSLemover } 3279bd9cdfaSLemover 3289bd9cdfaSLemover for (i <- 0 until Size) { 3299bd9cdfaSLemover TimeOutAssert(v(i), timeOutThreshold, s"Filter ${i} doesn't recv resp in time") 3309bd9cdfaSLemover } 3316d5ddbceSLemover} 33238ba1efdSLemover 33338ba1efdSLemoverobject PTWRepeater { 334f1fe8698SLemover def apply(fenceDelay: Int, 33538ba1efdSLemover tlb: TlbPtwIO, 33638ba1efdSLemover sfence: SfenceBundle, 33738ba1efdSLemover csr: TlbCsrBundle 33838ba1efdSLemover )(implicit p: Parameters) = { 33938ba1efdSLemover val width = tlb.req.size 340f1fe8698SLemover val repeater = Module(new PTWRepeater(width, fenceDelay)) 34135d6335eSZhangZifei repeater.io.apply(tlb, sfence, csr) 34238ba1efdSLemover repeater 34338ba1efdSLemover } 34438ba1efdSLemover 345f1fe8698SLemover def apply(fenceDelay: Int, 34638ba1efdSLemover tlb: TlbPtwIO, 34738ba1efdSLemover ptw: TlbPtwIO, 34838ba1efdSLemover sfence: SfenceBundle, 34938ba1efdSLemover csr: TlbCsrBundle 35038ba1efdSLemover )(implicit p: Parameters) = { 35138ba1efdSLemover val width = tlb.req.size 352f1fe8698SLemover val repeater = Module(new PTWRepeater(width, fenceDelay)) 35335d6335eSZhangZifei repeater.io.apply(tlb, ptw, sfence, csr) 35435d6335eSZhangZifei repeater 35535d6335eSZhangZifei } 35635d6335eSZhangZifei} 35738ba1efdSLemover 35835d6335eSZhangZifeiobject PTWRepeaterNB { 359f1fe8698SLemover def apply(passReady: Boolean, fenceDelay: Int, 36035d6335eSZhangZifei tlb: TlbPtwIO, 36135d6335eSZhangZifei sfence: SfenceBundle, 36235d6335eSZhangZifei csr: TlbCsrBundle 36335d6335eSZhangZifei )(implicit p: Parameters) = { 36435d6335eSZhangZifei val width = tlb.req.size 365f1fe8698SLemover val repeater = Module(new PTWRepeaterNB(width, passReady,fenceDelay)) 36635d6335eSZhangZifei repeater.io.apply(tlb, sfence, csr) 36735d6335eSZhangZifei repeater 36835d6335eSZhangZifei } 36935d6335eSZhangZifei 370f1fe8698SLemover def apply(passReady: Boolean, fenceDelay: Int, 37135d6335eSZhangZifei tlb: TlbPtwIO, 37235d6335eSZhangZifei ptw: TlbPtwIO, 37335d6335eSZhangZifei sfence: SfenceBundle, 37435d6335eSZhangZifei csr: TlbCsrBundle 37535d6335eSZhangZifei )(implicit p: Parameters) = { 37635d6335eSZhangZifei val width = tlb.req.size 377f1fe8698SLemover val repeater = Module(new PTWRepeaterNB(width, passReady, fenceDelay)) 37835d6335eSZhangZifei repeater.io.apply(tlb, ptw, sfence, csr) 37938ba1efdSLemover repeater 38038ba1efdSLemover } 38138ba1efdSLemover} 38238ba1efdSLemover 38338ba1efdSLemoverobject PTWFilter { 384f1fe8698SLemover def apply(fenceDelay: Int, 385f1fe8698SLemover tlb: VectorTlbPtwIO, 38638ba1efdSLemover ptw: TlbPtwIO, 38738ba1efdSLemover sfence: SfenceBundle, 38838ba1efdSLemover csr: TlbCsrBundle, 38938ba1efdSLemover size: Int 39038ba1efdSLemover )(implicit p: Parameters) = { 39138ba1efdSLemover val width = tlb.req.size 392f1fe8698SLemover val filter = Module(new PTWFilter(width, size, fenceDelay)) 39335d6335eSZhangZifei filter.io.apply(tlb, ptw, sfence, csr) 39438ba1efdSLemover filter 39538ba1efdSLemover } 39635d6335eSZhangZifei 397f1fe8698SLemover def apply(fenceDelay: Int, 398f1fe8698SLemover tlb: VectorTlbPtwIO, 39935d6335eSZhangZifei sfence: SfenceBundle, 40035d6335eSZhangZifei csr: TlbCsrBundle, 40135d6335eSZhangZifei size: Int 40235d6335eSZhangZifei )(implicit p: Parameters) = { 40335d6335eSZhangZifei val width = tlb.req.size 404f1fe8698SLemover val filter = Module(new PTWFilter(width, size, fenceDelay)) 40535d6335eSZhangZifei filter.io.apply(tlb, sfence, csr) 40635d6335eSZhangZifei filter 40735d6335eSZhangZifei } 40835d6335eSZhangZifei 40938ba1efdSLemover} 410