1/*************************************************************************************** 2* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* Copyright (c) 2024-2025 Institute of Information Engineering, Chinese Academy of Sciences 6* 7* XiangShan is licensed under Mulan PSL v2. 8* You can use this software according to the terms and conditions of the Mulan PSL v2. 9* You may obtain a copy of Mulan PSL v2 at: 10* http://license.coscl.org.cn/MulanPSL2 11* 12* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 13* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 14* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 15* 16* See the Mulan PSL v2 for more details. 17***************************************************************************************/ 18 19package xiangshan.cache.mmu 20 21import org.chipsalliance.cde.config.Parameters 22import chisel3._ 23import chisel3.util._ 24import xiangshan._ 25import xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 26import utils._ 27import utility._ 28import coupledL2.utils.SplittedSRAM 29import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 30import freechips.rocketchip.tilelink._ 31import utility.mbist.MbistPipeline 32 33/* ptw cache caches the page table of all the three layers 34 * ptw cache resp at next cycle 35 * the cache should not be blocked 36 * when miss queue if full, just block req outside 37 */ 38 39class PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle { 40 val hit = Bool() 41 val pre = Bool() 42 val ppn = UInt(gvpnLen.W) 43 val pbmt = UInt(ptePbmtLen.W) 44 val perm = new PtePermBundle() 45 val n = UInt(pteNLen.W) 46 val ecc = Bool() 47 val level = UInt(2.W) 48 val v = Bool() 49 val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 50 val jmp_bitmap_check = Bool() 51 val pte = UInt(XLEN.W) // Page Table Entry 52 }) 53 54 def apply(hit: Bool, pre: Bool, ppn: UInt, pbmt: UInt = 0.U, n: UInt = 0.U, 55 perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()), 56 ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B, jmp_bitmap_check: Bool = false.B, 57 pte: UInt = 0.U): Unit = { 58 this.hit := hit && !ecc 59 this.pre := pre 60 this.ppn := ppn 61 this.n := n 62 this.pbmt := pbmt 63 this.perm := perm 64 this.ecc := ecc && hit 65 this.level := level 66 this.v := valid 67 if (HasBitmapCheck) { 68 this.bitmapCheck.get.jmp_bitmap_check := jmp_bitmap_check 69 this.bitmapCheck.get.pte := pte 70 } 71 } 72} 73 74class PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle { 75 assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 76 val hit = Bool() 77 val pre = Bool() 78 val ppn = Vec(tlbcontiguous, UInt(gvpnLen.W)) 79 val pbmt = Vec(tlbcontiguous, UInt(ptePbmtLen.W)) 80 val perm = Vec(tlbcontiguous, new PtePermBundle()) 81 val ecc = Bool() 82 val level = UInt(2.W) 83 val v = Vec(tlbcontiguous, Bool()) 84 val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 85 val jmp_bitmap_check = Bool() 86 val hitway = UInt(l2tlbParams.l0nWays.W) 87 val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 88 val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 89 }) 90 91 def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], pbmt: Vec[UInt] = Vec(tlbcontiguous, 0.U), 92 perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())), 93 ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B), 94 jmp_bitmap_check: Bool = false.B, 95 hitway: UInt = 0.U, ptes: Vec[UInt] , cfs: Vec[Bool]): Unit = { 96 this.hit := hit && !ecc 97 this.pre := pre 98 this.ppn := ppn 99 this.pbmt := pbmt 100 this.perm := perm 101 this.ecc := ecc && hit 102 this.level := level 103 this.v := valid 104 if (HasBitmapCheck) { 105 this.bitmapCheck.get.jmp_bitmap_check := jmp_bitmap_check 106 this.bitmapCheck.get.hitway := hitway 107 this.bitmapCheck.get.ptes := ptes 108 this.bitmapCheck.get.cfs := cfs 109 } 110 } 111} 112 113class PageCacheRespBundle(implicit p: Parameters) extends PtwBundle { 114 val l3 = if (EnableSv48) Some(new PageCachePerPespBundle) else None 115 val l2 = new PageCachePerPespBundle 116 val l1 = new PageCachePerPespBundle 117 val l0 = new PageCacheMergePespBundle 118 val sp = new PageCachePerPespBundle 119} 120 121class PtwCacheReq(implicit p: Parameters) extends PtwBundle { 122 val req_info = new L2TlbInnerBundle() 123 val isFirst = Bool() 124 val bypassed = if (EnableSv48) Vec(4, Bool()) else Vec(3, Bool()) 125 val isHptwReq = Bool() 126 val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 127} 128 129class PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 130 val req = Flipped(DecoupledIO(new PtwCacheReq())) 131 val resp = DecoupledIO(new Bundle { 132 val req_info = new L2TlbInnerBundle() 133 val isFirst = Bool() 134 val hit = Bool() 135 val prefetch = Bool() // is the entry fetched by prefetch 136 val bypassed = Bool() 137 val toFsm = new Bundle { 138 val l3Hit = if (EnableSv48) Some(Bool()) else None 139 val l2Hit = Bool() 140 val l1Hit = Bool() 141 val ppn = UInt(gvpnLen.W) 142 val stage1Hit = Bool() // find stage 1 pte in cache, but need to search stage 2 pte in cache at PTW 143 val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 144 val jmp_bitmap_check = Bool() // find pte in l0 or sp, but need bitmap check 145 val toLLPTW = Bool() 146 val hitway = UInt(l2tlbParams.l0nWays.W) 147 val pte = UInt(XLEN.W) // Page Table Entry 148 val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 149 val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 150 val SPlevel = UInt(log2Up(Level).W) 151 }) 152 } 153 val stage1 = new PtwMergeResp() 154 val isHptwReq = Bool() 155 val toHptw = new Bundle { 156 val l3Hit = if (EnableSv48) Some(Bool()) else None 157 val l2Hit = Bool() 158 val l1Hit = Bool() 159 val ppn = UInt(ppnLen.W) 160 val id = UInt(log2Up(l2tlbParams.llptwsize).W) 161 val resp = new HptwResp() // used if hit 162 val bypassed = Bool() 163 val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 164 val jmp_bitmap_check = Bool() // find pte in l0 or sp, but need bitmap check 165 val hitway = UInt(l2tlbParams.l0nWays.W) 166 val pte = UInt(XLEN.W) // Page Table Entry 167 val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 168 val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 169 val fromSP = Bool() 170 val SPlevel = UInt(log2Up(Level).W) 171 }) 172 } 173 }) 174 val refill = Flipped(ValidIO(new Bundle { 175 val ptes = UInt(blockBits.W) 176 val levelOH = new Bundle { 177 // NOTE: levelOH has (Level+1) bits, each stands for page cache entries 178 val sp = Bool() 179 val l0 = Bool() 180 val l1 = Bool() 181 val l2 = Bool() 182 val l3 = if (EnableSv48) Some(Bool()) else None 183 def apply(levelUInt: UInt, valid: Bool) = { 184 sp := GatedValidRegNext((levelUInt === 1.U || levelUInt === 2.U || levelUInt === 3.U) && valid, false.B) 185 l0 := GatedValidRegNext((levelUInt === 0.U) & valid, false.B) 186 l1 := GatedValidRegNext((levelUInt === 1.U) & valid, false.B) 187 l2 := GatedValidRegNext((levelUInt === 2.U) & valid, false.B) 188 l3.map(_ := GatedValidRegNext((levelUInt === 3.U) & valid, false.B)) 189 } 190 } 191 // duplicate level and sel_pte for each page caches, for better fanout 192 val req_info_dup = Vec(3, new L2TlbInnerBundle()) 193 val level_dup = Vec(3, UInt(log2Up(Level + 1).W)) 194 val sel_pte_dup = Vec(3, UInt(XLEN.W)) 195 })) 196 // when refill l0,save way info for late bitmap wakeup convenient 197 // valid at same cycle of refill.levelOH.l0 198 val l0_way_info = Option.when(HasBitmapCheck)(Output(UInt(l2tlbParams.l0nWays.W))) 199 val sfence_dup = Vec(4, Input(new SfenceBundle())) 200 val csr_dup = Vec(3, Input(new TlbCsrBundle())) 201 val bitmap_wakeup = Option.when(HasBitmapCheck)(Flipped(ValidIO(new Bundle { 202 val setIndex = Input(UInt(PtwL0SetIdxLen.W)) 203 val tag = Input(UInt(SPTagLen.W)) 204 val isSp = Input(Bool()) 205 val way_info = UInt(l2tlbParams.l0nWays.W) 206 val pte_index = UInt(sectortlbwidth.W) 207 val check_success = Bool() 208 }))) 209} 210 211class PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 212 val io = IO(new PtwCacheIO) 213 val ecc = Code.fromString(l2tlbParams.ecc) 214 val l1EntryType = new PTWEntriesWithEcc(ecc, num = PtwL1SectorSize, tagLen = PtwL1TagLen, level = 1, hasPerm = false, ReservedBits = l2tlbParams.l1ReservedBits) 215 val l0EntryType = new PTWEntriesWithEcc(ecc, num = PtwL0SectorSize, tagLen = PtwL0TagLen, level = 0, hasPerm = true, ReservedBits = l2tlbParams.l0ReservedBits) 216 217 // use two additional regs to record corresponding cache entry whether via bitmap check 218 // 32(l0nSets)* 8 (l0nWays) * 8 (tlbcontiguous) 219 val l0BitmapReg = RegInit(VecInit(Seq.fill(l2tlbParams.l0nSets)(VecInit(Seq.fill(l2tlbParams.l0nWays)(VecInit(Seq.fill(tlbcontiguous)(0.U(1.W)))))))) 220 val spBitmapReg = RegInit(VecInit(Seq.fill(l2tlbParams.spSize)(0.U(1.W)))) 221 222 val bitmapEnable = io.csr_dup(0).mbmc.BME === 1.U && io.csr_dup(0).mbmc.CMODE === 0.U 223 // TODO: four caches make the codes dirty, think about how to deal with it 224 225 val sfence_dup = io.sfence_dup 226 val refill = io.refill.bits 227 val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source)) 228 val refill_h = io.refill.bits.req_info_dup.map(a => Mux(a.s2xlate === allStage, onlyStage1, a.s2xlate)) 229 val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed || f._2.vsatp.changed || f._2.hgatp.changed) 230 val flush = flush_dup(0) 231 232 // when refill, refuce to accept new req 233 val rwHarzad = if (sramSinglePort) io.refill.valid else false.B 234 235 // handle hand signal and req_info 236 // TODO: replace with FlushableQueue 237 val stageReq = Wire(Decoupled(new PtwCacheReq())) // enq stage & read page cache valid 238 val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp 239 val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc 240 val stageResp = Wire(Decoupled(new PtwCacheReq())) // deq stage 241 242 val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush) // catch ram data 243 val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter 244 val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool())) 245 stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush)) // ecc flush 246 247 stageReq <> io.req 248 PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad) 249 InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle) 250 PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush) 251 InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle) 252 PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush) 253 stageResp.ready := !stageResp.valid || io.resp.ready 254 255 // l3: level 3 non-leaf pte 256 val l3 = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, new PtwEntry(tagLen = PtwL3TagLen)))) else None 257 val l3v = if (EnableSv48) Some(RegInit(0.U(l2tlbParams.l3Size.W))) else None 258 val l3g = if (EnableSv48) Some(Reg(UInt(l2tlbParams.l3Size.W))) else None 259 val l3asids = if (EnableSv48) Some(l3.get.map(_.asid)) else None 260 val l3vmids = if (EnableSv48) Some(l3.get.map(_.vmid)) else None 261 val l3h = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, UInt(2.W)))) else None 262 263 // l2: level 2 non-leaf pte 264 val l2 = Reg(Vec(l2tlbParams.l2Size, new PtwEntry(tagLen = PtwL2TagLen))) 265 val l2v = RegInit(0.U(l2tlbParams.l2Size.W)) 266 val l2g = Reg(UInt(l2tlbParams.l2Size.W)) 267 val l2asids = l2.map(_.asid) 268 val l2vmids = l2.map(_.vmid) 269 val l2h = Reg(Vec(l2tlbParams.l2Size, UInt(2.W))) 270 271 // l1: level 1 non-leaf pte 272 val l1 = Module(new SplittedSRAM( 273 l1EntryType, 274 set = l2tlbParams.l1nSets, 275 way = l2tlbParams.l1nWays, 276 waySplit = 1, 277 dataSplit = 4, 278 singlePort = sramSinglePort, 279 readMCP2 = false, 280 hasMbist = hasMbist 281 )) 282 val mbistPlL1 = MbistPipeline.PlaceMbistPipeline(1, s"MbistPipePtwL1", hasMbist) 283 val l1v = RegInit(0.U((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W)) 284 val l1g = Reg(UInt((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W)) 285 val l1h = Reg(Vec(l2tlbParams.l1nSets, Vec(l2tlbParams.l1nWays, UInt(2.W)))) 286 def getl1vSet(vpn: UInt) = { 287 require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays)) 288 val set = genPtwL1SetIdx(vpn) 289 require(set.getWidth == log2Up(l2tlbParams.l1nSets)) 290 val l1vVec = l1v.asTypeOf(Vec(l2tlbParams.l1nSets, UInt(l2tlbParams.l1nWays.W))) 291 l1vVec(set) 292 } 293 def getl1hSet(vpn: UInt) = { 294 require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays)) 295 val set = genPtwL1SetIdx(vpn) 296 require(set.getWidth == log2Up(l2tlbParams.l1nSets)) 297 l1h(set) 298 } 299 300 // l0: level 0 leaf pte of 4KB pages 301 val l0 = Module(new SplittedSRAM( 302 l0EntryType, 303 set = l2tlbParams.l0nSets, 304 way = l2tlbParams.l0nWays, 305 waySplit = 2, 306 dataSplit = 4, 307 singlePort = sramSinglePort, 308 readMCP2 = false, 309 hasMbist = hasMbist 310 )) 311 val mbistPlL0 = MbistPipeline.PlaceMbistPipeline(1, s"MbistPipePtwL0", hasMbist) 312 val l0v = RegInit(0.U((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W)) 313 val l0g = Reg(UInt((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W)) 314 val l0h = Reg(Vec(l2tlbParams.l0nSets, Vec(l2tlbParams.l0nWays, UInt(2.W)))) 315 def getl0vSet(vpn: UInt) = { 316 require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays)) 317 val set = genPtwL0SetIdx(vpn) 318 require(set.getWidth == log2Up(l2tlbParams.l0nSets)) 319 val l0vVec = l0v.asTypeOf(Vec(l2tlbParams.l0nSets, UInt(l2tlbParams.l0nWays.W))) 320 l0vVec(set) 321 } 322 def getl0hSet(vpn: UInt) = { 323 require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays)) 324 val set = genPtwL0SetIdx(vpn) 325 require(set.getWidth == log2Up(l2tlbParams.l0nSets)) 326 l0h(set) 327 } 328 329 // sp: level 1/2/3 leaf pte of 512GB/1GB/2MB super pages 330 val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true, hasNapot = true))) 331 val spv = RegInit(0.U(l2tlbParams.spSize.W)) 332 val spg = Reg(UInt(l2tlbParams.spSize.W)) 333 val spasids = sp.map(_.asid) 334 val spvmids = sp.map(_.vmid) 335 val sph = Reg(Vec(l2tlbParams.spSize, UInt(2.W))) 336 337 if (HasBitmapCheck) { 338 // wakeup corresponding entry 339 when (io.bitmap_wakeup.get.valid) { 340 when (io.bitmap_wakeup.get.bits.isSp) { 341 for (i <- 0 until l2tlbParams.spSize) { 342 when (sp(i).tag === io.bitmap_wakeup.get.bits.tag && spv(i) === 1.U) { 343 spBitmapReg(i) := io.bitmap_wakeup.get.bits.check_success 344 } 345 } 346 } .otherwise { 347 val wakeup_setindex = io.bitmap_wakeup.get.bits.setIndex 348 l0BitmapReg(wakeup_setindex)(OHToUInt(io.bitmap_wakeup.get.bits.way_info))(io.bitmap_wakeup.get.bits.pte_index) := io.bitmap_wakeup.get.bits.check_success 349 assert(l0v(wakeup_setindex * l2tlbParams.l0nWays.U + OHToUInt(io.bitmap_wakeup.get.bits.way_info)) === 1.U, 350 "Wakeuped entry must be valid!") 351 } 352 } 353 } 354 355 // Access Perf 356 val l3AccessPerf = if(EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None 357 val l2AccessPerf = Wire(Vec(l2tlbParams.l2Size, Bool())) 358 val l1AccessPerf = Wire(Vec(l2tlbParams.l1nWays, Bool())) 359 val l0AccessPerf = Wire(Vec(l2tlbParams.l0nWays, Bool())) 360 val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool())) 361 if (EnableSv48) l3AccessPerf.map(_.map(_ := false.B)) 362 l2AccessPerf.map(_ := false.B) 363 l1AccessPerf.map(_ := false.B) 364 l0AccessPerf.map(_ := false.B) 365 spAccessPerf.map(_ := false.B) 366 367 368 369 def vpn_match(vpn1: UInt, vpn2: UInt, level: Int) = { 370 (vpn1(vpnLen-1, vpnnLen*level+3) === vpn2(vpnLen-1, vpnnLen*level+3)) 371 } 372 // NOTE: not actually bypassed, just check if hit, re-access the page cache 373 def refill_bypass(vpn: UInt, level: Int, h_search: UInt) = { 374 val change_h = MuxLookup(h_search, noS2xlate)(Seq( 375 allStage -> onlyStage1, 376 onlyStage1 -> onlyStage1, 377 onlyStage2 -> onlyStage2 378 )) 379 val change_refill_h = MuxLookup(io.refill.bits.req_info_dup(0).s2xlate, noS2xlate)(Seq( 380 allStage -> onlyStage1, 381 onlyStage1 -> onlyStage1, 382 onlyStage2 -> onlyStage2 383 )) 384 val refill_vpn = io.refill.bits.req_info_dup(0).vpn 385 io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(refill_vpn, vpn, level) && change_h === change_refill_h 386 } 387 388 val vpn_search = stageReq.bits.req_info.vpn 389 val h_search = MuxLookup(stageReq.bits.req_info.s2xlate, noS2xlate)(Seq( 390 allStage -> onlyStage1, 391 onlyStage1 -> onlyStage1, 392 onlyStage2 -> onlyStage2 393 )) 394 395 // l3 396 val l3Hit = if(EnableSv48) Some(Wire(Bool())) else None 397 val l3HitPPN = if(EnableSv48) Some(Wire(UInt(ppnLen.W))) else None 398 val l3HitPbmt = if(EnableSv48) Some(Wire(UInt(ptePbmtLen.W))) else None 399 val l3Pre = if(EnableSv48) Some(Wire(Bool())) else None 400 val ptwl3replace = if(EnableSv48) Some(ReplacementPolicy.fromString(l2tlbParams.l3Replacer, l2tlbParams.l3Size)) else None 401 if (EnableSv48) { 402 val hitVecT = l3.get.zipWithIndex.map { 403 case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate) 404 && l3v.get(i) && h_search === l3h.get(i)) 405 } 406 val hitVec = hitVecT.map(RegEnable(_, stageReq.fire)) 407 408 // stageDelay, but check for l3 409 val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.ppn)), stageDelay_valid_1cycle) 410 val hitPbmt = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.pbmt)), stageDelay_valid_1cycle) 411 val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.prefetch)), stageDelay_valid_1cycle) 412 val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle) 413 414 when (hit && stageDelay_valid_1cycle) { ptwl3replace.get.access(OHToUInt(hitVec)) } 415 416 l3AccessPerf.get.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle} 417 for (i <- 0 until l2tlbParams.l3Size) { 418 XSDebug(stageReq.fire, p"[l3] l3(${i.U}) ${l3.get(i)} hit:${l3.get(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n") 419 } 420 XSDebug(stageReq.fire, p"[l3] l3v:${Binary(l3v.get)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n") 421 XSDebug(stageDelay(0).valid, p"[l3] l3Hit:${hit} l3HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n") 422 423 VecInit(hitVecT).suggestName(s"l3_hitVecT") 424 VecInit(hitVec).suggestName(s"l3_hitVec") 425 426 // synchronize with other entries with RegEnable 427 l3Hit.map(_ := RegEnable(hit, stageDelay(1).fire)) 428 l3HitPPN.map(_ := RegEnable(hitPPN, stageDelay(1).fire)) 429 l3HitPbmt.map(_ := RegEnable(hitPbmt, stageDelay(1).fire)) 430 l3Pre.map(_ := RegEnable(hitPre, stageDelay(1).fire)) 431 } 432 433 // l2 434 val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer, l2tlbParams.l2Size) 435 val (l2Hit, l2HitPPN, l2HitPbmt, l2Pre) = { 436 val hitVecT = l2.zipWithIndex.map { 437 case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate) 438 && l2v(i) && h_search === l2h(i)) 439 } 440 val hitVec = hitVecT.map(RegEnable(_, stageReq.fire)) 441 442 // stageDelay, but check for l2 443 val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.ppn)), stageDelay_valid_1cycle) 444 val hitPbmt = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.pbmt)), stageDelay_valid_1cycle) 445 val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.prefetch)), stageDelay_valid_1cycle) 446 val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle) 447 448 when (hit && stageDelay_valid_1cycle) { ptwl2replace.access(OHToUInt(hitVec)) } 449 450 l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle} 451 for (i <- 0 until l2tlbParams.l2Size) { 452 XSDebug(stageReq.fire, p"[l2] l2(${i.U}) ${l2(i)} hit:${l2(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n") 453 } 454 XSDebug(stageReq.fire, p"[l2] l2v:${Binary(l2v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n") 455 XSDebug(stageDelay(0).valid, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n") 456 457 VecInit(hitVecT).suggestName(s"l2_hitVecT") 458 VecInit(hitVec).suggestName(s"l2_hitVec") 459 460 // synchronize with other entries with RegEnable 461 (RegEnable(hit, stageDelay(1).fire), 462 RegEnable(hitPPN, stageDelay(1).fire), 463 RegEnable(hitPbmt, stageDelay(1).fire), 464 RegEnable(hitPre, stageDelay(1).fire)) 465 } 466 467 // l1 468 val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer,l2tlbParams.l1nWays,l2tlbParams.l1nSets) 469 val (l1Hit, l1HitPPN, l1HitPbmt, l1Pre, l1eccError) = { 470 val ridx = genPtwL1SetIdx(vpn_search) 471 l1.io.r.req.valid := stageReq.fire 472 l1.io.r.req.bits.apply(setIdx = ridx) 473 val vVec_req = getl1vSet(vpn_search) 474 val hVec_req = getl1hSet(vpn_search) 475 476 // delay one cycle after sram read 477 val delay_vpn = stageDelay(0).bits.req_info.vpn 478 val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq( 479 allStage -> onlyStage1, 480 onlyStage1 -> onlyStage1, 481 onlyStage2 -> onlyStage2 482 )) 483 val data_resp = DataHoldBypass(l1.io.r.resp.data, stageDelay_valid_1cycle) 484 val vVec_delay = RegEnable(vVec_req, stageReq.fire) 485 val hVec_delay = RegEnable(hVec_req, stageReq.fire) 486 val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) => 487 wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid, io.csr_dup(1).vsatp.asid, io.csr_dup(1).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)}) 488 489 // check hit and ecc 490 val check_vpn = stageCheck(0).bits.req_info.vpn 491 val ramDatas = RegEnable(data_resp, stageDelay(1).fire) 492 val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools 493 494 val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire) 495 val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas) 496 val hitWayData = hitWayEntry.entries 497 val hit = ParallelOR(hitVec) 498 val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l1nWays).map(_.U(log2Up(l2tlbParams.l1nWays).W))) 499 val eccError = WireInit(false.B) 500 if (l2tlbParams.enablePTWECC) { 501 eccError := hitWayEntry.decode() 502 } else { 503 eccError := false.B 504 } 505 506 ridx.suggestName(s"l1_ridx") 507 ramDatas.suggestName(s"l1_ramDatas") 508 hitVec.suggestName(s"l1_hitVec") 509 hitWayData.suggestName(s"l1_hitWayData") 510 hitWay.suggestName(s"l1_hitWay") 511 512 when (hit && stageCheck_valid_1cycle) { ptwl1replace.access(genPtwL1SetIdx(check_vpn), hitWay) } 513 514 l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle } 515 XSDebug(stageDelay_valid_1cycle, p"[l1] ridx:0x${Hexadecimal(ridx)}\n") 516 for (i <- 0 until l2tlbParams.l1nWays) { 517 XSDebug(stageCheck_valid_1cycle, p"[l1] ramDatas(${i.U}) ${ramDatas(i)} l1v:${vVec(i)} hit:${hit}\n") 518 } 519 XSDebug(stageCheck_valid_1cycle, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL1SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n") 520 521 (hit, hitWayData.ppns(genPtwL1SectorIdx(check_vpn)), hitWayData.pbmts(genPtwL1SectorIdx(check_vpn)), hitWayData.prefetch, eccError) 522 } 523 val te = ClockGate.genTeSink 524 val l0_masked_clock = ClockGate(te.cgen, stageReq.fire | (!flush_dup(0) && refill.levelOH.l0) | mbistPlL0.map(_.mbist.req).getOrElse(false.B), clock) 525 val l1_masked_clock = ClockGate(te.cgen, stageReq.fire | (!flush_dup(1) && refill.levelOH.l1) | mbistPlL1.map(_.mbist.req).getOrElse(false.B), clock) 526 l0.clock := l0_masked_clock 527 l1.clock := l1_masked_clock 528 // l0 529 val ptwl0replace = ReplacementPolicy.fromString(l2tlbParams.l0Replacer,l2tlbParams.l0nWays,l2tlbParams.l0nSets) 530 val (l0Hit, l0HitData, l0Pre, l0eccError, l0HitWay, l0BitmapCheckResult, l0JmpBitmapCheck) = { 531 val ridx = genPtwL0SetIdx(vpn_search) 532 l0.io.r.req.valid := stageReq.fire 533 l0.io.r.req.bits.apply(setIdx = ridx) 534 val vVec_req = getl0vSet(vpn_search) 535 val hVec_req = getl0hSet(vpn_search) 536 537 // delay one cycle after sram read 538 val delay_vpn = stageDelay(0).bits.req_info.vpn 539 val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq( 540 allStage -> onlyStage1, 541 onlyStage1 -> onlyStage1, 542 onlyStage2 -> onlyStage2 543 )) 544 val data_resp = DataHoldBypass(l0.io.r.resp.data, stageDelay_valid_1cycle) 545 val vVec_delay = RegEnable(vVec_req, stageReq.fire) 546 val hVec_delay = RegEnable(hVec_req, stageReq.fire) 547 val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) => 548 wayData.entries.hit(delay_vpn, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)}) 549 550 // check hit and ecc 551 val check_vpn = stageCheck(0).bits.req_info.vpn 552 val ramDatas = RegEnable(data_resp, stageDelay(1).fire) 553 val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools 554 555 val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire) 556 val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas) 557 val hitWayData = hitWayEntry.entries 558 val hitWayEcc = hitWayEntry.ecc 559 val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l0nWays).map(_.U(log2Up(l2tlbParams.l0nWays).W))) 560 561 val ishptw = RegEnable(stageDelay(0).bits.isHptwReq,stageDelay(1).fire) 562 val s2x_info = RegEnable(stageDelay(0).bits.req_info.s2xlate,stageDelay(1).fire) 563 val pte_index = RegEnable(stageDelay(0).bits.req_info.vpn(sectortlbwidth - 1, 0),stageDelay(1).fire) 564 val jmp_bitmap_check = WireInit(false.B) 565 val hit = WireInit(false.B) 566 val l0bitmapreg = WireInit((VecInit(Seq.fill(l2tlbParams.l0nWays)(VecInit(Seq.fill(tlbcontiguous)(0.U(1.W))))))) 567 if (HasBitmapCheck) { 568 l0bitmapreg := RegEnable(RegNext(l0BitmapReg(ridx)), stageDelay(1).fire) 569 // cause llptw will trigger bitmapcheck 570 // add a coniditonal logic 571 // (s2x_info =/= allStage || ishptw) 572 hit := Mux(bitmapEnable && (s2x_info =/= allStage || ishptw), ParallelOR(hitVec) && l0bitmapreg(hitWay)(pte_index) === 1.U, ParallelOR(hitVec)) 573 when (bitmapEnable && (s2x_info =/= allStage || ishptw) && ParallelOR(hitVec) && l0bitmapreg(hitWay)(pte_index) === 0.U) { 574 jmp_bitmap_check := true.B 575 } 576 } else { 577 hit := ParallelOR(hitVec) 578 } 579 val eccError = WireInit(false.B) 580 if (l2tlbParams.enablePTWECC) { 581 eccError := hitWayEntry.decode() 582 } else { 583 eccError := false.B 584 } 585 586 when (hit && stageCheck_valid_1cycle) { ptwl0replace.access(genPtwL0SetIdx(check_vpn), hitWay) } 587 588 l0AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle } 589 XSDebug(stageReq.fire, p"[l0] ridx:0x${Hexadecimal(ridx)}\n") 590 for (i <- 0 until l2tlbParams.l0nWays) { 591 XSDebug(stageCheck_valid_1cycle, p"[l0] ramDatas(${i.U}) ${ramDatas(i)} l0v:${vVec(i)} hit:${hitVec(i)}\n") 592 } 593 XSDebug(stageCheck_valid_1cycle, p"[l0] l0Hit:${hit} l0HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n") 594 595 ridx.suggestName(s"l0_ridx") 596 ramDatas.suggestName(s"l0_ramDatas") 597 hitVec.suggestName(s"l0_hitVec") 598 hitWay.suggestName(s"l0_hitWay") 599 600 (hit, hitWayData, hitWayData.prefetch, eccError, UIntToOH(hitWay), l0bitmapreg(hitWay), jmp_bitmap_check) 601 } 602 val l0HitPPN = l0HitData.ppns 603 val l0HitPbmt = l0HitData.pbmts 604 val l0HitPerm = l0HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL0SectorSize, new PtePermBundle))) 605 val l0HitValid = VecInit(l0HitData.onlypf.map(!_)) 606 val l0Ptes = WireInit(VecInit(Seq.fill(tlbcontiguous)(0.U(XLEN.W)))) // L0 lavel Page Table Entry Vector 607 val l0cfs = WireInit(VecInit(Seq.fill(tlbcontiguous)(false.B))) // L0 lavel Bitmap Check Failed Vector 608 if (HasBitmapCheck) { 609 for (i <- 0 until tlbcontiguous) { 610 l0Ptes(i) := Cat(l0HitData.pbmts(i).asUInt,l0HitPPN(i), 0.U(2.W),l0HitPerm(i).asUInt,l0HitValid(i).asUInt) 611 l0cfs(i) := !l0BitmapCheckResult(i) 612 } 613 } 614 615 // super page 616 val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize) 617 val (spHit, spHitData, spPre, spValid, spJmpBitmapCheck) = { 618 val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, allType = true, s2xlate = h_search =/= noS2xlate) && spv(i) && (sph(i) === h_search) } 619 val hitVec = hitVecT.map(RegEnable(_, stageReq.fire)) 620 val hitData = ParallelPriorityMux(hitVec zip sp) 621 val ishptw = RegEnable(stageReq.bits.isHptwReq, stageReq.fire) 622 val s2x_info = RegEnable(stageReq.bits.req_info.s2xlate, stageReq.fire) 623 val jmp_bitmap_check = WireInit(false.B) 624 val hit = WireInit(false.B) 625 if (HasBitmapCheck) { 626 hit := Mux(bitmapEnable && (s2x_info =/= allStage || ishptw), ParallelOR(hitVec) && spBitmapReg(OHToUInt(hitVec)) === 1.U, ParallelOR(hitVec)) 627 when (bitmapEnable && (s2x_info =/= allStage || ishptw) && ParallelOR(hitVec) && spBitmapReg(OHToUInt(hitVec)) === 0.U) { 628 jmp_bitmap_check := true.B 629 } 630 } else { 631 hit := ParallelOR(hitVec) 632 } 633 634 when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) } 635 636 spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle } 637 for (i <- 0 until l2tlbParams.spSize) { 638 XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = h_search =/= noS2xlate)} spv:${spv(i)}\n") 639 } 640 XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n") 641 642 VecInit(hitVecT).suggestName(s"sp_hitVecT") 643 VecInit(hitVec).suggestName(s"sp_hitVec") 644 645 (RegEnable(hit, stageDelay(1).fire), 646 RegEnable(hitData, stageDelay(1).fire), 647 RegEnable(hitData.prefetch, stageDelay(1).fire), 648 RegEnable(hitData.v, stageDelay(1).fire), 649 RegEnable(jmp_bitmap_check, stageDelay(1).fire)) 650 } 651 val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)) 652 val spHitLevel = spHitData.level.getOrElse(0.U) 653 val spPte = Cat(spHitData.pbmt.asUInt,spHitData.ppn, 0.U(2.W), spHitPerm.asUInt,spHitData.v.asUInt) // Super-page Page Table Entry 654 655 val check_res = Wire(new PageCacheRespBundle) 656 check_res.l3.map(_.apply(l3Hit.get, l3Pre.get, l3HitPPN.get, l3HitPbmt.get)) 657 check_res.l2.apply(l2Hit, l2Pre, l2HitPPN, l2HitPbmt) 658 check_res.l1.apply(l1Hit, l1Pre, l1HitPPN, l1HitPbmt, ecc = l1eccError) 659 check_res.l0.apply(l0Hit, l0Pre, l0HitPPN, l0HitPbmt, l0HitPerm, l0eccError, valid = l0HitValid, jmp_bitmap_check = l0JmpBitmapCheck, hitway = l0HitWay, ptes = l0Ptes, cfs = l0cfs) 660 check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitData.pbmt, spHitData.n.getOrElse(0.U), spHitPerm, false.B, spHitLevel, spValid, spJmpBitmapCheck, spPte) 661 662 val resp_res = Reg(new PageCacheRespBundle) 663 when (stageCheck(1).fire) { resp_res := check_res } 664 665 // stageResp bypass 666 val bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool())) 667 bypassed.indices.foreach(i => 668 bypassed(i) := stageResp.bits.bypassed(i) || 669 ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate), 670 OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid) 671 ) 672 673 // stageResp bypass to hptw 674 val hptw_bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool())) 675 hptw_bypassed.indices.foreach(i => 676 hptw_bypassed(i) := stageResp.bits.bypassed(i) || 677 ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate), 678 io.resp.fire) 679 ) 680 681 val isAllStage = stageResp.bits.req_info.s2xlate === allStage 682 val isOnlyStage2 = stageResp.bits.req_info.s2xlate === onlyStage2 683 val stage1Hit = (resp_res.l0.hit || resp_res.sp.hit) && isAllStage 684 val idx = stageResp.bits.req_info.vpn(2, 0) 685 val stage1Pf = !Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v) 686 io.resp.bits.req_info := stageResp.bits.req_info 687 io.resp.bits.isFirst := stageResp.bits.isFirst 688 io.resp.bits.hit := (resp_res.l0.hit || resp_res.sp.hit) && (!isAllStage || isAllStage && stage1Pf) 689 if (EnableSv48) { 690 io.resp.bits.bypassed := ((bypassed(0) && !resp_res.l0.hit) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit) || (bypassed(3) && !resp_res.l3.get.hit)) && !isAllStage 691 } else { 692 io.resp.bits.bypassed := ((bypassed(0) && !resp_res.l0.hit) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit)) && !isAllStage 693 } 694 io.resp.bits.prefetch := resp_res.l0.pre && resp_res.l0.hit || resp_res.sp.pre && resp_res.sp.hit 695 io.resp.bits.toFsm.l3Hit.map(_ := resp_res.l3.get.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq) 696 io.resp.bits.toFsm.l2Hit := resp_res.l2.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq 697 io.resp.bits.toFsm.l1Hit := resp_res.l1.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq 698 io.resp.bits.toFsm.ppn := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn)) 699 io.resp.bits.toFsm.stage1Hit := stage1Hit 700 if (HasBitmapCheck) { 701 io.resp.bits.toFsm.bitmapCheck.get.jmp_bitmap_check := resp_res.l0.bitmapCheck.get.jmp_bitmap_check || resp_res.sp.bitmapCheck.get.jmp_bitmap_check 702 io.resp.bits.toFsm.bitmapCheck.get.toLLPTW := resp_res.l0.bitmapCheck.get.jmp_bitmap_check && (stageResp.bits.req_info.s2xlate === noS2xlate || stageResp.bits.req_info.s2xlate === onlyStage1) 703 io.resp.bits.toFsm.bitmapCheck.get.hitway := resp_res.l0.bitmapCheck.get.hitway 704 io.resp.bits.toFsm.bitmapCheck.get.pte := resp_res.sp.bitmapCheck.get.pte 705 io.resp.bits.toFsm.bitmapCheck.get.ptes := resp_res.l0.bitmapCheck.get.ptes 706 io.resp.bits.toFsm.bitmapCheck.get.cfs := resp_res.l0.bitmapCheck.get.cfs 707 io.resp.bits.toFsm.bitmapCheck.get.SPlevel := resp_res.sp.level 708 } 709 710 io.resp.bits.isHptwReq := stageResp.bits.isHptwReq 711 if (EnableSv48) { 712 io.resp.bits.toHptw.bypassed := ((hptw_bypassed(0) && !resp_res.l0.hit) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit) || (hptw_bypassed(3) && !resp_res.l3.get.hit)) && stageResp.bits.isHptwReq 713 } else { 714 io.resp.bits.toHptw.bypassed := ((hptw_bypassed(0) && !resp_res.l0.hit) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit)) && stageResp.bits.isHptwReq 715 } 716 io.resp.bits.toHptw.id := stageResp.bits.hptwId 717 io.resp.bits.toHptw.l3Hit.map(_ := resp_res.l3.get.hit && stageResp.bits.isHptwReq) 718 io.resp.bits.toHptw.l2Hit := resp_res.l2.hit && stageResp.bits.isHptwReq 719 io.resp.bits.toHptw.l1Hit := resp_res.l1.hit && stageResp.bits.isHptwReq 720 io.resp.bits.toHptw.ppn := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn))(ppnLen - 1, 0) 721 io.resp.bits.toHptw.resp.entry.tag := stageResp.bits.req_info.vpn 722 io.resp.bits.toHptw.resp.entry.asid := DontCare 723 io.resp.bits.toHptw.resp.entry.vmid.map(_ := io.csr_dup(0).hgatp.vmid) 724 io.resp.bits.toHptw.resp.entry.level.map(_ := Mux(resp_res.l0.hit, 0.U, resp_res.sp.level)) 725 io.resp.bits.toHptw.resp.entry.prefetch := from_pre(stageResp.bits.req_info.source) 726 io.resp.bits.toHptw.resp.entry.ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(idx), resp_res.sp.ppn)(ppnLen - 1, 0) 727 io.resp.bits.toHptw.resp.entry.pbmt := Mux(resp_res.l0.hit, resp_res.l0.pbmt(idx), resp_res.sp.pbmt) 728 io.resp.bits.toHptw.resp.entry.n.map(_ := Mux(resp_res.sp.hit, resp_res.sp.n, 0.U)) 729 io.resp.bits.toHptw.resp.entry.perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(idx), resp_res.sp.perm)) 730 io.resp.bits.toHptw.resp.entry.v := Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v) 731 io.resp.bits.toHptw.resp.gpf := !io.resp.bits.toHptw.resp.entry.v 732 io.resp.bits.toHptw.resp.gaf := false.B 733 if (HasBitmapCheck) { 734 io.resp.bits.toHptw.bitmapCheck.get.jmp_bitmap_check := resp_res.l0.bitmapCheck.get.jmp_bitmap_check || resp_res.sp.bitmapCheck.get.jmp_bitmap_check 735 io.resp.bits.toHptw.bitmapCheck.get.hitway := resp_res.l0.bitmapCheck.get.hitway 736 io.resp.bits.toHptw.bitmapCheck.get.pte := resp_res.sp.bitmapCheck.get.pte 737 io.resp.bits.toHptw.bitmapCheck.get.ptes := resp_res.l0.bitmapCheck.get.ptes 738 io.resp.bits.toHptw.bitmapCheck.get.cfs := resp_res.l0.bitmapCheck.get.cfs 739 io.resp.bits.toHptw.bitmapCheck.get.fromSP := resp_res.sp.bitmapCheck.get.jmp_bitmap_check 740 io.resp.bits.toHptw.bitmapCheck.get.SPlevel := resp_res.sp.level 741 } 742 743 io.resp.bits.stage1.entry.map(_.tag := stageResp.bits.req_info.vpn(vpnLen - 1, 3)) 744 io.resp.bits.stage1.entry.map(_.asid := Mux(stageResp.bits.req_info.hasS2xlate(), io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid)) // DontCare 745 io.resp.bits.stage1.entry.map(_.vmid.map(_ := io.csr_dup(0).hgatp.vmid)) 746 if (EnableSv48) { 747 io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U, 748 Mux(resp_res.sp.hit, resp_res.sp.level, 749 Mux(resp_res.l1.hit, 1.U, 750 Mux(resp_res.l2.hit, 2.U, 3.U)))))) 751 } else { 752 io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U, 753 Mux(resp_res.sp.hit, resp_res.sp.level, 754 Mux(resp_res.l1.hit, 1.U, 2.U))))) 755 } 756 io.resp.bits.stage1.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source)) 757 for (i <- 0 until tlbcontiguous) { 758 if (EnableSv48) { 759 io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth), 760 Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth), 761 Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth), 762 Mux(resp_res.l2.hit, resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth), 763 resp_res.l3.get.ppn(gvpnLen - 1, sectortlbwidth))))) 764 io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0), 765 Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0), 766 Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0), 767 Mux(resp_res.l2.hit, resp_res.l2.ppn(sectortlbwidth - 1, 0), 768 resp_res.l3.get.ppn(sectortlbwidth - 1, 0))))) 769 io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i), 770 Mux(resp_res.sp.hit, resp_res.sp.v, 771 Mux(resp_res.l1.hit, resp_res.l1.v, 772 Mux(resp_res.l2.hit, resp_res.l2.v, 773 resp_res.l3.get.v)))) 774 } else { 775 io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth), 776 Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth), 777 Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth), 778 resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth)))) 779 io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0), 780 Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0), 781 Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0), 782 resp_res.l2.ppn(sectortlbwidth - 1, 0)))) 783 io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i), 784 Mux(resp_res.sp.hit, resp_res.sp.v, 785 Mux(resp_res.l1.hit, resp_res.l1.v, 786 resp_res.l2.v))) 787 } 788 io.resp.bits.stage1.entry(i).pbmt := Mux(resp_res.l0.hit, resp_res.l0.pbmt(i), 789 Mux(resp_res.sp.hit, resp_res.sp.pbmt, 790 Mux(resp_res.l1.hit, resp_res.l1.pbmt, 791 resp_res.l2.pbmt))) 792 io.resp.bits.stage1.entry(i).n.map(_ := Mux(resp_res.sp.hit, resp_res.sp.n, 0.U)) 793 io.resp.bits.stage1.entry(i).perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(i), Mux(resp_res.sp.hit, resp_res.sp.perm, 0.U.asTypeOf(new PtePermBundle)))) 794 io.resp.bits.stage1.entry(i).pf := !io.resp.bits.stage1.entry(i).v 795 io.resp.bits.stage1.entry(i).af := false.B 796 io.resp.bits.stage1.entry(i).cf := l0cfs(i) // L0 lavel Bitmap Check Failed Vector 797 } 798 io.resp.bits.stage1.pteidx := UIntToOH(idx).asBools 799 io.resp.bits.stage1.not_super := Mux(resp_res.l0.hit, true.B, false.B) 800 io.resp.bits.stage1.not_merge := false.B 801 io.resp.valid := stageResp.valid 802 XSError(stageResp.valid && resp_res.l0.hit && resp_res.sp.hit, "normal page and super page both hit") 803 804 // refill Perf 805 val l3RefillPerf = if (EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None 806 val l2RefillPerf = Wire(Vec(l2tlbParams.l2Size, Bool())) 807 val l1RefillPerf = Wire(Vec(l2tlbParams.l1nWays, Bool())) 808 val l0RefillPerf = Wire(Vec(l2tlbParams.l0nWays, Bool())) 809 val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool())) 810 l3RefillPerf.map(_.map(_ := false.B)) 811 l2RefillPerf.map(_ := false.B) 812 l1RefillPerf.map(_ := false.B) 813 l0RefillPerf.map(_ := false.B) 814 spRefillPerf.map(_ := false.B) 815 816 // refill 817 l1.io.w.req <> DontCare 818 l0.io.w.req <> DontCare 819 l1.io.w.req.valid := false.B 820 l0.io.w.req.valid := false.B 821 822 val memRdata = refill.ptes 823 val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)) 824 val memSelData = io.refill.bits.sel_pte_dup 825 val memPte = memSelData.map(a => a.asTypeOf(new PteBundle)) 826 val mPBMTE = io.csr.mPBMTE 827 val hPBMTE = io.csr.hPBMTE 828 val pbmte = Mux(refill.req_info_dup(0).s2xlate === onlyStage1 || refill.req_info_dup(0).s2xlate === allStage, hPBMTE, mPBMTE) 829 830 def Tran2D(flushMask: UInt): Vec[UInt] = { 831 val tran2D = Wire(Vec(l2tlbParams.l0nSets,UInt(l2tlbParams.l0nWays.W))) 832 for (i <- 0 until l2tlbParams.l0nSets) { 833 tran2D(i) := flushMask((i + 1) * l2tlbParams.l0nWays - 1, i * l2tlbParams.l0nWays) 834 } 835 tran2D 836 } 837 def updateL0BitmapReg(l0BitmapReg: Vec[Vec[Vec[UInt]]], tran2D: Vec[UInt]) = { 838 for (i <- 0 until l2tlbParams.l0nSets) { 839 for (j <- 0 until l2tlbParams.l0nWays) { 840 when (tran2D(i)(j) === 0.U) { 841 for (k <- 0 until tlbcontiguous) { 842 l0BitmapReg(i)(j)(k) := 0.U 843 } 844 } 845 } 846 } 847 } 848 def TranVec(flushMask: UInt): Vec[UInt] = { 849 val vec = Wire(Vec(l2tlbParams.spSize,UInt(1.W))) 850 for (i <- 0 until l2tlbParams.spSize) { 851 vec(i) := flushMask(i) 852 } 853 vec 854 } 855 def updateSpBitmapReg(spBitmapReg: Vec[UInt], vec : Vec[UInt]) = { 856 for (i <- 0 until l2tlbParams.spSize) { 857 spBitmapReg(i) := spBitmapReg(i) & vec(i) 858 } 859 } 860 861 // TODO: handle sfenceLatch outsize 862 if (EnableSv48) { 863 val l3Refill = 864 !flush_dup(2) && 865 refill.levelOH.l3.get && 866 !memPte(2).isLeaf() && 867 memPte(2).canRefill(refill.level_dup(2), refill.req_info_dup(2).s2xlate, pbmte, io.csr_dup(2).vsatp.mode) 868 val l3RefillIdx = replaceWrapper(l3v.get, ptwl3replace.get.way).suggestName(s"l3_refillIdx") 869 val l3RfOH = UIntToOH(l3RefillIdx).asUInt.suggestName(s"l3_rfOH") 870 when (l3Refill) { 871 l3.get(l3RefillIdx).refill( 872 refill.req_info_dup(2).vpn, 873 Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), 874 io.csr_dup(2).hgatp.vmid, 875 memSelData(2), 876 3.U, 877 refill_prefetch_dup(2) 878 ) 879 ptwl2replace.access(l3RefillIdx) 880 l3v.get := l3v.get | l3RfOH 881 l3g.get := (l3g.get & ~l3RfOH) | Mux(memPte(2).perm.g, l3RfOH, 0.U) 882 l3h.get(l3RefillIdx) := refill_h(2) 883 884 for (i <- 0 until l2tlbParams.l3Size) { 885 l3RefillPerf.get(i) := i.U === l3RefillIdx 886 } 887 } 888 XSDebug(l3Refill, p"[l3 refill] refillIdx:${l3RefillIdx} refillEntry:${l3.get(l3RefillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n") 889 XSDebug(l3Refill, p"[l3 refill] l3v:${Binary(l3v.get)}->${Binary(l3v.get | l3RfOH)} l3g:${Binary(l3g.get)}->${Binary((l3g.get & ~l3RfOH) | Mux(memPte(2).perm.g, l3RfOH, 0.U))}\n") 890 } 891 892 // L2 refill 893 val l2Refill = 894 !flush_dup(2) && 895 refill.levelOH.l2 && 896 !memPte(2).isLeaf() && 897 memPte(2).canRefill(refill.level_dup(2), refill.req_info_dup(2).s2xlate, pbmte, io.csr_dup(2).vsatp.mode) 898 val l2RefillIdx = replaceWrapper(l2v, ptwl2replace.way).suggestName(s"l2_refillIdx") 899 val l2RfOH = UIntToOH(l2RefillIdx).asUInt.suggestName(s"l2_rfOH") 900 when ( 901 l2Refill 902 ) { 903 l2(l2RefillIdx).refill( 904 refill.req_info_dup(2).vpn, 905 Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), 906 io.csr_dup(2).hgatp.vmid, 907 memSelData(2), 908 2.U, 909 refill_prefetch_dup(2) 910 ) 911 ptwl2replace.access(l2RefillIdx) 912 l2v := l2v | l2RfOH 913 l2g := (l2g & ~l2RfOH) | Mux(memPte(2).perm.g, l2RfOH, 0.U) 914 l2h(l2RefillIdx) := refill_h(2) 915 916 for (i <- 0 until l2tlbParams.l2Size) { 917 l2RefillPerf(i) := i.U === l2RefillIdx 918 } 919 } 920 XSDebug(l2Refill, p"[l2 refill] refillIdx:${l2RefillIdx} refillEntry:${l2(l2RefillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n") 921 XSDebug(l2Refill, p"[l2 refill] l2v:${Binary(l2v)}->${Binary(l2v | l2RfOH)} l2g:${Binary(l2g)}->${Binary((l2g & ~l2RfOH) | Mux(memPte(2).perm.g, l2RfOH, 0.U))}\n") 922 923 // L1 refill 924 val l1Refill = !flush_dup(1) && refill.levelOH.l1 925 val l1RefillIdx = genPtwL1SetIdx(refill.req_info_dup(1).vpn).suggestName(s"l1_refillIdx") 926 val l1VictimWay = replaceWrapper(getl1vSet(refill.req_info_dup(1).vpn), ptwl1replace.way(l1RefillIdx)).suggestName(s"l1_victimWay") 927 val l1VictimWayOH = UIntToOH(l1VictimWay).suggestName(s"l1_victimWayOH") 928 val l1RfvOH = UIntToOH(Cat(l1RefillIdx, l1VictimWay)).asUInt.suggestName(s"l1_rfvOH") 929 val l1Wdata = Wire(l1EntryType) 930 l1Wdata.gen( 931 vpn = refill.req_info_dup(1).vpn, 932 asid = Mux(refill.req_info_dup(1).s2xlate =/= noS2xlate, io.csr_dup(1).vsatp.asid, io.csr_dup(1).satp.asid), 933 vmid = io.csr_dup(1).hgatp.vmid, 934 data = memRdata, 935 levelUInt = 1.U, 936 refill_prefetch_dup(1), 937 refill.req_info_dup(1).s2xlate, 938 pbmte, 939 io.csr_dup(1).vsatp.mode 940 ) 941 when (l1Refill) { 942 l1.io.w.apply( 943 valid = true.B, 944 setIdx = l1RefillIdx, 945 data = l1Wdata, 946 waymask = l1VictimWayOH 947 ) 948 ptwl1replace.access(l1RefillIdx, l1VictimWay) 949 l1v := l1v | l1RfvOH 950 l1g := l1g & ~l1RfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, l1RfvOH, 0.U) 951 l1h(l1RefillIdx)(l1VictimWay) := refill_h(1) 952 953 for (i <- 0 until l2tlbParams.l1nWays) { 954 l1RefillPerf(i) := i.U === l1VictimWay 955 } 956 } 957 XSDebug(l1Refill, p"[l1 refill] refillIdx:0x${Hexadecimal(l1RefillIdx)} victimWay:${l1VictimWay} victimWayOH:${Binary(l1VictimWayOH)} rfvOH(in UInt):${Cat(l1RefillIdx, l1VictimWay)}\n") 958 XSDebug(l1Refill, p"[l1 refill] refilldata:0x${l1Wdata}\n") 959 XSDebug(l1Refill, p"[l1 refill] l1v:${Binary(l1v)} -> ${Binary(l1v | l1RfvOH)}\n") 960 XSDebug(l1Refill, p"[l1 refill] l1g:${Binary(l1g)} -> ${Binary(l1g & ~l1RfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, l1RfvOH, 0.U))}\n") 961 962 // L0 refill 963 val l0Refill = !flush_dup(0) && refill.levelOH.l0 && !memPte(0).isNapot(refill.level_dup(0)) 964 val l0RefillIdx = genPtwL0SetIdx(refill.req_info_dup(0).vpn).suggestName(s"l0_refillIdx") 965 val l0VictimWay = replaceWrapper(getl0vSet(refill.req_info_dup(0).vpn), ptwl0replace.way(l0RefillIdx)).suggestName(s"l0_victimWay") 966 val l0VictimWayOH = UIntToOH(l0VictimWay).asUInt.suggestName(s"l0_victimWayOH") 967 val l0RfvOH = UIntToOH(Cat(l0RefillIdx, l0VictimWay)).suggestName(s"l0_rfvOH") 968 val l0Wdata = Wire(l0EntryType) 969 // trans the l0 way info, for late wakeup logic 970 if (HasBitmapCheck) { 971 io.l0_way_info.get := l0VictimWayOH 972 } 973 l0Wdata.gen( 974 vpn = refill.req_info_dup(0).vpn, 975 asid = Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), 976 vmid = io.csr_dup(0).hgatp.vmid, 977 data = memRdata, 978 levelUInt = 0.U, 979 refill_prefetch_dup(0), 980 refill.req_info_dup(0).s2xlate, 981 pbmte, 982 io.csr_dup(0).vsatp.mode 983 ) 984 when (l0Refill) { 985 l0.io.w.apply( 986 valid = true.B, 987 setIdx = l0RefillIdx, 988 data = l0Wdata, 989 waymask = l0VictimWayOH 990 ) 991 ptwl0replace.access(l0RefillIdx, l0VictimWay) 992 l0v := l0v | l0RfvOH 993 l0g := l0g & ~l0RfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, l0RfvOH, 0.U) 994 l0h(l0RefillIdx)(l0VictimWay) := refill_h(0) 995 if (HasBitmapCheck) {updateL0BitmapReg(l0BitmapReg, Tran2D(~l0RfvOH))} 996 997 for (i <- 0 until l2tlbParams.l0nWays) { 998 l0RefillPerf(i) := i.U === l0VictimWay 999 } 1000 } 1001 XSDebug(l0Refill, p"[l0 refill] refillIdx:0x${Hexadecimal(l0RefillIdx)} victimWay:${l0VictimWay} victimWayOH:${Binary(l0VictimWayOH)} rfvOH(in UInt):${Cat(l0RefillIdx, l0VictimWay)}\n") 1002 XSDebug(l0Refill, p"[l0 refill] refilldata:0x${l0Wdata}\n") 1003 XSDebug(l0Refill, p"[l0 refill] l0v:${Binary(l0v)} -> ${Binary(l0v | l0RfvOH)}\n") 1004 XSDebug(l0Refill, p"[l0 refill] l0g:${Binary(l0g)} -> ${Binary(l0g & ~l0RfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, l0RfvOH, 0.U))}\n") 1005 1006 1007 // misc entries: super & invalid 1008 val spRefill = 1009 !flush_dup(0) && 1010 (refill.levelOH.sp || (refill.levelOH.l0 && memPte(0).isNapot(refill.level_dup(0)))) && 1011 ((memPte(0).isLeaf() && memPte(0).canRefill(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte, io.csr_dup(0).vsatp.mode)) || 1012 memPte(0).onlyPf(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte)) 1013 val spRefillIdx = spreplace.way.suggestName(s"sp_refillIdx") // LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU 1014 val spRfOH = UIntToOH(spRefillIdx).asUInt.suggestName(s"sp_rfOH") 1015 when (spRefill) { 1016 sp(spRefillIdx).refill( 1017 refill.req_info_dup(0).vpn, 1018 Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), 1019 io.csr_dup(0).hgatp.vmid, 1020 memSelData(0), 1021 refill.level_dup(0), 1022 refill_prefetch_dup(0), 1023 !memPte(0).onlyPf(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte) 1024 ) 1025 spreplace.access(spRefillIdx) 1026 spv := spv | spRfOH 1027 spg := spg & ~spRfOH | Mux(memPte(0).perm.g, spRfOH, 0.U) 1028 sph(spRefillIdx) := refill_h(0) 1029 if (HasBitmapCheck) {updateSpBitmapReg(spBitmapReg, TranVec(~spRfOH))} 1030 1031 for (i <- 0 until l2tlbParams.spSize) { 1032 spRefillPerf(i) := i.U === spRefillIdx 1033 } 1034 } 1035 XSDebug(spRefill, p"[sp refill] refillIdx:${spRefillIdx} refillEntry:${sp(spRefillIdx).genPtwEntry(refill.req_info_dup(0).vpn, Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n") 1036 XSDebug(spRefill, p"[sp refill] spv:${Binary(spv)}->${Binary(spv | spRfOH)} spg:${Binary(spg)}->${Binary(spg & ~spRfOH | Mux(memPte(0).perm.g, spRfOH, 0.U))}\n") 1037 1038 val l1eccFlush = resp_res.l1.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l1eccError, init = false.B) 1039 val l0eccFlush = resp_res.l0.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l0eccError, init = false.B) 1040 val eccVpn = stageResp.bits.req_info.vpn 1041 1042 XSError(l1eccFlush, "l2tlb.cache.l1 ecc error. Should not happen at sim stage") 1043 XSError(l0eccFlush, "l2tlb.cache.l0 ecc error. Should not happen at sim stage") 1044 when (l1eccFlush) { 1045 val flushSetIdxOH = UIntToOH(genPtwL1SetIdx(eccVpn)) 1046 val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l1nWays, a.asUInt) }).asUInt 1047 l1v := l1v & ~flushMask 1048 l1g := l1g & ~flushMask 1049 } 1050 1051 when (l0eccFlush) { 1052 val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(eccVpn)) 1053 val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt 1054 l0v := l0v & ~flushMask 1055 l0g := l0g & ~flushMask 1056 } 1057 1058 // sfence for l0 1059 val sfence_valid_l0 = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv 1060 when (sfence_valid_l0) { 1061 val l0hhit = VecInit(l0h.flatMap(_.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate})).asUInt 1062 val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen) 1063 when (sfence_dup(0).bits.rs1/*va*/) { 1064 when (sfence_dup(0).bits.rs2) { 1065 // all va && all asid 1066 l0v := l0v & ~l0hhit 1067 } .otherwise { 1068 // all va && specific asid except global 1069 l0v := l0v & (l0g | ~l0hhit) 1070 } 1071 } .otherwise { 1072 // val flushMask = UIntToOH(genTlbl1Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen))) 1073 val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(sfence_vpn)) 1074 // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l0nWays, _.asUInt))).asUInt 1075 val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt 1076 flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH") 1077 flushMask.suggestName(s"sfence_nrs1_flushMask") 1078 1079 when (sfence_dup(0).bits.rs2) { 1080 // specific leaf of addr && all asid 1081 l0v := l0v & ~flushMask & ~l0hhit 1082 } .otherwise { 1083 // specific leaf of addr && specific asid 1084 l0v := l0v & (~flushMask | l0g | ~l0hhit) 1085 } 1086 } 1087 } 1088 1089 // hfencev, simple implementation for l0 1090 val hfencev_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hv 1091 when(hfencev_valid_l0) { 1092 val flushMask = VecInit(l0h.flatMap(_.map(_ === onlyStage1))).asUInt 1093 l0v := l0v & ~flushMask // all VS-stage l0 pte 1094 } 1095 1096 // hfenceg, simple implementation for l0 1097 val hfenceg_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hg 1098 when(hfenceg_valid_l0) { 1099 val flushMask = VecInit(l0h.flatMap(_.map(_ === onlyStage2))).asUInt 1100 l0v := l0v & ~flushMask // all G-stage l0 pte 1101 } 1102 1103 val l2asidhit = VecInit(l2asids.map(_ === sfence_dup(2).bits.id)).asUInt 1104 val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.id)).asUInt 1105 val sfence_valid = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv 1106 when (sfence_valid) { 1107 val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt 1108 val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt 1109 val l2hhit = VecInit(l2h.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt 1110 val sphhit = VecInit(sph.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate}).asUInt 1111 val l1hhit = VecInit(l1h.flatMap(_.map{a => io.csr_dup(1).priv.virt && a === onlyStage1 || !io.csr_dup(1).priv.virt && a === noS2xlate})).asUInt 1112 val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen) 1113 1114 when (sfence_dup(0).bits.rs1/*va*/) { 1115 when (sfence_dup(0).bits.rs2) { 1116 // all va && all asid 1117 l1v := l1v & ~l1hhit 1118 l2v := l2v & ~(l2hhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt) 1119 spv := spv & ~(sphhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt) 1120 } .otherwise { 1121 // all va && specific asid except global 1122 l1v := l1v & (l1g | ~l1hhit) 1123 l2v := l2v & ~(~l2g & l2hhit & l2asidhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt) 1124 spv := spv & ~(~spg & sphhit & spasidhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt) 1125 } 1126 } .otherwise { 1127 when (sfence_dup(0).bits.rs2) { 1128 // specific leaf of addr && all asid 1129 spv := spv & ~(sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = io.csr_dup(0).priv.virt))).asUInt) 1130 } .otherwise { 1131 // specific leaf of addr && specific asid 1132 spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = io.csr_dup(0).priv.virt))).asUInt) 1133 } 1134 } 1135 } 1136 1137 val hfencev_valid = sfence_dup(0).valid && sfence_dup(0).bits.hv 1138 when (hfencev_valid) { 1139 val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt 1140 val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt 1141 val l2hhit = VecInit(l2h.map(_ === onlyStage1)).asUInt 1142 val sphhit = VecInit(sph.map(_ === onlyStage1)).asUInt 1143 val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage1))).asUInt 1144 val hfencev_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen) 1145 when(sfence_dup(0).bits.rs1) { 1146 when(sfence_dup(0).bits.rs2) { 1147 l1v := l1v & ~l1hhit 1148 l2v := l2v & ~(l2hhit & l2vmidhit) 1149 spv := spv & ~(sphhit & spvmidhit) 1150 }.otherwise { 1151 l1v := l1v & (l1g | ~l1hhit) 1152 l2v := l2v & ~(~l2g & l2hhit & l2asidhit & l2vmidhit) 1153 spv := spv & ~(~spg & sphhit & spasidhit & spvmidhit) 1154 } 1155 }.otherwise { 1156 when(sfence_dup(0).bits.rs2) { 1157 spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = true.B))).asUInt) 1158 }.otherwise { 1159 spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = true.B))).asUInt) 1160 } 1161 } 1162 } 1163 1164 1165 val hfenceg_valid = sfence_dup(0).valid && sfence_dup(0).bits.hg 1166 when(hfenceg_valid) { 1167 val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt 1168 val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === sfence_dup(0).bits.id)).asUInt 1169 val l2hhit = VecInit(l2h.map(_ === onlyStage2)).asUInt 1170 val sphhit = VecInit(sph.map(_ === onlyStage2)).asUInt 1171 val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage2))).asUInt 1172 val hfenceg_gvpn = (sfence_dup(0).bits.addr << 2)(sfence_dup(0).bits.addr.getWidth - 1, offLen) 1173 when(sfence_dup(0).bits.rs1) { 1174 when(sfence_dup(0).bits.rs2) { 1175 l1v := l1v & ~l1hhit 1176 l2v := l2v & ~l2hhit 1177 spv := spv & ~sphhit 1178 }.otherwise { 1179 l1v := l1v & ~l1hhit 1180 l2v := l2v & ~(l2hhit & l2vmidhit) 1181 spv := spv & ~(sphhit & spvmidhit) 1182 } 1183 }.otherwise { 1184 when(sfence_dup(0).bits.rs2) { 1185 spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = false.B))).asUInt) 1186 }.otherwise { 1187 spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = true.B))).asUInt) 1188 } 1189 } 1190 } 1191 1192 if (EnableSv48) { 1193 val l3asidhit = VecInit(l3asids.get.map(_ === sfence_dup(2).bits.id)).asUInt 1194 val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt 1195 val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt 1196 1197 when (sfence_valid) { 1198 val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt 1199 val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt 1200 val sfence_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen) 1201 1202 when (sfence_dup(2).bits.rs1/*va*/) { 1203 when (sfence_dup(2).bits.rs2) { 1204 // all va && all asid 1205 l3v.map(_ := l3v.get & ~(l3hhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)) 1206 } .otherwise { 1207 // all va && specific asid except global 1208 l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)) 1209 } 1210 } 1211 } 1212 1213 when (hfencev_valid) { 1214 val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt 1215 val l3hhit = VecInit(l3h.get.map(_ === onlyStage1)).asUInt 1216 val hfencev_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen) 1217 when(sfence_dup(2).bits.rs1) { 1218 when(sfence_dup(2).bits.rs2) { 1219 l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit)) 1220 }.otherwise { 1221 l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & l3vmidhit)) 1222 } 1223 } 1224 } 1225 1226 when (hfenceg_valid) { 1227 val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt 1228 val l3hhit = VecInit(l3h.get.map(_ === onlyStage2)).asUInt 1229 val hfenceg_gvpn = (sfence_dup(2).bits.addr << 2)(sfence_dup(2).bits.addr.getWidth - 1, offLen) 1230 when(sfence_dup(2).bits.rs1) { 1231 when(sfence_dup(2).bits.rs2) { 1232 l3v.map(_ := l3v.get & ~l3hhit) 1233 }.otherwise { 1234 l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit)) 1235 } 1236 } 1237 } 1238 } 1239 1240 def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = { 1241 in.ready := !in.valid || out.ready 1242 out.valid := in.valid 1243 out.bits := in.bits 1244 out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) => 1245 val bypassed_reg = Reg(Bool()) 1246 val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i, in.bits.req_info.s2xlate) && io.refill.valid 1247 when (inFire) { bypassed_reg := bypassed_wire } 1248 .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire } 1249 1250 b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire)) 1251 } 1252 } 1253 1254 // Perf Count 1255 val resp_l0 = resp_res.l0.hit 1256 val resp_sp = resp_res.sp.hit 1257 val resp_l3_pre = if (EnableSv48) Some(resp_res.l3.get.pre) else None 1258 val resp_l2_pre = resp_res.l2.pre 1259 val resp_l1_pre = resp_res.l1.pre 1260 val resp_l0_pre = resp_res.l0.pre 1261 val resp_sp_pre = resp_res.sp.pre 1262 val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire 1263 XSPerfAccumulate("access", base_valid_access_0) 1264 if (EnableSv48) { 1265 XSPerfAccumulate("l3_hit", base_valid_access_0 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1266 } 1267 XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1268 XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1269 XSPerfAccumulate("l0_hit", base_valid_access_0 && resp_l0) 1270 XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp) 1271 XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit) 1272 1273 if (EnableSv48) { 1274 XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1275 } 1276 XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1277 XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1278 XSPerfAccumulate("l0_hit_pre", base_valid_access_0 && resp_l0_pre && resp_l0) 1279 XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp) 1280 XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit) 1281 1282 val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire 1283 XSPerfAccumulate("pre_access", base_valid_access_1) 1284 if (EnableSv48) { 1285 XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1286 } 1287 XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1288 XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1289 XSPerfAccumulate("pre_l0_hit", base_valid_access_1 && resp_l0) 1290 XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp) 1291 XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit) 1292 1293 if (EnableSv48) { 1294 XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1295 } 1296 XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1297 XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1298 XSPerfAccumulate("pre_l0_hit_pre", base_valid_access_1 && resp_l0_pre && resp_l0) 1299 XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp) 1300 XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit) 1301 1302 val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire 1303 XSPerfAccumulate("access_first", base_valid_access_2) 1304 if (EnableSv48) { 1305 XSPerfAccumulate("l3_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1306 } 1307 XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1308 XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1309 XSPerfAccumulate("l0_hit_first", base_valid_access_2 && resp_l0) 1310 XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp) 1311 XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit) 1312 1313 if (EnableSv48) { 1314 XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1315 } 1316 XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1317 XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1318 XSPerfAccumulate("l0_hit_pre_first", base_valid_access_2 && resp_l0_pre && resp_l0) 1319 XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp) 1320 XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit) 1321 1322 val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire 1323 XSPerfAccumulate("pre_access_first", base_valid_access_3) 1324 if (EnableSv48) { 1325 XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1326 } 1327 XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1328 XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1329 XSPerfAccumulate("pre_l0_hit_first", base_valid_access_3 && resp_l0) 1330 XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp) 1331 XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit) 1332 1333 if (EnableSv48) { 1334 XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1335 } 1336 XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1337 XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit) 1338 XSPerfAccumulate("pre_l0_hit_pre_first", base_valid_access_3 && resp_l0_pre && resp_l0) 1339 XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp) 1340 XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit) 1341 1342 XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready) 1343 XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready) 1344 if (EnableSv48) { 1345 l3AccessPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3AccessIndex${i}", l) } 1346 } 1347 l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2AccessIndex${i}", l) } 1348 l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1AccessIndex${i}", l) } 1349 l0AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0AccessIndex${i}", l) } 1350 spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) } 1351 if (EnableSv48) { 1352 l3RefillPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3RefillIndex${i}", l) } 1353 } 1354 l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2RefillIndex${i}", l) } 1355 l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1RefillIndex${i}", l) } 1356 l0RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0RefillIndex${i}", l) } 1357 spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) } 1358 1359 if (EnableSv48) { 1360 XSPerfAccumulate("l3Refill", Cat(l3RefillPerf.get).orR) 1361 } 1362 XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR) 1363 XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR) 1364 XSPerfAccumulate("l0Refill", Cat(l0RefillPerf).orR) 1365 XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR) 1366 if (EnableSv48) { 1367 XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf.get).orR && refill_prefetch_dup(0)) 1368 } 1369 XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0)) 1370 XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0)) 1371 XSPerfAccumulate("l0Refill_pre", Cat(l0RefillPerf).orR && refill_prefetch_dup(0)) 1372 XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0)) 1373 1374 // debug 1375 XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n") 1376 if (EnableSv48) { 1377 XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v.get)}\n") 1378 } 1379 XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n") 1380 XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n") 1381 XSDebug(sfence_dup(0).valid, p"[sfence] l0v:${Binary(l0v)}\n") 1382 XSDebug(sfence_dup(0).valid, p"[sfence] l0g:${Binary(l0g)}\n") 1383 XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n") 1384 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n") 1385 if (EnableSv48) { 1386 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v.get)}\n") 1387 } 1388 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n") 1389 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n") 1390 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0v:${Binary(l0v)}\n") 1391 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0g:${Binary(l0g)}\n") 1392 XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n") 1393 1394 val perfEvents = Seq( 1395 ("access ", base_valid_access_0 ), 1396 ("l2_hit ", l2Hit ), 1397 ("l1_hit ", l1Hit ), 1398 ("l0_hit ", l0Hit ), 1399 ("sp_hit ", spHit ), 1400 ("pte_hit ", l0Hit || spHit ), 1401 ("rwHarzad ", io.req.valid && !io.req.ready ), 1402 ("out_blocked ", io.resp.valid && !io.resp.ready ), 1403 ) 1404 generatePerfEvent() 1405} 1406