16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 256d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 266d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 276d5ddbceSLemover 286d5ddbceSLemover/* ptw cache caches the page table of all the three layers 296d5ddbceSLemover * ptw cache resp at next cycle 306d5ddbceSLemover * the cache should not be blocked 316d5ddbceSLemover * when miss queue if full, just block req outside 326d5ddbceSLemover */ 336d5ddbceSLemoverclass PtwCacheIO()(implicit p: Parameters) extends PtwBundle { 346d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 356d5ddbceSLemover val vpn = UInt(vpnLen.W) 366d5ddbceSLemover val source = UInt(bPtwWidth.W) 376d5ddbceSLemover val isReplay = Bool() 386d5ddbceSLemover })) 396d5ddbceSLemover val resp = DecoupledIO(new Bundle { 406d5ddbceSLemover val source = UInt(bPtwWidth.W) 416d5ddbceSLemover val vpn = UInt(vpnLen.W) 426d5ddbceSLemover val isReplay = Bool() 436d5ddbceSLemover val hit = Bool() 446d5ddbceSLemover val toFsm = new Bundle { 456d5ddbceSLemover val l1Hit = Bool() 466d5ddbceSLemover val l2Hit = Bool() 476d5ddbceSLemover val ppn = UInt(ppnLen.W) 486d5ddbceSLemover } 496d5ddbceSLemover val toTlb = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 506d5ddbceSLemover }) 516d5ddbceSLemover val refill = Flipped(ValidIO(new Bundle { 526d5ddbceSLemover val ptes = UInt(MemBandWidth.W) 536d5ddbceSLemover val vpn = UInt(vpnLen.W) 546d5ddbceSLemover val level = UInt(log2Up(Level).W) 556d5ddbceSLemover val memAddr = Input(UInt(PAddrBits.W)) 566d5ddbceSLemover })) 576d5ddbceSLemover val sfence = Input(new SfenceBundle) 586d5ddbceSLemover val refuseRefill = Input(Bool()) 596d5ddbceSLemover} 606d5ddbceSLemover 616d5ddbceSLemoverclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst { 626d5ddbceSLemover val io = IO(new PtwCacheIO) 636d5ddbceSLemover 646d5ddbceSLemover // TODO: four caches make the codes dirty, think about how to deal with it 656d5ddbceSLemover 666d5ddbceSLemover val sfence = io.sfence 676d5ddbceSLemover val refuseRefill = io.refuseRefill 686d5ddbceSLemover val refill = io.refill.bits 696d5ddbceSLemover 706d5ddbceSLemover val first_valid = io.req.valid 716d5ddbceSLemover val first_fire = first_valid && io.req.ready 726d5ddbceSLemover val first_req = io.req.bits 736d5ddbceSLemover val second_ready = Wire(Bool()) 746d5ddbceSLemover val second_valid = ValidHold(first_fire, io.resp.fire(), sfence.valid) 756d5ddbceSLemover val second_req = RegEnable(first_req, first_fire) 766d5ddbceSLemover // NOTE: if ptw cache resp may be blocked, hard to handle refill 776d5ddbceSLemover // when miss queue is full, please to block itlb and dtlb input 786d5ddbceSLemover 796d5ddbceSLemover // when refill, refuce to accept new req 806d5ddbceSLemover val rwHarzad = if (SramSinglePort) io.refill.valid else false.B 816d5ddbceSLemover io.req.ready := !rwHarzad && (second_ready || io.req.bits.isReplay) 826d5ddbceSLemover // NOTE: when write, don't ready, whe 836d5ddbceSLemover // when replay, just come in, out make sure resp.fire() 846d5ddbceSLemover 856d5ddbceSLemover // l1: level 0 non-leaf pte 866d5ddbceSLemover val l1 = Reg(Vec(PtwL1EntrySize, new PtwEntry(tagLen = PtwL1TagLen))) 876d5ddbceSLemover val l1v = RegInit(0.U(PtwL1EntrySize.W)) 886d5ddbceSLemover val l1g = Reg(UInt(PtwL1EntrySize.W)) 896d5ddbceSLemover 906d5ddbceSLemover // l2: level 1 non-leaf pte 916d5ddbceSLemover val l2 = Module(new SRAMTemplate( 926d5ddbceSLemover new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false), 936d5ddbceSLemover set = PtwL2LineNum, 946d5ddbceSLemover way = PtwL2WayNum, 956d5ddbceSLemover singlePort = SramSinglePort 966d5ddbceSLemover )) 976d5ddbceSLemover val l2v = RegInit(0.U((PtwL2LineNum * PtwL2WayNum).W)) 986d5ddbceSLemover val l2g = Reg(UInt((PtwL2LineNum * PtwL2WayNum).W)) 996d5ddbceSLemover def getl2vSet(vpn: UInt) = { 1006d5ddbceSLemover require(log2Up(PtwL2WayNum) == log2Down(PtwL2WayNum)) 1016d5ddbceSLemover val set = genPtwL2SetIdx(vpn) 1026d5ddbceSLemover require(set.getWidth == log2Up(PtwL2LineNum)) 1036d5ddbceSLemover val l2vVec = l2v.asTypeOf(Vec(PtwL2LineNum, UInt(PtwL2WayNum.W))) 1046d5ddbceSLemover l2vVec(set) 1056d5ddbceSLemover } 1066d5ddbceSLemover 1076d5ddbceSLemover // l3: level 2 leaf pte of 4KB pages 1086d5ddbceSLemover val l3 = Module(new SRAMTemplate( 1096d5ddbceSLemover new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true), 1106d5ddbceSLemover set = PtwL3LineNum, 1116d5ddbceSLemover way = PtwL3WayNum, 1126d5ddbceSLemover singlePort = SramSinglePort 1136d5ddbceSLemover )) 1146d5ddbceSLemover val l3v = RegInit(0.U((PtwL3LineNum * PtwL3WayNum).W)) 1156d5ddbceSLemover val l3g = Reg(UInt((PtwL3LineNum * PtwL3WayNum).W)) 1166d5ddbceSLemover def getl3vSet(vpn: UInt) = { 1176d5ddbceSLemover require(log2Up(PtwL3WayNum) == log2Down(PtwL3WayNum)) 1186d5ddbceSLemover val set = genPtwL3SetIdx(vpn) 1196d5ddbceSLemover require(set.getWidth == log2Up(PtwL3LineNum)) 1206d5ddbceSLemover val l3vVec = l3v.asTypeOf(Vec(PtwL3LineNum, UInt(PtwL3WayNum.W))) 1216d5ddbceSLemover l3vVec(set) 1226d5ddbceSLemover } 1236d5ddbceSLemover 1246d5ddbceSLemover // sp: level 0/1 leaf pte of 1GB/2MB super pages 1256d5ddbceSLemover val sp = Reg(Vec(PtwSPEntrySize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true))) 1266d5ddbceSLemover val spv = RegInit(0.U(PtwSPEntrySize.W)) 1276d5ddbceSLemover val spg = Reg(UInt(PtwSPEntrySize.W)) 1286d5ddbceSLemover 1296d5ddbceSLemover // Access Perf 1306d5ddbceSLemover val l1AccessPerf = Wire(Vec(PtwL1EntrySize, Bool())) 1316d5ddbceSLemover val l2AccessPerf = Wire(Vec(PtwL2WayNum, Bool())) 1326d5ddbceSLemover val l3AccessPerf = Wire(Vec(PtwL3WayNum, Bool())) 1336d5ddbceSLemover val spAccessPerf = Wire(Vec(PtwSPEntrySize, Bool())) 1346d5ddbceSLemover l1AccessPerf.map(_ := false.B) 1356d5ddbceSLemover l2AccessPerf.map(_ := false.B) 1366d5ddbceSLemover l3AccessPerf.map(_ := false.B) 1376d5ddbceSLemover spAccessPerf.map(_ := false.B) 1386d5ddbceSLemover 1396d5ddbceSLemover // l1 1406d5ddbceSLemover val ptwl1replace = ReplacementPolicy.fromString(ptwl1Replacer, PtwL1EntrySize) 1416d5ddbceSLemover val (l1Hit, l1HitPPN) = { 1426d5ddbceSLemover val hitVecT = l1.zipWithIndex.map { case (e, i) => e.hit(first_req.vpn) && l1v(i) } 1436d5ddbceSLemover val hitVec = hitVecT.map(RegEnable(_, first_fire)) 1446d5ddbceSLemover val hitPPN = ParallelPriorityMux(hitVec zip l1.map(_.ppn)) 1456d5ddbceSLemover val hit = ParallelOR(hitVec) && second_valid 1466d5ddbceSLemover 1476d5ddbceSLemover when (hit) { ptwl1replace.access(OHToUInt(hitVec)) } 1486d5ddbceSLemover 1496d5ddbceSLemover l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire)} 1506d5ddbceSLemover for (i <- 0 until PtwL1EntrySize) { 1516d5ddbceSLemover XSDebug(first_fire, p"[l1] l1(${i.U}) ${l1(i)} hit:${l1(i).hit(first_req.vpn)}\n") 1526d5ddbceSLemover } 1536d5ddbceSLemover XSDebug(first_fire, p"[l1] l1v:${Binary(l1v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n") 1546d5ddbceSLemover XSDebug(second_valid, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n") 1556d5ddbceSLemover 1566d5ddbceSLemover VecInit(hitVecT).suggestName(s"l1_hitVecT") 1576d5ddbceSLemover VecInit(hitVec).suggestName(s"l1_hitVec") 1586d5ddbceSLemover 1596d5ddbceSLemover (hit, hitPPN) 1606d5ddbceSLemover } 1616d5ddbceSLemover 1626d5ddbceSLemover // l2 1636d5ddbceSLemover val ptwl2replace = ReplacementPolicy.fromString(ptwl2Replacer,PtwL2WayNum,PtwL2LineNum) 1646d5ddbceSLemover val (l2Hit, l2HitPPN) = { 1656d5ddbceSLemover val ridx = genPtwL2SetIdx(first_req.vpn) 1666d5ddbceSLemover val vidx = RegEnable(VecInit(getl2vSet(first_req.vpn).asBools), first_fire) 1676d5ddbceSLemover l2.io.r.req.valid := first_fire 1686d5ddbceSLemover l2.io.r.req.bits.apply(setIdx = ridx) 1696d5ddbceSLemover val ramDatas = l2.io.r.resp.data 1706d5ddbceSLemover // val hitVec = VecInit(ramDatas.map{wayData => wayData.hit(first_req.vpn) }) 1716d5ddbceSLemover val hitVec = VecInit(ramDatas.zip(vidx).map { case (wayData, v) => wayData.hit(second_req.vpn) && v }) 1726d5ddbceSLemover val hitWayData = ParallelPriorityMux(hitVec zip ramDatas) 1736d5ddbceSLemover val hit = ParallelOR(hitVec) && second_valid 1746d5ddbceSLemover val hitWay = ParallelPriorityMux(hitVec zip (0 until PtwL2WayNum).map(_.U)) 1756d5ddbceSLemover 1766d5ddbceSLemover ridx.suggestName(s"l2_ridx") 1776d5ddbceSLemover vidx.suggestName(s"l2_vidx") 1786d5ddbceSLemover ramDatas.suggestName(s"l2_ramDatas") 1796d5ddbceSLemover hitVec.suggestName(s"l2_hitVec") 1806d5ddbceSLemover hitWayData.suggestName(s"l2_hitWayData") 1816d5ddbceSLemover hitWay.suggestName(s"l2_hitWay") 1826d5ddbceSLemover 1836d5ddbceSLemover when (hit) { ptwl2replace.access(genPtwL2SetIdx(second_req.vpn), hitWay) } 1846d5ddbceSLemover 1856d5ddbceSLemover l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire) } 1866d5ddbceSLemover XSDebug(first_fire, p"[l2] ridx:0x${Hexadecimal(ridx)}\n") 1876d5ddbceSLemover for (i <- 0 until PtwL2WayNum) { 1886d5ddbceSLemover XSDebug(RegNext(first_fire), p"[l2] ramDatas(${i.U}) ${ramDatas(i)} l2v:${vidx(i)} hit:${ramDatas(i).hit(second_req.vpn)}\n") 1896d5ddbceSLemover } 1906d5ddbceSLemover XSDebug(second_valid, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL2SectorIdx(second_req.vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${Binary(vidx.asUInt)}\n") 1916d5ddbceSLemover 1926d5ddbceSLemover (hit, hitWayData.ppns(genPtwL2SectorIdx(second_req.vpn))) 1936d5ddbceSLemover } 1946d5ddbceSLemover 1956d5ddbceSLemover // l3 1966d5ddbceSLemover val ptwl3replace = ReplacementPolicy.fromString(ptwl3Replacer,PtwL3WayNum,PtwL3LineNum) 1976d5ddbceSLemover val (l3Hit, l3HitData) = { 1986d5ddbceSLemover val ridx = genPtwL3SetIdx(first_req.vpn) 1996d5ddbceSLemover val vidx = RegEnable(VecInit(getl3vSet(first_req.vpn).asBools), first_fire) 2006d5ddbceSLemover l3.io.r.req.valid := first_fire 2016d5ddbceSLemover l3.io.r.req.bits.apply(setIdx = ridx) 2026d5ddbceSLemover val ramDatas = l3.io.r.resp.data 2036d5ddbceSLemover val hitVec = VecInit(ramDatas.zip(vidx).map{ case (wayData, v) => wayData.hit(second_req.vpn) && v }) 2046d5ddbceSLemover val hitWayData = ParallelPriorityMux(hitVec zip ramDatas) 2056d5ddbceSLemover val hit = ParallelOR(hitVec) && second_valid 2066d5ddbceSLemover val hitWay = ParallelPriorityMux(hitVec zip (0 until PtwL3WayNum).map(_.U)) 2076d5ddbceSLemover 2086d5ddbceSLemover when (hit) { ptwl3replace.access(genPtwL3SetIdx(second_req.vpn), hitWay) } 2096d5ddbceSLemover 2106d5ddbceSLemover l3AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire) } 2116d5ddbceSLemover XSDebug(first_fire, p"[l3] ridx:0x${Hexadecimal(ridx)}\n") 2126d5ddbceSLemover for (i <- 0 until PtwL3WayNum) { 2136d5ddbceSLemover XSDebug(RegNext(first_fire), p"[l3] ramDatas(${i.U}) ${ramDatas(i)} l3v:${vidx(i)} hit:${ramDatas(i).hit(second_req.vpn)}\n") 2146d5ddbceSLemover } 2156d5ddbceSLemover XSDebug(second_valid, p"[l3] l3Hit:${hit} l3HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${Binary(vidx.asUInt)}\n") 2166d5ddbceSLemover 2176d5ddbceSLemover ridx.suggestName(s"l3_ridx") 2186d5ddbceSLemover vidx.suggestName(s"l3_vidx") 2196d5ddbceSLemover ramDatas.suggestName(s"l3_ramDatas") 2206d5ddbceSLemover hitVec.suggestName(s"l3_hitVec") 2216d5ddbceSLemover hitWay.suggestName(s"l3_hitWay") 2226d5ddbceSLemover 2236d5ddbceSLemover (hit, hitWayData) 2246d5ddbceSLemover } 2256d5ddbceSLemover val l3HitPPN = l3HitData.ppns(genPtwL3SectorIdx(second_req.vpn)) 2266d5ddbceSLemover val l3HitPerm = l3HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL3SectorSize, new PtePermBundle)))(genPtwL3SectorIdx(second_req.vpn)) 2276d5ddbceSLemover 2286d5ddbceSLemover // super page 2296d5ddbceSLemover val spreplace = ReplacementPolicy.fromString(spReplacer, PtwSPEntrySize) 2306d5ddbceSLemover val (spHit, spHitData) = { 2316d5ddbceSLemover val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(first_req.vpn) && spv(i) } 2326d5ddbceSLemover val hitVec = hitVecT.map(RegEnable(_, first_fire)) 2336d5ddbceSLemover val hitData = ParallelPriorityMux(hitVec zip sp) 2346d5ddbceSLemover val hit = ParallelOR(hitVec) && second_valid 2356d5ddbceSLemover 2366d5ddbceSLemover when (hit) { spreplace.access(OHToUInt(hitVec)) } 2376d5ddbceSLemover 2386d5ddbceSLemover spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && RegNext(first_fire) } 2396d5ddbceSLemover for (i <- 0 until PtwSPEntrySize) { 2406d5ddbceSLemover XSDebug(first_fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(first_req.vpn)} spv:${spv(i)}\n") 2416d5ddbceSLemover } 2426d5ddbceSLemover XSDebug(second_valid, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n") 2436d5ddbceSLemover 2446d5ddbceSLemover VecInit(hitVecT).suggestName(s"sp_hitVecT") 2456d5ddbceSLemover VecInit(hitVec).suggestName(s"sp_hitVec") 2466d5ddbceSLemover 2476d5ddbceSLemover (hit, hitData) 2486d5ddbceSLemover } 2496d5ddbceSLemover val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)) 2506d5ddbceSLemover val spHitLevel = spHitData.level.getOrElse(0.U) 2516d5ddbceSLemover 2526d5ddbceSLemover val resp = Wire(io.resp.bits.cloneType) 2536d5ddbceSLemover val resp_latch = RegEnable(resp, io.resp.valid && !io.resp.ready) 2546d5ddbceSLemover val resp_latch_valid = ValidHold(io.resp.valid && !io.resp.ready, io.resp.ready, sfence.valid) 2556d5ddbceSLemover second_ready := !(second_valid || resp_latch_valid) || io.resp.fire() 2566d5ddbceSLemover resp.source := second_req.source 2576d5ddbceSLemover resp.vpn := second_req.vpn 2586d5ddbceSLemover resp.isReplay := second_req.isReplay 2596d5ddbceSLemover resp.hit := l3Hit || spHit 2606d5ddbceSLemover resp.toFsm.l1Hit := l1Hit 2616d5ddbceSLemover resp.toFsm.l2Hit := l2Hit 2626d5ddbceSLemover resp.toFsm.ppn := Mux(l2Hit, l2HitPPN, l1HitPPN) 2636d5ddbceSLemover resp.toTlb.tag := second_req.vpn 2646d5ddbceSLemover resp.toTlb.ppn := Mux(l3Hit, l3HitPPN, spHitData.ppn) 2656d5ddbceSLemover resp.toTlb.perm.map(_ := Mux(l3Hit, l3HitPerm, spHitPerm)) 2666d5ddbceSLemover resp.toTlb.level.map(_ := Mux(l3Hit, 2.U, spHitLevel)) 2676d5ddbceSLemover 2686d5ddbceSLemover io.resp.valid := second_valid 2696d5ddbceSLemover io.resp.bits := Mux(resp_latch_valid, resp_latch, resp) 2706d5ddbceSLemover assert(!(l3Hit && spHit), "normal page and super page both hit") 2716d5ddbceSLemover 2726d5ddbceSLemover // refill Perf 2736d5ddbceSLemover val l1RefillPerf = Wire(Vec(PtwL1EntrySize, Bool())) 2746d5ddbceSLemover val l2RefillPerf = Wire(Vec(PtwL2WayNum, Bool())) 2756d5ddbceSLemover val l3RefillPerf = Wire(Vec(PtwL3WayNum, Bool())) 2766d5ddbceSLemover val spRefillPerf = Wire(Vec(PtwSPEntrySize, Bool())) 2776d5ddbceSLemover l1RefillPerf.map(_ := false.B) 2786d5ddbceSLemover l2RefillPerf.map(_ := false.B) 2796d5ddbceSLemover l3RefillPerf.map(_ := false.B) 2806d5ddbceSLemover spRefillPerf.map(_ := false.B) 2816d5ddbceSLemover 2826d5ddbceSLemover // refill 2836d5ddbceSLemover l2.io.w.req <> DontCare 2846d5ddbceSLemover l3.io.w.req <> DontCare 2856d5ddbceSLemover l2.io.w.req.valid := false.B 2866d5ddbceSLemover l3.io.w.req.valid := false.B 2876d5ddbceSLemover 2886d5ddbceSLemover val memRdata = refill.ptes 2896d5ddbceSLemover val memSelData = memRdata.asTypeOf(Vec(MemBandWidth/XLEN, UInt(XLEN.W)))(refill.memAddr(log2Up(l1BusDataWidth/8) - 1, log2Up(XLEN/8))) 2906d5ddbceSLemover val memPtes = (0 until PtwL3SectorSize).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)) 2916d5ddbceSLemover val memPte = memSelData.asTypeOf(new PteBundle) 2926d5ddbceSLemover 2936d5ddbceSLemover // TODO: handle sfenceLatch outsize 2946d5ddbceSLemover when (io.refill.valid && !memPte.isPf(refill.level) && !(sfence.valid || refuseRefill)) { 2956d5ddbceSLemover when (refill.level === 0.U && !memPte.isLeaf()) { 2966d5ddbceSLemover // val refillIdx = LFSR64()(log2Up(PtwL1EntrySize)-1,0) // TODO: may be LRU 2976d5ddbceSLemover val refillIdx = replaceWrapper(l1v, ptwl1replace.way) 2986d5ddbceSLemover refillIdx.suggestName(s"PtwL1RefillIdx") 2996d5ddbceSLemover val rfOH = UIntToOH(refillIdx) 3006d5ddbceSLemover l1(refillIdx).refill(refill.vpn, memSelData) 3016d5ddbceSLemover ptwl1replace.access(refillIdx) 3026d5ddbceSLemover l1v := l1v | rfOH 3036d5ddbceSLemover l1g := (l1g & ~rfOH) | Mux(memPte.perm.g, rfOH, 0.U) 3046d5ddbceSLemover 3056d5ddbceSLemover for (i <- 0 until PtwL1EntrySize) { 3066d5ddbceSLemover l1RefillPerf(i) := i.U === refillIdx 3076d5ddbceSLemover } 3086d5ddbceSLemover 3096d5ddbceSLemover XSDebug(p"[l1 refill] refillIdx:${refillIdx} refillEntry:${l1(refillIdx).genPtwEntry(refill.vpn, memSelData)}\n") 3106d5ddbceSLemover XSDebug(p"[l1 refill] l1v:${Binary(l1v)}->${Binary(l1v | rfOH)} l1g:${Binary(l1g)}->${Binary((l1g & ~rfOH) | Mux(memPte.perm.g, rfOH, 0.U))}\n") 3116d5ddbceSLemover 3126d5ddbceSLemover refillIdx.suggestName(s"l1_refillIdx") 3136d5ddbceSLemover rfOH.suggestName(s"l1_rfOH") 3146d5ddbceSLemover } 3156d5ddbceSLemover 3166d5ddbceSLemover when (refill.level === 1.U && !memPte.isLeaf()) { 3176d5ddbceSLemover val refillIdx = genPtwL2SetIdx(refill.vpn) 3186d5ddbceSLemover val victimWay = replaceWrapper(RegEnable(VecInit(getl2vSet(refill.vpn).asBools).asUInt, first_fire), ptwl2replace.way(refillIdx)) 3196d5ddbceSLemover val victimWayOH = UIntToOH(victimWay) 3206d5ddbceSLemover val rfvOH = UIntToOH(Cat(refillIdx, victimWay)) 3216d5ddbceSLemover l2.io.w.apply( 3226d5ddbceSLemover valid = true.B, 3236d5ddbceSLemover setIdx = refillIdx, 3246d5ddbceSLemover data = (new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)).genEntries( 3256d5ddbceSLemover vpn = refill.vpn, data = memRdata, levelUInt = 1.U 3266d5ddbceSLemover ), 3276d5ddbceSLemover waymask = victimWayOH 3286d5ddbceSLemover ) 3296d5ddbceSLemover ptwl2replace.access(refillIdx, victimWay) 3306d5ddbceSLemover l2v := l2v | rfvOH 3316d5ddbceSLemover l2g := l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U) 3326d5ddbceSLemover 3336d5ddbceSLemover for (i <- 0 until PtwL2WayNum) { 3346d5ddbceSLemover l2RefillPerf(i) := i.U === victimWay 3356d5ddbceSLemover } 3366d5ddbceSLemover 3376d5ddbceSLemover XSDebug(p"[l2 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n") 3386d5ddbceSLemover XSDebug(p"[l2 refill] refilldata:0x${ 3396d5ddbceSLemover (new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)).genEntries( 3406d5ddbceSLemover vpn = refill.vpn, data = memRdata, levelUInt = 1.U) 3416d5ddbceSLemover }\n") 3426d5ddbceSLemover XSDebug(p"[l2 refill] l2v:${Binary(l2v)} -> ${Binary(l2v | rfvOH)}\n") 3436d5ddbceSLemover XSDebug(p"[l2 refill] l2g:${Binary(l2g)} -> ${Binary(l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n") 3446d5ddbceSLemover 3456d5ddbceSLemover refillIdx.suggestName(s"l2_refillIdx") 3466d5ddbceSLemover victimWay.suggestName(s"l2_victimWay") 3476d5ddbceSLemover victimWayOH.suggestName(s"l2_victimWayOH") 3486d5ddbceSLemover rfvOH.suggestName(s"l2_rfvOH") 3496d5ddbceSLemover } 3506d5ddbceSLemover 3516d5ddbceSLemover when (refill.level === 2.U && memPte.isLeaf()) { 3526d5ddbceSLemover val refillIdx = genPtwL3SetIdx(refill.vpn) 3536d5ddbceSLemover val victimWay = replaceWrapper(RegEnable(VecInit(getl3vSet(refill.vpn).asBools).asUInt, first_fire), ptwl3replace.way(refillIdx)) 3546d5ddbceSLemover val victimWayOH = UIntToOH(victimWay) 3556d5ddbceSLemover val rfvOH = UIntToOH(Cat(refillIdx, victimWay)) 3566d5ddbceSLemover l3.io.w.apply( 3576d5ddbceSLemover valid = true.B, 3586d5ddbceSLemover setIdx = refillIdx, 3596d5ddbceSLemover data = (new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)).genEntries( 3606d5ddbceSLemover vpn = refill.vpn, data = memRdata, levelUInt = 2.U 3616d5ddbceSLemover ), 3626d5ddbceSLemover waymask = victimWayOH 3636d5ddbceSLemover ) 3646d5ddbceSLemover ptwl3replace.access(refillIdx, victimWay) 3656d5ddbceSLemover l3v := l3v | rfvOH 3666d5ddbceSLemover l3g := l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U) 3676d5ddbceSLemover 3686d5ddbceSLemover for (i <- 0 until PtwL3WayNum) { 3696d5ddbceSLemover l3RefillPerf(i) := i.U === victimWay 3706d5ddbceSLemover } 3716d5ddbceSLemover 3726d5ddbceSLemover XSDebug(p"[l3 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n") 3736d5ddbceSLemover XSDebug(p"[l3 refill] refilldata:0x${ 3746d5ddbceSLemover (new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)).genEntries( 3756d5ddbceSLemover vpn = refill.vpn, data = memRdata, levelUInt = 2.U) 3766d5ddbceSLemover }\n") 3776d5ddbceSLemover XSDebug(p"[l3 refill] l3v:${Binary(l3v)} -> ${Binary(l3v | rfvOH)}\n") 3786d5ddbceSLemover XSDebug(p"[l3 refill] l3g:${Binary(l3g)} -> ${Binary(l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n") 3796d5ddbceSLemover 3806d5ddbceSLemover refillIdx.suggestName(s"l3_refillIdx") 3816d5ddbceSLemover victimWay.suggestName(s"l3_victimWay") 3826d5ddbceSLemover victimWayOH.suggestName(s"l3_victimWayOH") 3836d5ddbceSLemover rfvOH.suggestName(s"l3_rfvOH") 3846d5ddbceSLemover } 3856d5ddbceSLemover 3866d5ddbceSLemover when ((refill.level === 0.U || refill.level === 1.U) && memPte.isLeaf()) { 3876d5ddbceSLemover val refillIdx = spreplace.way// LFSR64()(log2Up(PtwSPEntrySize)-1,0) // TODO: may be LRU 3886d5ddbceSLemover val rfOH = UIntToOH(refillIdx) 3896d5ddbceSLemover sp(refillIdx).refill(refill.vpn, memSelData, refill.level) 3906d5ddbceSLemover spreplace.access(refillIdx) 3916d5ddbceSLemover spv := spv | rfOH 3926d5ddbceSLemover spg := spg & ~rfOH | Mux(memPte.perm.g, rfOH, 0.U) 3936d5ddbceSLemover 3946d5ddbceSLemover for (i <- 0 until PtwSPEntrySize) { 3956d5ddbceSLemover spRefillPerf(i) := i.U === refillIdx 3966d5ddbceSLemover } 3976d5ddbceSLemover 3986d5ddbceSLemover XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.vpn, memSelData, refill.level)}\n") 3996d5ddbceSLemover XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte.perm.g, rfOH, 0.U))}\n") 4006d5ddbceSLemover 4016d5ddbceSLemover refillIdx.suggestName(s"sp_refillIdx") 4026d5ddbceSLemover rfOH.suggestName(s"sp_rfOH") 4036d5ddbceSLemover } 4046d5ddbceSLemover } 4056d5ddbceSLemover 4066d5ddbceSLemover // sfence 4076d5ddbceSLemover when (sfence.valid) { 4086d5ddbceSLemover when (sfence.bits.rs1/*va*/) { 4096d5ddbceSLemover when (sfence.bits.rs2) { 4106d5ddbceSLemover // all va && all asid 4116d5ddbceSLemover l1v := 0.U 4126d5ddbceSLemover l2v := 0.U 4136d5ddbceSLemover l3v := 0.U 4146d5ddbceSLemover spv := 0.U 4156d5ddbceSLemover } .otherwise { 4166d5ddbceSLemover // all va && specific asid except global 4176d5ddbceSLemover l1v := l1v & l1g 4186d5ddbceSLemover l2v := l2v & l2g 4196d5ddbceSLemover l3v := l3v & l3g 4206d5ddbceSLemover spv := spv & spg 4216d5ddbceSLemover } 4226d5ddbceSLemover } .otherwise { 4236d5ddbceSLemover // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen))) 4246d5ddbceSLemover val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen))) 4256d5ddbceSLemover // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(PtwL3WayNum, _.asUInt))).asUInt 4266d5ddbceSLemover val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(PtwL3WayNum, a.asUInt) }).asUInt 4276d5ddbceSLemover flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH") 4286d5ddbceSLemover flushMask.suggestName(s"sfence_nrs1_flushMask") 4296d5ddbceSLemover when (sfence.bits.rs2) { 4306d5ddbceSLemover // specific leaf of addr && all asid 4316d5ddbceSLemover l3v := l3v & ~flushMask 4326d5ddbceSLemover l3g := l3g & ~flushMask 4336d5ddbceSLemover } .otherwise { 4346d5ddbceSLemover // specific leaf of addr && specific asid 4356d5ddbceSLemover l3v := l3v & (~flushMask | l3g) 4366d5ddbceSLemover } 4376d5ddbceSLemover spv := 0.U 4386d5ddbceSLemover } 4396d5ddbceSLemover } 4406d5ddbceSLemover 4416d5ddbceSLemover // Perf Count 4426d5ddbceSLemover XSPerfAccumulate("access", second_valid) 4436d5ddbceSLemover XSPerfAccumulate("l1_hit", l1Hit) 4446d5ddbceSLemover XSPerfAccumulate("l2_hit", l2Hit) 4456d5ddbceSLemover XSPerfAccumulate("l3_hit", l3Hit) 4466d5ddbceSLemover XSPerfAccumulate("sp_hit", spHit) 4476d5ddbceSLemover XSPerfAccumulate("pte_hit", l3Hit || spHit) 4486d5ddbceSLemover XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready) 4496d5ddbceSLemover XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready) 4506d5ddbceSLemover l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1AccessIndex${i}", l) } 4516d5ddbceSLemover l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2AccessIndex${i}", l) } 4526d5ddbceSLemover l3AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3AccessIndex${i}", l) } 4536d5ddbceSLemover spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) } 4546d5ddbceSLemover l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1RefillIndex${i}", l) } 4556d5ddbceSLemover l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2RefillIndex${i}", l) } 4566d5ddbceSLemover l3RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3RefillIndex${i}", l) } 4576d5ddbceSLemover spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) } 4586d5ddbceSLemover 4596d5ddbceSLemover // debug 4606d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] original v and g vector:\n") 4616d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] l1v:${Binary(l1v)}\n") 4626d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] l2v:${Binary(l2v)}\n") 4636d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] l3v:${Binary(l3v)}\n") 4646d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] l3g:${Binary(l3g)}\n") 4656d5ddbceSLemover XSDebug(sfence.valid, p"[sfence] spv:${Binary(spv)}\n") 4666d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] new v and g vector:\n") 4676d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] l1v:${Binary(l1v)}\n") 4686d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] l2v:${Binary(l2v)}\n") 4696d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] l3v:${Binary(l3v)}\n") 4706d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] l3g:${Binary(l3g)}\n") 4716d5ddbceSLemover XSDebug(RegNext(sfence.valid), p"[sfence] spv:${Binary(spv)}\n") 4726d5ddbceSLemover}