xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision d0de7e4a4bcd4633260dda99dfedc2a5e543b8b4)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
286d5ddbceSLemover
296d5ddbceSLemover/* ptw cache caches the page table of all the three layers
306d5ddbceSLemover * ptw cache resp at next cycle
316d5ddbceSLemover * the cache should not be blocked
326d5ddbceSLemover * when miss queue if full, just block req outside
336d5ddbceSLemover */
343889e11eSLemover
353889e11eSLemoverclass PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle {
363889e11eSLemover  val hit = Bool()
373889e11eSLemover  val pre = Bool()
38*d0de7e4aSpeixiaokun  val ppn = if (HasHExtension) UInt(gvpnLen.W) else UInt(ppnLen.W)
393889e11eSLemover  val perm = new PtePermBundle()
403889e11eSLemover  val ecc = Bool()
413889e11eSLemover  val level = UInt(2.W)
428d8ac704SLemover  val v = Bool()
433889e11eSLemover
443889e11eSLemover  def apply(hit: Bool, pre: Bool, ppn: UInt, perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()),
458d8ac704SLemover            ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B) {
463889e11eSLemover    this.hit := hit && !ecc
473889e11eSLemover    this.pre := pre
483889e11eSLemover    this.ppn := ppn
493889e11eSLemover    this.perm := perm
503889e11eSLemover    this.ecc := ecc && hit
513889e11eSLemover    this.level := level
528d8ac704SLemover    this.v := valid
533889e11eSLemover  }
543889e11eSLemover}
553889e11eSLemover
5663632028SHaoyuan Fengclass PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle {
5763632028SHaoyuan Feng  assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
5863632028SHaoyuan Feng  val hit = Bool()
5963632028SHaoyuan Feng  val pre = Bool()
60*d0de7e4aSpeixiaokun  val ppn = Vec(tlbcontiguous, if(HasHExtension) UInt(gvpnLen.W) else UInt(ppnLen.W))
6163632028SHaoyuan Feng  val perm = Vec(tlbcontiguous, new PtePermBundle())
6263632028SHaoyuan Feng  val ecc = Bool()
6363632028SHaoyuan Feng  val level = UInt(2.W)
6463632028SHaoyuan Feng  val v = Vec(tlbcontiguous, Bool())
6563632028SHaoyuan Feng
6663632028SHaoyuan Feng  def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())),
6763632028SHaoyuan Feng            ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B)) {
6863632028SHaoyuan Feng    this.hit := hit && !ecc
6963632028SHaoyuan Feng    this.pre := pre
7063632028SHaoyuan Feng    this.ppn := ppn
7163632028SHaoyuan Feng    this.perm := perm
7263632028SHaoyuan Feng    this.ecc := ecc && hit
7363632028SHaoyuan Feng    this.level := level
7463632028SHaoyuan Feng    this.v := valid
7563632028SHaoyuan Feng  }
7663632028SHaoyuan Feng}
7763632028SHaoyuan Feng
783889e11eSLemoverclass PageCacheRespBundle(implicit p: Parameters) extends PtwBundle {
793889e11eSLemover  val l1 = new PageCachePerPespBundle
803889e11eSLemover  val l2 = new PageCachePerPespBundle
8163632028SHaoyuan Feng  val l3 = new PageCacheMergePespBundle
823889e11eSLemover  val sp = new PageCachePerPespBundle
833889e11eSLemover}
843889e11eSLemover
853889e11eSLemoverclass PtwCacheReq(implicit p: Parameters) extends PtwBundle {
863889e11eSLemover  val req_info = new L2TlbInnerBundle()
873889e11eSLemover  val isFirst = Bool()
881f4a7c0cSLemover  val bypassed = Vec(3, Bool())
89*d0de7e4aSpeixiaokun  val isHptw = Bool()
90*d0de7e4aSpeixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
913889e11eSLemover}
923889e11eSLemover
933889e11eSLemoverclass PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
943889e11eSLemover  val req = Flipped(DecoupledIO(new PtwCacheReq()))
956d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
9645f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
9794133605SLemover    val isFirst = Bool()
986d5ddbceSLemover    val hit = Bool()
99bc063562SLemover    val prefetch = Bool() // is the entry fetched by prefetch
1001f4a7c0cSLemover    val bypassed = Bool()
1016d5ddbceSLemover    val toFsm = new Bundle {
1026d5ddbceSLemover      val l1Hit = Bool()
1036d5ddbceSLemover      val l2Hit = Bool()
104*d0de7e4aSpeixiaokun      val ppn = if(HasHExtension) UInt(gvpnLen.W) else UInt(ppnLen.W)
1056d5ddbceSLemover    }
10663632028SHaoyuan Feng    val toTlb = new PtwMergeResp()
107*d0de7e4aSpeixiaokun    val isHptw = Bool()
108*d0de7e4aSpeixiaokun    val toHptw = new Bundle {
109*d0de7e4aSpeixiaokun      val l1Hit = Bool()
110*d0de7e4aSpeixiaokun      val l2Hit = Bool()
111*d0de7e4aSpeixiaokun      val ppn = UInt(ppnLen.W)
112*d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
113*d0de7e4aSpeixiaokun      val resp = new HptwResp() // used if hit
114*d0de7e4aSpeixiaokun    }
1156d5ddbceSLemover  })
1166d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
1175854c1edSLemover    val ptes = UInt(blockBits.W)
1187797f035SbugGenerator    val levelOH = new Bundle {
1197797f035SbugGenerator      // NOTE: levelOH has (Level+1) bits, each stands for page cache entries
1207797f035SbugGenerator      val sp = Bool()
1217797f035SbugGenerator      val l3 = Bool()
1227797f035SbugGenerator      val l2 = Bool()
1237797f035SbugGenerator      val l1 = Bool()
1247797f035SbugGenerator      def apply(levelUInt: UInt, valid: Bool) = {
1257797f035SbugGenerator        sp := RegNext((levelUInt === 0.U || levelUInt === 1.U) && valid, false.B)
1267797f035SbugGenerator        l3 := RegNext((levelUInt === 2.U) & valid, false.B)
1277797f035SbugGenerator        l2 := RegNext((levelUInt === 1.U) & valid, false.B)
1287797f035SbugGenerator        l1 := RegNext((levelUInt === 0.U) & valid, false.B)
1297797f035SbugGenerator      }
1307797f035SbugGenerator    }
1317797f035SbugGenerator    // duplicate level and sel_pte for each page caches, for better fanout
1327797f035SbugGenerator    val req_info_dup = Vec(3, new L2TlbInnerBundle())
1337797f035SbugGenerator    val level_dup = Vec(3, UInt(log2Up(Level).W))
1347797f035SbugGenerator    val sel_pte_dup = Vec(3, UInt(XLEN.W))
1356d5ddbceSLemover  }))
1367797f035SbugGenerator  val sfence_dup = Vec(4, Input(new SfenceBundle()))
1377797f035SbugGenerator  val csr_dup = Vec(3, Input(new TlbCsrBundle()))
1386d5ddbceSLemover}
1396d5ddbceSLemover
1401ca0e4f3SYinan Xuclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
1416d5ddbceSLemover  val io = IO(new PtwCacheIO)
142*d0de7e4aSpeixiaokun  val HasHExtension = l2tlbParams.HasHExtension
1437196f5a2SLemover  val ecc = Code.fromString(l2tlbParams.ecc)
1447196f5a2SLemover  val l2EntryType = new PTWEntriesWithEcc(ecc, num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)
1457196f5a2SLemover  val l3EntryType = new PTWEntriesWithEcc(ecc, num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)
1467196f5a2SLemover
1476d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
1486d5ddbceSLemover
1497797f035SbugGenerator  val sfence_dup = io.sfence_dup
1506d5ddbceSLemover  val refill = io.refill.bits
1517797f035SbugGenerator  val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source))
152*d0de7e4aSpeixiaokun  val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed || f._2.vsatp.changed || f._2.hgatp.changed)
1537797f035SbugGenerator  val flush = flush_dup(0)
1546d5ddbceSLemover
1556d5ddbceSLemover  // when refill, refuce to accept new req
1565854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
1573889e11eSLemover
1583889e11eSLemover  // handle hand signal and req_info
1596c4dcc2dSLemover  // TODO: replace with FlushableQueue
1606c4dcc2dSLemover  val stageReq = Wire(Decoupled(new PtwCacheReq()))         // enq stage & read page cache valid
1616c4dcc2dSLemover  val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp
1626c4dcc2dSLemover  val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc
1636c4dcc2dSLemover  val stageResp = Wire(Decoupled(new PtwCacheReq()))         // deq stage
1647797f035SbugGenerator
1657797f035SbugGenerator  val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush)      // catch ram data
1667797f035SbugGenerator  val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter
1677797f035SbugGenerator  val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool()))
1687797f035SbugGenerator  stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush))  // ecc flush
1697797f035SbugGenerator
1706c4dcc2dSLemover  stageReq <> io.req
1716c4dcc2dSLemover  PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad)
1727797f035SbugGenerator  InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle)
1736c4dcc2dSLemover  PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush)
1747797f035SbugGenerator  InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle)
1756c4dcc2dSLemover  PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush)
1766c4dcc2dSLemover  stageResp.ready := !stageResp.valid || io.resp.ready
1776d5ddbceSLemover
1786d5ddbceSLemover  // l1: level 0 non-leaf pte
1795854c1edSLemover  val l1 = Reg(Vec(l2tlbParams.l1Size, new PtwEntry(tagLen = PtwL1TagLen)))
1805854c1edSLemover  val l1v = RegInit(0.U(l2tlbParams.l1Size.W))
1815854c1edSLemover  val l1g = Reg(UInt(l2tlbParams.l1Size.W))
1821dd3e32dSHaoyuan Feng  val l1asids = l1.map(_.asid)
183*d0de7e4aSpeixiaokun  val l1vmids = l1.map(_.vmid)
184*d0de7e4aSpeixiaokun  val l1h = Reg(Vec(l2tlbParams.l1Size.W, UInt(2.W))) // 0 bit: s2xlate, 1 bit: stage 1 or stage 2
1856d5ddbceSLemover
1866d5ddbceSLemover  // l2: level 1 non-leaf pte
1876d5ddbceSLemover  val l2 = Module(new SRAMTemplate(
1887196f5a2SLemover    l2EntryType,
1895854c1edSLemover    set = l2tlbParams.l2nSets,
1905854c1edSLemover    way = l2tlbParams.l2nWays,
1915854c1edSLemover    singlePort = sramSinglePort
1926d5ddbceSLemover  ))
1935854c1edSLemover  val l2v = RegInit(0.U((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
1945854c1edSLemover  val l2g = Reg(UInt((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
195*d0de7e4aSpeixiaokun  val l2h = Reg(Vec(l2tlbParams.l2nSets, Vec(l2tlbParams.l2nWays, UInt(2.W))))
1966d5ddbceSLemover  def getl2vSet(vpn: UInt) = {
1975854c1edSLemover    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
1986d5ddbceSLemover    val set = genPtwL2SetIdx(vpn)
1995854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
2005854c1edSLemover    val l2vVec = l2v.asTypeOf(Vec(l2tlbParams.l2nSets, UInt(l2tlbParams.l2nWays.W)))
2016d5ddbceSLemover    l2vVec(set)
2026d5ddbceSLemover  }
203*d0de7e4aSpeixiaokun  def getl2hSet(vpn: UInt) = {
20445f497a4Shappy-lx    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
20545f497a4Shappy-lx    val set = genPtwL2SetIdx(vpn)
20645f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
207*d0de7e4aSpeixiaokun    l2h(set)
20845f497a4Shappy-lx  }
2096d5ddbceSLemover
210*d0de7e4aSpeixiaokun
211*d0de7e4aSpeixiaokun
2126d5ddbceSLemover  // l3: level 2 leaf pte of 4KB pages
2136d5ddbceSLemover  val l3 = Module(new SRAMTemplate(
2147196f5a2SLemover    l3EntryType,
2155854c1edSLemover    set = l2tlbParams.l3nSets,
2165854c1edSLemover    way = l2tlbParams.l3nWays,
2175854c1edSLemover    singlePort = sramSinglePort
2186d5ddbceSLemover  ))
2195854c1edSLemover  val l3v = RegInit(0.U((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
2205854c1edSLemover  val l3g = Reg(UInt((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
221*d0de7e4aSpeixiaokun  val l3h = Reg(Vec(l2tlbParams.l3nSets, Vec(l2tlbParams.l3nWays, UInt(2.W))))
2226d5ddbceSLemover  def getl3vSet(vpn: UInt) = {
2235854c1edSLemover    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
2246d5ddbceSLemover    val set = genPtwL3SetIdx(vpn)
2255854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
2265854c1edSLemover    val l3vVec = l3v.asTypeOf(Vec(l2tlbParams.l3nSets, UInt(l2tlbParams.l3nWays.W)))
2276d5ddbceSLemover    l3vVec(set)
2286d5ddbceSLemover  }
229*d0de7e4aSpeixiaokun  def getl3hSet(vpn: UInt) = {
23045f497a4Shappy-lx    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
23145f497a4Shappy-lx    val set = genPtwL3SetIdx(vpn)
23245f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
233*d0de7e4aSpeixiaokun    l3h(set)
23445f497a4Shappy-lx  }
2356d5ddbceSLemover
2366d5ddbceSLemover  // sp: level 0/1 leaf pte of 1GB/2MB super pages
2375854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
2385854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
2395854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
2401dd3e32dSHaoyuan Feng  val spasids = sp.map(_.asid)
241*d0de7e4aSpeixiaokun  val spvmids = sp.map(_.vmid)
242*d0de7e4aSpeixiaokun  val sph = Reg(Vec(l2tlbParams.spSize.W, UInt(2.W)))
2436d5ddbceSLemover
2446d5ddbceSLemover  // Access Perf
2455854c1edSLemover  val l1AccessPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
2465854c1edSLemover  val l2AccessPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
2475854c1edSLemover  val l3AccessPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
2485854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2496d5ddbceSLemover  l1AccessPerf.map(_ := false.B)
2506d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
2516d5ddbceSLemover  l3AccessPerf.map(_ := false.B)
2526d5ddbceSLemover  spAccessPerf.map(_ := false.B)
2536d5ddbceSLemover
2543889e11eSLemover
2551f4a7c0cSLemover
256*d0de7e4aSpeixiaokun  def vpn_match(vpn1: UInt, vpn2: UInt, level: Int, isGvpn: Bool) = {
257*d0de7e4aSpeixiaokun    (vpn1(vpnnLen*3-1, vpnnLen*(2-level)+3) === vpn2(vpnnLen*3-1, vpnnLen*(2-level)+3)) &&
258*d0de7e4aSpeixiaokun      Mux(isGvpn, vpn1(vpnnLen*3+extendVpnnBits-1, vpnnLen*3) === vpn2(vpnnLen*3+extendVpnnBits-1, vpnnLen*3), true.B)
2591f4a7c0cSLemover  }
2601f4a7c0cSLemover  // NOTE: not actually bypassed, just check if hit, re-access the page cache
261*d0de7e4aSpeixiaokun  def refill_bypass(vpn: UInt, level: Int, h_search: UInt) = {
262*d0de7e4aSpeixiaokun    val refill_vpn = io.refill.bits.req_info_dup(0).vpn
263*d0de7e4aSpeixiaokun    val refill_gvpn = io.refill.bits.req_info_dup(0).gvpn
264*d0de7e4aSpeixiaokun    val refill_isGvpn = io.refill.bits.req_info_dup(0).s2xlate(0) && io.refill.bits.req_info_dup(0).s2xlate(1)
265*d0de7e4aSpeixiaokun    io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(Mux(refill_isGvpn, refill_gvpn, refill_vpn), vpn, level, isGvpn) && h_search === io.refill.bits.req_info_dup(0).s2xlate
2661f4a7c0cSLemover  }
2671f4a7c0cSLemover
268*d0de7e4aSpeixiaokun  val isGvpn = stageReq.bits.req_info.s2xlate(0) && stageReq.bits.req_info.s2xlate(1) // only stage 2 xlate use gvpn
269*d0de7e4aSpeixiaokun  val vpn_search = Mux(isGvpn, stageReq.bits.req_info.gvpn, stageReq.bits.req_info.vpn)
270*d0de7e4aSpeixiaokun  val h_search = stageReq.bits.req_info.s2xlate
2716d5ddbceSLemover  // l1
2725854c1edSLemover  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer, l2tlbParams.l1Size)
273bc063562SLemover  val (l1Hit, l1HitPPN, l1Pre) = {
274*d0de7e4aSpeixiaokun    val hitVecT = l1.zipWithIndex.map {
275*d0de7e4aSpeixiaokun      case (e, i) => (e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).hgatp.asid, s2xlate = h_search(0), isGvpn = isGvpn)
276*d0de7e4aSpeixiaokun        && l1v(i) && h_search === l1h(i))
277*d0de7e4aSpeixiaokun    }
2786c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
2791f4a7c0cSLemover
2801f4a7c0cSLemover    // stageDelay, but check for l1
2819c503409SLemover    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.ppn)), stageDelay_valid_1cycle)
2829c503409SLemover    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.prefetch)), stageDelay_valid_1cycle)
2831f4a7c0cSLemover    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
2846d5ddbceSLemover
2856c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { ptwl1replace.access(OHToUInt(hitVec)) }
2866d5ddbceSLemover
2876c4dcc2dSLemover    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
2885854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
289*d0de7e4aSpeixiaokun      XSDebug(stageReq.fire, p"[l1] l1(${i.U}) ${l1(i)} hit:${l1(i).hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).hgatp.asid, s2xlate = h_search(0), isGvpn = isGvpn)}\n")
2906d5ddbceSLemover    }
2916c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l1] l1v:${Binary(l1v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
2926c4dcc2dSLemover    XSDebug(stageDelay(0).valid, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
2936d5ddbceSLemover
2946d5ddbceSLemover    VecInit(hitVecT).suggestName(s"l1_hitVecT")
2956d5ddbceSLemover    VecInit(hitVec).suggestName(s"l1_hitVec")
2966d5ddbceSLemover
2976c4dcc2dSLemover    // synchronize with other entries with RegEnable
2986c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
2996c4dcc2dSLemover     RegEnable(hitPPN, stageDelay(1).fire),
3006c4dcc2dSLemover     RegEnable(hitPre, stageDelay(1).fire))
3016d5ddbceSLemover  }
3026d5ddbceSLemover
3036d5ddbceSLemover  // l2
3045854c1edSLemover  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer,l2tlbParams.l2nWays,l2tlbParams.l2nSets)
305bc063562SLemover  val (l2Hit, l2HitPPN, l2Pre, l2eccError) = {
306*d0de7e4aSpeixiaokun    val ridx = genPtwL2SetIdx(vpn_search)
3076c4dcc2dSLemover    l2.io.r.req.valid := stageReq.fire
3086d5ddbceSLemover    l2.io.r.req.bits.apply(setIdx = ridx)
309*d0de7e4aSpeixiaokun    val vVec_req = getl2vSet(vpn_search)
310*d0de7e4aSpeixiaokun    val hVec_req = getl2hSet(vpn_search)
3116c4dcc2dSLemover
3126c4dcc2dSLemover    // delay one cycle after sram read
313*d0de7e4aSpeixiaokun    val delay_vpn = Mux(stageDelay(0).bits.req_info.s2xlate(0) && stageDelay(0).bits.req_info.s2xlate(1), stageDelay(0).bits.req_info.gvpn, stageDelay(0).bits.req_info.vpn)
314*d0de7e4aSpeixiaokun    val delay_h = stageDelay(0).bits.req_info.s2xlate
3156c4dcc2dSLemover    val data_resp = DataHoldBypass(l2.io.r.resp.data, stageDelay_valid_1cycle)
3167797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
317*d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
318*d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
319*d0de7e4aSpeixiaokun      wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid, io.csr_dup(1).hgatp.asid, s2xlate = delay_h(0), isGvpn = delay_h(0) && delay_h(1)) && v && (delay_h === h)})
3206c4dcc2dSLemover
3216c4dcc2dSLemover    // check hit and ecc
322*d0de7e4aSpeixiaokun    val check_vpn = Mux(stageCheck(0).bits.req_info.s2xlate(0) && stageCheck(0).bits.req_info.s2xlate(1), stageCheck(0).bits.req_info.gvpn, stageCheck(0).bits.req_info.vpn)
3236c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
324935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3256c4dcc2dSLemover
3267797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3277196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3287196f5a2SLemover    val hitWayData = hitWayEntry.entries
3296c4dcc2dSLemover    val hit = ParallelOR(hitVec)
330f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l2nWays).map(_.U(log2Up(l2tlbParams.l2nWays).W)))
3313889e11eSLemover    val eccError = hitWayEntry.decode()
3327196f5a2SLemover
3336d5ddbceSLemover    ridx.suggestName(s"l2_ridx")
3346d5ddbceSLemover    ramDatas.suggestName(s"l2_ramDatas")
3356d5ddbceSLemover    hitVec.suggestName(s"l2_hitVec")
3366d5ddbceSLemover    hitWayData.suggestName(s"l2_hitWayData")
3376d5ddbceSLemover    hitWay.suggestName(s"l2_hitWay")
3386d5ddbceSLemover
3396c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl2replace.access(genPtwL2SetIdx(check_vpn), hitWay) }
3406d5ddbceSLemover
3416c4dcc2dSLemover    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3426c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[l2] ridx:0x${Hexadecimal(ridx)}\n")
3435854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
3446c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l2] ramDatas(${i.U}) ${ramDatas(i)}  l2v:${vVec(i)}  hit:${hit}\n")
3456d5ddbceSLemover    }
3466c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL2SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n")
3476d5ddbceSLemover
3486c4dcc2dSLemover    (hit, hitWayData.ppns(genPtwL2SectorIdx(check_vpn)), hitWayData.prefetch, eccError)
3496d5ddbceSLemover  }
3506d5ddbceSLemover
3516d5ddbceSLemover  // l3
3525854c1edSLemover  val ptwl3replace = ReplacementPolicy.fromString(l2tlbParams.l3Replacer,l2tlbParams.l3nWays,l2tlbParams.l3nSets)
353bc063562SLemover  val (l3Hit, l3HitData, l3Pre, l3eccError) = {
354*d0de7e4aSpeixiaokun    val ridx = genPtwL3SetIdx(vpn_search)
3556c4dcc2dSLemover    l3.io.r.req.valid := stageReq.fire
3566d5ddbceSLemover    l3.io.r.req.bits.apply(setIdx = ridx)
357*d0de7e4aSpeixiaokun    val vVec_req = getl3vSet(vpn_search)
358*d0de7e4aSpeixiaokun    val hVec_req = getl3hSet(vpn_search)
3596c4dcc2dSLemover
3606c4dcc2dSLemover    // delay one cycle after sram read
361*d0de7e4aSpeixiaokun    val delay_vpn = Mux(stageDelay(0).bits.req_info.s2xlate(0) && stageDelay(0).bits.req_info.s2xlate(1), stageDelay(0).bits.req_info.gvpn, stageDelay(0).bits.req_info.vpn)
362*d0de7e4aSpeixiaokun    val delay_h = stageDelay(0).bits.req_info.s2xlate
3636c4dcc2dSLemover    val data_resp = DataHoldBypass(l3.io.r.resp.data, stageDelay_valid_1cycle)
3647797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
365*d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
366*d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
367*d0de7e4aSpeixiaokun      wayData.entries.hit(delay_vpn, io.csr_dup(2).satp.asid, io.csr_dup(2).hgatp.asid, s2xlate = delay_h(0), isGvpn = delay_h(0) && delay_h(1)) && v && (delay_h === h)})
3686c4dcc2dSLemover
3696c4dcc2dSLemover    // check hit and ecc
370*d0de7e4aSpeixiaokun    val check_vpn = Mux(stageCheck(0).bits.req_info.s2xlate(0) && stageCheck(0).bits.req_info.s2xlate(1), stageCheck(0).bits.req_info.gvpn, stageCheck(0).bits.req_info.vpn)
3716c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
372935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3736c4dcc2dSLemover
3747797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3757196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3767196f5a2SLemover    val hitWayData = hitWayEntry.entries
3777196f5a2SLemover    val hitWayEcc = hitWayEntry.ecc
3786c4dcc2dSLemover    val hit = ParallelOR(hitVec)
379f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l3nWays).map(_.U(log2Up(l2tlbParams.l3nWays).W)))
3803889e11eSLemover    val eccError = hitWayEntry.decode()
3816d5ddbceSLemover
3826c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl3replace.access(genPtwL3SetIdx(check_vpn), hitWay) }
3837196f5a2SLemover
3846c4dcc2dSLemover    l3AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3856c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l3] ridx:0x${Hexadecimal(ridx)}\n")
3865854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
3876c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l3] ramDatas(${i.U}) ${ramDatas(i)}  l3v:${vVec(i)}  hit:${hitVec(i)}\n")
3886d5ddbceSLemover    }
3896c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l3] l3Hit:${hit} l3HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n")
3906d5ddbceSLemover
3916d5ddbceSLemover    ridx.suggestName(s"l3_ridx")
3926d5ddbceSLemover    ramDatas.suggestName(s"l3_ramDatas")
3936d5ddbceSLemover    hitVec.suggestName(s"l3_hitVec")
3946d5ddbceSLemover    hitWay.suggestName(s"l3_hitWay")
3956d5ddbceSLemover
3963889e11eSLemover    (hit, hitWayData, hitWayData.prefetch, eccError)
3976d5ddbceSLemover  }
39863632028SHaoyuan Feng  val l3HitPPN = l3HitData.ppns
39963632028SHaoyuan Feng  val l3HitPerm = l3HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL3SectorSize, new PtePermBundle)))
40063632028SHaoyuan Feng  val l3HitValid = l3HitData.vs
4016d5ddbceSLemover
4026d5ddbceSLemover  // super page
4035854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
4048d8ac704SLemover  val (spHit, spHitData, spPre, spValid) = {
405*d0de7e4aSpeixiaokun    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).hgatp.asid, s2xlate = h_search(0), isGvpn = h_search(0) && h_search(1)) && spv(i) && (sph(i) === h_search) }
4066c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
4076d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
4086c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4096d5ddbceSLemover
4106c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) }
4116d5ddbceSLemover
4126c4dcc2dSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle }
4135854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
414*d0de7e4aSpeixiaokun      XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).hgatp.asid, s2xlate = h_search(0), isGvpn = h_search(0) && h_search(1))} spv:${spv(i)}\n")
4156d5ddbceSLemover    }
4166c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
4176d5ddbceSLemover
4186d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
4196d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
4206d5ddbceSLemover
4216c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
4226c4dcc2dSLemover     RegEnable(hitData, stageDelay(1).fire),
4236c4dcc2dSLemover     RegEnable(hitData.prefetch, stageDelay(1).fire),
424935edac4STang Haojin     RegEnable(hitData.v, stageDelay(1).fire))
4256d5ddbceSLemover  }
4266d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
4276d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
4286d5ddbceSLemover
4296c4dcc2dSLemover  val check_res = Wire(new PageCacheRespBundle)
4306c4dcc2dSLemover  check_res.l1.apply(l1Hit, l1Pre, l1HitPPN)
4316c4dcc2dSLemover  check_res.l2.apply(l2Hit, l2Pre, l2HitPPN, ecc = l2eccError)
4321f4a7c0cSLemover  check_res.l3.apply(l3Hit, l3Pre, l3HitPPN, l3HitPerm, l3eccError, valid = l3HitValid)
4336c4dcc2dSLemover  check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitPerm, false.B, spHitLevel, spValid)
4346d5ddbceSLemover
4356c4dcc2dSLemover  val resp_res = Reg(new PageCacheRespBundle)
4366c4dcc2dSLemover  when (stageCheck(1).fire) { resp_res := check_res }
4373889e11eSLemover
4381f4a7c0cSLemover  // stageResp bypass
4391f4a7c0cSLemover  val bypassed = Wire(Vec(3, Bool()))
4401f4a7c0cSLemover  bypassed.indices.foreach(i =>
4411f4a7c0cSLemover    bypassed(i) := stageResp.bits.bypassed(i) ||
442*d0de7e4aSpeixiaokun      ValidHoldBypass(refill_bypass(vpn_search, i, h_search),
4431f4a7c0cSLemover        OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid)
4441f4a7c0cSLemover  )
4451f4a7c0cSLemover
446*d0de7e4aSpeixiaokun  val resp_isGvpn = stageResp.bits.req_info.s2xlate(0) && stageResp.bits.req_info.s2xlate(1)
4476c4dcc2dSLemover  io.resp.bits.req_info   := stageResp.bits.req_info
4486c4dcc2dSLemover  io.resp.bits.isFirst  := stageResp.bits.isFirst
4496c4dcc2dSLemover  io.resp.bits.hit      := resp_res.l3.hit || resp_res.sp.hit
4501f4a7c0cSLemover  io.resp.bits.bypassed := bypassed(2) || (bypassed(1) && !resp_res.l2.hit) || (bypassed(0) && !resp_res.l1.hit)
4516c4dcc2dSLemover  io.resp.bits.prefetch := resp_res.l3.pre && resp_res.l3.hit || resp_res.sp.pre && resp_res.sp.hit
4526c4dcc2dSLemover  io.resp.bits.toFsm.l1Hit := resp_res.l1.hit
4536c4dcc2dSLemover  io.resp.bits.toFsm.l2Hit := resp_res.l2.hit
4546c4dcc2dSLemover  io.resp.bits.toFsm.ppn   := Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l1.ppn)
455*d0de7e4aSpeixiaokun
456*d0de7e4aSpeixiaokun  io.resp.bits.isHptw := stageResp.bits.isHptw
457*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.id := stageResp.bits.hptwId
458*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.l1Hit := resp_res.l1.hit
459*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.l2Hit := resp_res.l2.hit
460*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.ppn := Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l1.ppn)
461*d0de7e4aSpeixiaokun  val idx = stageResp.bits.req_info.gvpn(2, 0)
462*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.tag := stageResp.bits.req_info.gvpn
463*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.vmid := io.csr_dup(0).hgatp.asid
464*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.level.map(_ := Mux(resp_res.l3.hit, 2.U, resp_res.sp.level))
465*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.prefetch := from_pre(stageResp.bits.req_info.source)
466*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.ppn := Mux(resp_res.l3.hit, resp_res.l3.ppn(idx), resp_res.sp.ppn)
467*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.perm := Mux(resp_res.l3.hit, resp_res.l3.perm(idx), resp_res.sp.perm)
468*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.v := Mux(resp_res.l3.hit, resp_res.l3.v(idx), resp_res.sp.v)
469*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gpf := !io.resp.bits.toHptw.resp.entry.v
470*d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gaf := false.B
471*d0de7e4aSpeixiaokun
472*d0de7e4aSpeixiaokun  io.resp.bits.toTlb.entry.map(_.tag := Mux(resp_isGvpn, stageResp.bits.req_info.gvpn(gvpnLen - 1, 3), stageResp.bits.req_info.vpn(vpnLen - 1, 3)))
47363632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.asid := io.csr_dup(0).satp.asid) // DontCare
47463632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.level.map(_ := Mux(resp_res.l3.hit, 2.U, resp_res.sp.level)))
47563632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source))
47663632028SHaoyuan Feng  for (i <- 0 until tlbcontiguous) {
47763632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(ppnLen - 1, sectortlbwidth), resp_res.sp.ppn(ppnLen - 1, sectortlbwidth))
47863632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn_low := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(sectortlbwidth - 1, 0), resp_res.sp.ppn(sectortlbwidth - 1, 0))
47963632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).perm.map(_ := Mux(resp_res.l3.hit, resp_res.l3.perm(i), resp_res.sp.perm))
48063632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).v := Mux(resp_res.l3.hit, resp_res.l3.v(i), resp_res.sp.v)
48163632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).pf := !io.resp.bits.toTlb.entry(i).v
48263632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).af := false.B
48363632028SHaoyuan Feng  }
48463632028SHaoyuan Feng  io.resp.bits.toTlb.pteidx := UIntToOH(stageResp.bits.req_info.vpn(2, 0)).asBools
48563632028SHaoyuan Feng  io.resp.bits.toTlb.not_super := Mux(resp_res.l3.hit, true.B, false.B)
4866c4dcc2dSLemover  io.resp.valid := stageResp.valid
4876c4dcc2dSLemover  XSError(stageResp.valid && resp_res.l3.hit && resp_res.sp.hit, "normal page and super page both hit")
4881f4a7c0cSLemover  XSError(stageResp.valid && io.resp.bits.hit && bypassed(2), "page cache, bypassed but hit")
4896d5ddbceSLemover
4906d5ddbceSLemover  // refill Perf
4915854c1edSLemover  val l1RefillPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
4925854c1edSLemover  val l2RefillPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
4935854c1edSLemover  val l3RefillPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
4945854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
4956d5ddbceSLemover  l1RefillPerf.map(_ := false.B)
4966d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
4976d5ddbceSLemover  l3RefillPerf.map(_ := false.B)
4986d5ddbceSLemover  spRefillPerf.map(_ := false.B)
4996d5ddbceSLemover
5006d5ddbceSLemover  // refill
5016d5ddbceSLemover  l2.io.w.req <> DontCare
5026d5ddbceSLemover  l3.io.w.req <> DontCare
5036d5ddbceSLemover  l2.io.w.req.valid := false.B
5046d5ddbceSLemover  l3.io.w.req.valid := false.B
5056d5ddbceSLemover
5066d5ddbceSLemover  val memRdata = refill.ptes
5075854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
5087797f035SbugGenerator  val memSelData = io.refill.bits.sel_pte_dup
5097797f035SbugGenerator  val memPte = memSelData.map(a => a.asTypeOf(new PteBundle))
510b848eea5SLemover
5116d5ddbceSLemover  // TODO: handle sfenceLatch outsize
5120d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.l1 && !memPte(0).isLeaf() && !memPte(0).isPf(refill.level_dup(0)) && !memPte(0).isAf()) {
5135854c1edSLemover    // val refillIdx = LFSR64()(log2Up(l2tlbParams.l1Size)-1,0) // TODO: may be LRU
5146d5ddbceSLemover    val refillIdx = replaceWrapper(l1v, ptwl1replace.way)
5156d5ddbceSLemover    refillIdx.suggestName(s"PtwL1RefillIdx")
5166d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
51745f497a4Shappy-lx    l1(refillIdx).refill(
518*d0de7e4aSpeixiaokun      Mux(refill.req_info_dup(0).s2xlate === "0b11".U, refill.req_info_dup(0).gvpn, refill.req_info_dup(0).vpn),
519*d0de7e4aSpeixiaokun      Mux(refill.req_info_dup(0).s2xlate(0).asBool(), io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
520*d0de7e4aSpeixiaokun      io.csr_dup(0).hgatp.asid,
5217797f035SbugGenerator      memSelData(0),
52245f497a4Shappy-lx      0.U,
5237797f035SbugGenerator      refill_prefetch_dup(0)
52445f497a4Shappy-lx    )
5256d5ddbceSLemover    ptwl1replace.access(refillIdx)
5266d5ddbceSLemover    l1v := l1v | rfOH
5277797f035SbugGenerator    l1g := (l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U)
528*d0de7e4aSpeixiaokun    l1h(refillIdx) := refill.req_info_dup(0).s2xlate
5296d5ddbceSLemover
5305854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
5316d5ddbceSLemover      l1RefillPerf(i) := i.U === refillIdx
5326d5ddbceSLemover    }
5336d5ddbceSLemover
5347797f035SbugGenerator    XSDebug(p"[l1 refill] refillIdx:${refillIdx} refillEntry:${l1(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), 0.U, prefetch = refill_prefetch_dup(0))}\n")
5357797f035SbugGenerator    XSDebug(p"[l1 refill] l1v:${Binary(l1v)}->${Binary(l1v | rfOH)} l1g:${Binary(l1g)}->${Binary((l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
5366d5ddbceSLemover
5376d5ddbceSLemover    refillIdx.suggestName(s"l1_refillIdx")
5386d5ddbceSLemover    rfOH.suggestName(s"l1_rfOH")
5396d5ddbceSLemover  }
5406d5ddbceSLemover
5410d94d540SHaoyuan Feng  when (!flush_dup(1) && refill.levelOH.l2 && !memPte(1).isLeaf() && !memPte(1).isPf(refill.level_dup(1)) && !memPte(1).isAf()) {
5427797f035SbugGenerator    val refillIdx = genPtwL2SetIdx(refill.req_info_dup(1).vpn)
5437797f035SbugGenerator    val victimWay = replaceWrapper(getl2vSet(refill.req_info_dup(1).vpn), ptwl2replace.way(refillIdx))
5446d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
5456d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
5467196f5a2SLemover    val wdata = Wire(l2EntryType)
5473889e11eSLemover    wdata.gen(
548*d0de7e4aSpeixiaokun      vpn = Mux(refill.req_info_dup(1).s2xlate === "0b11".U, refill.req_info_dup(1).gvpn, refill.req_info_dup(1).vpn),
549*d0de7e4aSpeixiaokun      asid = Mux(refill.req_info_dup(1).s2xlate(0).asBool(), io.csr_dup(1).vsatp.asid, io.csr_dup(1).satp.asid),
550*d0de7e4aSpeixiaokun      vmid = io.csr_dup(1).hgatp.asid,
55145f497a4Shappy-lx      data = memRdata,
55245f497a4Shappy-lx      levelUInt = 1.U,
5537797f035SbugGenerator      refill_prefetch_dup(1)
55445f497a4Shappy-lx    )
5556d5ddbceSLemover    l2.io.w.apply(
5566d5ddbceSLemover      valid = true.B,
5576d5ddbceSLemover      setIdx = refillIdx,
5587196f5a2SLemover      data = wdata,
5596d5ddbceSLemover      waymask = victimWayOH
5606d5ddbceSLemover    )
5616d5ddbceSLemover    ptwl2replace.access(refillIdx, victimWay)
5626d5ddbceSLemover    l2v := l2v | rfvOH
5636d5ddbceSLemover    l2g := l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
564*d0de7e4aSpeixiaokun    l2h(refillIdx)(victimWay) := refill.req_info_dup(0).s2xlate
5656d5ddbceSLemover
5665854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
5676d5ddbceSLemover      l2RefillPerf(i) := i.U === victimWay
5686d5ddbceSLemover    }
5696d5ddbceSLemover
5706d5ddbceSLemover    XSDebug(p"[l2 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
57145f497a4Shappy-lx    XSDebug(p"[l2 refill] refilldata:0x${wdata}\n")
5726d5ddbceSLemover    XSDebug(p"[l2 refill] l2v:${Binary(l2v)} -> ${Binary(l2v | rfvOH)}\n")
5736d5ddbceSLemover    XSDebug(p"[l2 refill] l2g:${Binary(l2g)} -> ${Binary(l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
5746d5ddbceSLemover
5756d5ddbceSLemover    refillIdx.suggestName(s"l2_refillIdx")
5766d5ddbceSLemover    victimWay.suggestName(s"l2_victimWay")
5776d5ddbceSLemover    victimWayOH.suggestName(s"l2_victimWayOH")
5786d5ddbceSLemover    rfvOH.suggestName(s"l2_rfvOH")
5796d5ddbceSLemover  }
5806d5ddbceSLemover
5810d94d540SHaoyuan Feng  when (!flush_dup(2) && refill.levelOH.l3 && !memPte(2).isAf()) {
5827797f035SbugGenerator    val refillIdx = genPtwL3SetIdx(refill.req_info_dup(2).vpn)
5837797f035SbugGenerator    val victimWay = replaceWrapper(getl3vSet(refill.req_info_dup(2).vpn), ptwl3replace.way(refillIdx))
5846d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
5856d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
5867196f5a2SLemover    val wdata = Wire(l3EntryType)
5873889e11eSLemover    wdata.gen(
588*d0de7e4aSpeixiaokun      vpn = Mux(refill.req_info_dup(2).s2xlate === "0b11".U, refill.req_info_dup(2).gvpn, refill.req_info_dup(2).vpn),
589*d0de7e4aSpeixiaokun      asid = Mux(refill.req_info_dup(2).s2xlate(0).asBool(), io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
590*d0de7e4aSpeixiaokun      vmid = io.csr_dup(2).hgatp.asid,
59145f497a4Shappy-lx      data = memRdata,
59245f497a4Shappy-lx      levelUInt = 2.U,
5937797f035SbugGenerator      refill_prefetch_dup(2)
59445f497a4Shappy-lx    )
5956d5ddbceSLemover    l3.io.w.apply(
5966d5ddbceSLemover      valid = true.B,
5976d5ddbceSLemover      setIdx = refillIdx,
5987196f5a2SLemover      data = wdata,
5996d5ddbceSLemover      waymask = victimWayOH
6006d5ddbceSLemover    )
6016d5ddbceSLemover    ptwl3replace.access(refillIdx, victimWay)
6026d5ddbceSLemover    l3v := l3v | rfvOH
6036d5ddbceSLemover    l3g := l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
604*d0de7e4aSpeixiaokun    l3h(refillIdx)(victimWay) := refill.req_info_dup(2).s2xlate
6056d5ddbceSLemover
6065854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
6076d5ddbceSLemover      l3RefillPerf(i) := i.U === victimWay
6086d5ddbceSLemover    }
6096d5ddbceSLemover
6106d5ddbceSLemover    XSDebug(p"[l3 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
61145f497a4Shappy-lx    XSDebug(p"[l3 refill] refilldata:0x${wdata}\n")
6126d5ddbceSLemover    XSDebug(p"[l3 refill] l3v:${Binary(l3v)} -> ${Binary(l3v | rfvOH)}\n")
6136d5ddbceSLemover    XSDebug(p"[l3 refill] l3g:${Binary(l3g)} -> ${Binary(l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
6146d5ddbceSLemover
6156d5ddbceSLemover    refillIdx.suggestName(s"l3_refillIdx")
6166d5ddbceSLemover    victimWay.suggestName(s"l3_victimWay")
6176d5ddbceSLemover    victimWayOH.suggestName(s"l3_victimWayOH")
6186d5ddbceSLemover    rfvOH.suggestName(s"l3_rfvOH")
6196d5ddbceSLemover  }
6207797f035SbugGenerator
6218d8ac704SLemover
6228d8ac704SLemover  // misc entries: super & invalid
6230d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.sp && (memPte(0).isLeaf() || memPte(0).isPf(refill.level_dup(0))) && !memPte(0).isAf()) {
6245854c1edSLemover    val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
6256d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
62645f497a4Shappy-lx    sp(refillIdx).refill(
6277797f035SbugGenerator      refill.req_info_dup(0).vpn,
6287797f035SbugGenerator      io.csr_dup(0).satp.asid,
629*d0de7e4aSpeixiaokun      io.csr_dup(0).hgatp.asid,
6307797f035SbugGenerator      memSelData(0),
6317797f035SbugGenerator      refill.level_dup(2),
6327797f035SbugGenerator      refill_prefetch_dup(0),
6337797f035SbugGenerator      !memPte(0).isPf(refill.level_dup(0)),
63445f497a4Shappy-lx    )
6356d5ddbceSLemover    spreplace.access(refillIdx)
6366d5ddbceSLemover    spv := spv | rfOH
6377797f035SbugGenerator    spg := spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U)
638*d0de7e4aSpeixiaokun    sph(refillIdx) := refill.req_info_dup(0).s2xlate
6396d5ddbceSLemover
6405854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
6416d5ddbceSLemover      spRefillPerf(i) := i.U === refillIdx
6426d5ddbceSLemover    }
6436d5ddbceSLemover
6447797f035SbugGenerator    XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n")
6457797f035SbugGenerator    XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
6466d5ddbceSLemover
6476d5ddbceSLemover    refillIdx.suggestName(s"sp_refillIdx")
6486d5ddbceSLemover    rfOH.suggestName(s"sp_rfOH")
6496d5ddbceSLemover  }
6506d5ddbceSLemover
6517797f035SbugGenerator  val l2eccFlush = resp_res.l2.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l2eccError, init = false.B)
6527797f035SbugGenerator  val l3eccFlush = resp_res.l3.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l3eccError, init = false.B)
6536c4dcc2dSLemover  val eccVpn = stageResp.bits.req_info.vpn
6547196f5a2SLemover
6556c4dcc2dSLemover  XSError(l2eccFlush, "l2tlb.cache.l2 ecc error. Should not happen at sim stage")
6566c4dcc2dSLemover  XSError(l3eccFlush, "l2tlb.cache.l3 ecc error. Should not happen at sim stage")
6577196f5a2SLemover  when (l2eccFlush) {
6587196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL2SetIdx(eccVpn))
6597196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l2nWays, a.asUInt) }).asUInt
6607196f5a2SLemover    l2v := l2v & ~flushMask
6617196f5a2SLemover    l2g := l2g & ~flushMask
6627196f5a2SLemover  }
6637196f5a2SLemover
6647196f5a2SLemover  when (l3eccFlush) {
6657196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(eccVpn))
6667196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6677196f5a2SLemover    l3v := l3v & ~flushMask
6687196f5a2SLemover    l3g := l3g & ~flushMask
6697196f5a2SLemover  }
6707196f5a2SLemover
671*d0de7e4aSpeixiaokun  // sfence for not-virtualization for l3、l2
672*d0de7e4aSpeixiaokun  val sfence_valid_l3 = sfence_dup(3).valid && !sfence_dup(3).bits.hg && !sfence_dup(3).bits.hv
673*d0de7e4aSpeixiaokun  when (sfence_valid_l3 && io.csr_dup(3).priv.virt === false.B) {
6747797f035SbugGenerator    val sfence_vpn = sfence_dup(3).bits.addr(sfence_dup(3).bits.addr.getWidth-1, offLen)
6757797f035SbugGenerator    when (sfence_dup(3).bits.rs1/*va*/) {
6767797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6777797f035SbugGenerator        // all va && all asid
6787797f035SbugGenerator        l3v := 0.U
6797797f035SbugGenerator      } .otherwise {
6807797f035SbugGenerator        // all va && specific asid except global
6817797f035SbugGenerator        l3v := l3v & l3g
6827797f035SbugGenerator      }
6837797f035SbugGenerator    } .otherwise {
6847797f035SbugGenerator      // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
6857797f035SbugGenerator      val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence_vpn))
6867797f035SbugGenerator      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l3nWays, _.asUInt))).asUInt
6877797f035SbugGenerator      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6887797f035SbugGenerator      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
6897797f035SbugGenerator      flushMask.suggestName(s"sfence_nrs1_flushMask")
6907797f035SbugGenerator
6917797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6927797f035SbugGenerator        // specific leaf of addr && all asid
6937797f035SbugGenerator        l3v := l3v & ~flushMask
6947797f035SbugGenerator      } .otherwise {
6957797f035SbugGenerator        // specific leaf of addr && specific asid
6967797f035SbugGenerator        l3v := l3v & (~flushMask | l3g)
6977797f035SbugGenerator      }
6987797f035SbugGenerator    }
6997797f035SbugGenerator  }
7007797f035SbugGenerator
701*d0de7e4aSpeixiaokun  // sfence for virtualization and hfencev, simple implementation for l3、l2
702*d0de7e4aSpeixiaokun  val hfencev_valid_l3 = sfence_dup(3).valid && sfence_dup(3).bits.hv
703*d0de7e4aSpeixiaokun  when((hfencev_valid_l3 && io.csr_dup(3).priv.virt) || hfencev_valid_l3) {
704*d0de7e4aSpeixiaokun    val flushMask = VecInit(l3h.map(_.map(_ === 10.U))).asUInt
705*d0de7e4aSpeixiaokun    l3v := l3v & ~flushMask // all VS-stage l3 pte
706*d0de7e4aSpeixiaokun  }
707*d0de7e4aSpeixiaokun
708*d0de7e4aSpeixiaokun  // hfenceg, simple implementation for l3
709*d0de7e4aSpeixiaokun  val hfenceg_valid_l3 = sfence_dup(3).valid && sfence_dup(3).bits.hg
710*d0de7e4aSpeixiaokun  when(hfenceg_valid_l3) {
711*d0de7e4aSpeixiaokun    val flushMask = VecInit(l3h.map(_.map(_ === 11.U))).asUInt
712*d0de7e4aSpeixiaokun    l3v := l3v & ~flushMask // all G-stage l3 pte
713*d0de7e4aSpeixiaokun  }
714*d0de7e4aSpeixiaokun
715*d0de7e4aSpeixiaokun
716*d0de7e4aSpeixiaokun  val l1asidhit = VecInit(l1asids.map(_ === sfence_dup(0).bits.id)).asUInt
717*d0de7e4aSpeixiaokun  val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.id)).asUInt
718*d0de7e4aSpeixiaokun  val sfence_valid = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
719*d0de7e4aSpeixiaokun  when (sfence_valid) {
720*d0de7e4aSpeixiaokun    val l1vmidhit = VecInit(l1vmids.map(_ === io.csr_dup(0).hgatp.asid)).asUInt
721*d0de7e4aSpeixiaokun    val spvmidhit = VecInit(spvmids.map(_ === io.csr_dup(0).hgatp.asid)).asUInt
722*d0de7e4aSpeixiaokun    val l1hhit = VecInit(l1h.map(_(0) === io.csr_dup(0).priv.virt)).asUInt
723*d0de7e4aSpeixiaokun    val sphhit = VecInit(sph.map(_(0) === io.csr_dup(0).priv.virt)).asUInt
724*d0de7e4aSpeixiaokun    val l2hhit = VecInit(l2h.map(_.map(_(0) === io.csr_dup(0).priv.virt))).asUInt
7257797f035SbugGenerator    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
726*d0de7e4aSpeixiaokun    val l2h_set = getl2hSet(sfence_vpn)
7277797f035SbugGenerator
7287797f035SbugGenerator    when (sfence_dup(0).bits.rs1/*va*/) {
7297797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
7306d5ddbceSLemover        // all va && all asid
731*d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
732*d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & VecInit(UIntToOH(l1vmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
733*d0de7e4aSpeixiaokun        spv := spv & ~(l2hhit & VecInit(UIntToOH(spvmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
7346d5ddbceSLemover      } .otherwise {
7356d5ddbceSLemover        // all va && specific asid except global
736*d0de7e4aSpeixiaokun        l2v := l2v & (l2g | ~l2hhit)
737*d0de7e4aSpeixiaokun        l1v := l1v & ~(~l1g & l1hhit & l1asidhit & VecInit(UIntToOH(l1vmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
738*d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & VecInit(UIntToOH(spvmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
7396d5ddbceSLemover      }
7406d5ddbceSLemover    } .otherwise {
7417797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
7426d5ddbceSLemover        // specific leaf of addr && all asid
743*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, ignoreAsid = true, s2xlate = io.csr_dup(0).priv.virt, isGvpn = false))).asUInt)
7446d5ddbceSLemover      } .otherwise {
7456d5ddbceSLemover        // specific leaf of addr && specific asid
746*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, s2xlate = io.csr_dup(0).priv.virt, isGvpn = false))).asUInt | spg)
747*d0de7e4aSpeixiaokun      }
748*d0de7e4aSpeixiaokun    }
749*d0de7e4aSpeixiaokun  }
750*d0de7e4aSpeixiaokun
751*d0de7e4aSpeixiaokun  val hfencev_valid = sfence_dup(0).valid && sfence_dup(0).bits.hv
752*d0de7e4aSpeixiaokun  when (hfencev_valid) {
753*d0de7e4aSpeixiaokun    val l1vmidhit = VecInit(l1vmids.map(_ === io.csr_dup(0).hgatp.asid)).asUInt
754*d0de7e4aSpeixiaokun    val spvmidhit = VecInit(spvmids.map(_ === io.csr_dup(0).hgatp.asid)).asUInt
755*d0de7e4aSpeixiaokun    val l1hhit = VecInit(l1h.map(_ === 10.U)).asUInt
756*d0de7e4aSpeixiaokun    val sphhit = VecInit(sph.map(_ === 10.U)).asUInt
757*d0de7e4aSpeixiaokun    val l2hhit = VecInit(l2h.map(_.map(_ === 10.U))).asUInt
758*d0de7e4aSpeixiaokun    val hfencev_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
759*d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
760*d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
761*d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
762*d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & l1vmidhit)
763*d0de7e4aSpeixiaokun        spv := spv & ~(l2hhit & spvmidhit)
764*d0de7e4aSpeixiaokun      }.otherwise {
765*d0de7e4aSpeixiaokun        l2v := l2v & (l2g | ~l2hhit)
766*d0de7e4aSpeixiaokun        l1v := l1v & ~(~l1g & l1hhit & l1asidhit & l1vmidhit)
767*d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & spvmidhit)
768*d0de7e4aSpeixiaokun      }
769*d0de7e4aSpeixiaokun    }.otherwise {
770*d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
771*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, ignoreAsid = true, s2xlate = true.B, isGvpn = false))).asUInt)
772*d0de7e4aSpeixiaokun      }.otherwise {
773*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, s2xlate = true.B, isGvpn = false))).asUInt | spg)
774*d0de7e4aSpeixiaokun      }
775*d0de7e4aSpeixiaokun    }
776*d0de7e4aSpeixiaokun  }
777*d0de7e4aSpeixiaokun
778*d0de7e4aSpeixiaokun
779*d0de7e4aSpeixiaokun  val hfenceg_valid = sfence_dup(0).valid && sfence_dup(0).bits.hg
780*d0de7e4aSpeixiaokun  when(hfenceg_valid) {
781*d0de7e4aSpeixiaokun    val l1vmidhit = VecInit(l1vmids.map(_ === sfence_dup(0).bits.id)).asUInt
782*d0de7e4aSpeixiaokun    val spvmidhit = VecInit(spvmids.map(_ === sfence_dup(0).bits.id)).asUInt
783*d0de7e4aSpeixiaokun    val l1hhit = VecInit(l1h.map(_ === 11.U)).asUInt
784*d0de7e4aSpeixiaokun    val sphhit = VecInit(sph.map(_ === 11.U)).asUInt
785*d0de7e4aSpeixiaokun    val l2hhit = VecInit(l2h.map(_.map(_ === 11.U))).asUInt
786*d0de7e4aSpeixiaokun    val hfenceg_gvpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth - 1, offLen)
787*d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
788*d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
789*d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
790*d0de7e4aSpeixiaokun        l1v := l1v & ~l1hhit
791*d0de7e4aSpeixiaokun        spv := spv & ~sphhit
792*d0de7e4aSpeixiaokun      }.otherwise {
793*d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
794*d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & l1vmidhit)
795*d0de7e4aSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
796*d0de7e4aSpeixiaokun      }
797*d0de7e4aSpeixiaokun    }.otherwise {
798*d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
799*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = true.B, isGvpn = true))).asUInt)
800*d0de7e4aSpeixiaokun      }.otherwise {
801*d0de7e4aSpeixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = false.B, isGvpn = true))).asUInt)
8026d5ddbceSLemover      }
8036d5ddbceSLemover    }
8046d5ddbceSLemover  }
8056d5ddbceSLemover
8067797f035SbugGenerator  def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = {
8072c86e165SZhangZifei    in.ready := !in.valid || out.ready
8082c86e165SZhangZifei    out.valid := in.valid
8092c86e165SZhangZifei    out.bits := in.bits
8101f4a7c0cSLemover    out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) =>
8117797f035SbugGenerator      val bypassed_reg = Reg(Bool())
812*d0de7e4aSpeixiaokun      val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i, in.bits.req_info.s2xlate) && io.refill.valid
8137797f035SbugGenerator      when (inFire) { bypassed_reg := bypassed_wire }
8147797f035SbugGenerator      .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire }
8157797f035SbugGenerator
8167797f035SbugGenerator      b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire))
8171f4a7c0cSLemover    }
8182c86e165SZhangZifei  }
8192c86e165SZhangZifei
8206d5ddbceSLemover  // Perf Count
8216c4dcc2dSLemover  val resp_l3 = resp_res.l3.hit
8226c4dcc2dSLemover  val resp_sp = resp_res.sp.hit
8236c4dcc2dSLemover  val resp_l1_pre = resp_res.l1.pre
8246c4dcc2dSLemover  val resp_l2_pre = resp_res.l2.pre
8256c4dcc2dSLemover  val resp_l3_pre = resp_res.l3.pre
8266c4dcc2dSLemover  val resp_sp_pre = resp_res.sp.pre
827935edac4STang Haojin  val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire
828bc063562SLemover  XSPerfAccumulate("access", base_valid_access_0)
829bc063562SLemover  XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
830bc063562SLemover  XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
831bc063562SLemover  XSPerfAccumulate("l3_hit", base_valid_access_0 && resp_l3)
832bc063562SLemover  XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp)
833bc063562SLemover  XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit)
834bc063562SLemover
835bc063562SLemover  XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
836bc063562SLemover  XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
837bc063562SLemover  XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre && resp_l3)
838bc063562SLemover  XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp)
839bc063562SLemover  XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
840bc063562SLemover
841935edac4STang Haojin  val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire
842bc063562SLemover  XSPerfAccumulate("pre_access", base_valid_access_1)
843bc063562SLemover  XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
844bc063562SLemover  XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
845bc063562SLemover  XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && resp_l3)
846bc063562SLemover  XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp)
847bc063562SLemover  XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit)
848bc063562SLemover
849bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
850bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
851bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre && resp_l3)
852bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp)
853bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
854bc063562SLemover
855935edac4STang Haojin  val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire
856bc063562SLemover  XSPerfAccumulate("access_first", base_valid_access_2)
857bc063562SLemover  XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
858bc063562SLemover  XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
859bc063562SLemover  XSPerfAccumulate("l3_hit_first", base_valid_access_2 && resp_l3)
860bc063562SLemover  XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp)
861bc063562SLemover  XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit)
862bc063562SLemover
863bc063562SLemover  XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
864bc063562SLemover  XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
865bc063562SLemover  XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre && resp_l3)
866bc063562SLemover  XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp)
867bc063562SLemover  XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
868bc063562SLemover
869935edac4STang Haojin  val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire
870bc063562SLemover  XSPerfAccumulate("pre_access_first", base_valid_access_3)
871bc063562SLemover  XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
872bc063562SLemover  XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
873bc063562SLemover  XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && resp_l3)
874bc063562SLemover  XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp)
875bc063562SLemover  XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit)
876bc063562SLemover
877bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
878bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
879bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre && resp_l3)
880bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp)
881bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
882bc063562SLemover
8836d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
8846d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
8856d5ddbceSLemover  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1AccessIndex${i}", l) }
8866d5ddbceSLemover  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2AccessIndex${i}", l) }
8876d5ddbceSLemover  l3AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3AccessIndex${i}", l) }
8886d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
8896d5ddbceSLemover  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1RefillIndex${i}", l) }
8906d5ddbceSLemover  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2RefillIndex${i}", l) }
8916d5ddbceSLemover  l3RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3RefillIndex${i}", l) }
8926d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
8936d5ddbceSLemover
894bc063562SLemover  XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR)
895bc063562SLemover  XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR)
896bc063562SLemover  XSPerfAccumulate("l3Refill", Cat(l3RefillPerf).orR)
897bc063562SLemover  XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR)
8987797f035SbugGenerator  XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0))
8997797f035SbugGenerator  XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0))
9007797f035SbugGenerator  XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf).orR && refill_prefetch_dup(0))
9017797f035SbugGenerator  XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0))
902bc063562SLemover
9036d5ddbceSLemover  // debug
9047797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n")
9057797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n")
9067797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n")
9077797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v)}\n")
9087797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3g:${Binary(l3g)}\n")
9097797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n")
9107797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n")
9117797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n")
9127797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n")
9137797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v)}\n")
9147797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3g:${Binary(l3g)}\n")
9157797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n")
916cd365d4cSrvcoresjw
917cd365d4cSrvcoresjw  val perfEvents = Seq(
91856be8e20SYinan Xu    ("access           ", base_valid_access_0             ),
919cd365d4cSrvcoresjw    ("l1_hit           ", l1Hit                           ),
920cd365d4cSrvcoresjw    ("l2_hit           ", l2Hit                           ),
921cd365d4cSrvcoresjw    ("l3_hit           ", l3Hit                           ),
922cd365d4cSrvcoresjw    ("sp_hit           ", spHit                           ),
923cd365d4cSrvcoresjw    ("pte_hit          ", l3Hit || spHit                  ),
924cd365d4cSrvcoresjw    ("rwHarzad         ",  io.req.valid && !io.req.ready  ),
925cd365d4cSrvcoresjw    ("out_blocked      ",  io.resp.valid && !io.resp.ready),
926cd365d4cSrvcoresjw  )
9271ca0e4f3SYinan Xu  generatePerfEvent()
9286d5ddbceSLemover}
929