xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision cca17e7819c86e13a9c801c277cf938b57d65cb9)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
286d5ddbceSLemover
296d5ddbceSLemover/* ptw cache caches the page table of all the three layers
306d5ddbceSLemover * ptw cache resp at next cycle
316d5ddbceSLemover * the cache should not be blocked
326d5ddbceSLemover * when miss queue if full, just block req outside
336d5ddbceSLemover */
343889e11eSLemover
353889e11eSLemoverclass PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle {
363889e11eSLemover  val hit = Bool()
373889e11eSLemover  val pre = Bool()
38d61cd5eeSpeixiaokun  val ppn = if (HasHExtension) UInt((vpnLen max ppnLen).W) else UInt(ppnLen.W)
393889e11eSLemover  val perm = new PtePermBundle()
403889e11eSLemover  val ecc = Bool()
413889e11eSLemover  val level = UInt(2.W)
428d8ac704SLemover  val v = Bool()
433889e11eSLemover
443889e11eSLemover  def apply(hit: Bool, pre: Bool, ppn: UInt, perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()),
458d8ac704SLemover            ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B) {
463889e11eSLemover    this.hit := hit && !ecc
473889e11eSLemover    this.pre := pre
483889e11eSLemover    this.ppn := ppn
493889e11eSLemover    this.perm := perm
503889e11eSLemover    this.ecc := ecc && hit
513889e11eSLemover    this.level := level
528d8ac704SLemover    this.v := valid
533889e11eSLemover  }
543889e11eSLemover}
553889e11eSLemover
5663632028SHaoyuan Fengclass PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle {
5763632028SHaoyuan Feng  assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
5863632028SHaoyuan Feng  val hit = Bool()
5963632028SHaoyuan Feng  val pre = Bool()
60d61cd5eeSpeixiaokun  val ppn = Vec(tlbcontiguous, if(HasHExtension) UInt((vpnLen max ppnLen).W) else UInt(ppnLen.W))
6163632028SHaoyuan Feng  val perm = Vec(tlbcontiguous, new PtePermBundle())
6263632028SHaoyuan Feng  val ecc = Bool()
6363632028SHaoyuan Feng  val level = UInt(2.W)
6463632028SHaoyuan Feng  val v = Vec(tlbcontiguous, Bool())
6563632028SHaoyuan Feng
6663632028SHaoyuan Feng  def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())),
6763632028SHaoyuan Feng            ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B)) {
6863632028SHaoyuan Feng    this.hit := hit && !ecc
6963632028SHaoyuan Feng    this.pre := pre
7063632028SHaoyuan Feng    this.ppn := ppn
7163632028SHaoyuan Feng    this.perm := perm
7263632028SHaoyuan Feng    this.ecc := ecc && hit
7363632028SHaoyuan Feng    this.level := level
7463632028SHaoyuan Feng    this.v := valid
7563632028SHaoyuan Feng  }
7663632028SHaoyuan Feng}
7763632028SHaoyuan Feng
783889e11eSLemoverclass PageCacheRespBundle(implicit p: Parameters) extends PtwBundle {
793889e11eSLemover  val l1 = new PageCachePerPespBundle
803889e11eSLemover  val l2 = new PageCachePerPespBundle
8163632028SHaoyuan Feng  val l3 = new PageCacheMergePespBundle
823889e11eSLemover  val sp = new PageCachePerPespBundle
833889e11eSLemover}
843889e11eSLemover
853889e11eSLemoverclass PtwCacheReq(implicit p: Parameters) extends PtwBundle {
863889e11eSLemover  val req_info = new L2TlbInnerBundle()
873889e11eSLemover  val isFirst = Bool()
881f4a7c0cSLemover  val bypassed = Vec(3, Bool())
89d0de7e4aSpeixiaokun  val isHptw = Bool()
90d0de7e4aSpeixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
913889e11eSLemover}
923889e11eSLemover
933889e11eSLemoverclass PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
943889e11eSLemover  val req = Flipped(DecoupledIO(new PtwCacheReq()))
956d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
9645f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
9794133605SLemover    val isFirst = Bool()
986d5ddbceSLemover    val hit = Bool()
99bc063562SLemover    val prefetch = Bool() // is the entry fetched by prefetch
1001f4a7c0cSLemover    val bypassed = Bool()
1016d5ddbceSLemover    val toFsm = new Bundle {
1026d5ddbceSLemover      val l1Hit = Bool()
1036d5ddbceSLemover      val l2Hit = Bool()
104d61cd5eeSpeixiaokun      val ppn = if(HasHExtension) UInt((vpnLen.max(ppnLen)).W) else UInt(ppnLen.W)
1056d5ddbceSLemover    }
10663632028SHaoyuan Feng    val toTlb = new PtwMergeResp()
107d0de7e4aSpeixiaokun    val isHptw = Bool()
108d0de7e4aSpeixiaokun    val toHptw = new Bundle {
109d0de7e4aSpeixiaokun      val l1Hit = Bool()
110d0de7e4aSpeixiaokun      val l2Hit = Bool()
111d0de7e4aSpeixiaokun      val ppn = UInt(ppnLen.W)
112d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
113d0de7e4aSpeixiaokun      val resp = new HptwResp() // used if hit
114d0de7e4aSpeixiaokun    }
1156d5ddbceSLemover  })
1166d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
1175854c1edSLemover    val ptes = UInt(blockBits.W)
1187797f035SbugGenerator    val levelOH = new Bundle {
1197797f035SbugGenerator      // NOTE: levelOH has (Level+1) bits, each stands for page cache entries
1207797f035SbugGenerator      val sp = Bool()
1217797f035SbugGenerator      val l3 = Bool()
1227797f035SbugGenerator      val l2 = Bool()
1237797f035SbugGenerator      val l1 = Bool()
1247797f035SbugGenerator      def apply(levelUInt: UInt, valid: Bool) = {
1257797f035SbugGenerator        sp := RegNext((levelUInt === 0.U || levelUInt === 1.U) && valid, false.B)
1267797f035SbugGenerator        l3 := RegNext((levelUInt === 2.U) & valid, false.B)
1277797f035SbugGenerator        l2 := RegNext((levelUInt === 1.U) & valid, false.B)
1287797f035SbugGenerator        l1 := RegNext((levelUInt === 0.U) & valid, false.B)
1297797f035SbugGenerator      }
1307797f035SbugGenerator    }
1317797f035SbugGenerator    // duplicate level and sel_pte for each page caches, for better fanout
1327797f035SbugGenerator    val req_info_dup = Vec(3, new L2TlbInnerBundle())
1337797f035SbugGenerator    val level_dup = Vec(3, UInt(log2Up(Level).W))
1347797f035SbugGenerator    val sel_pte_dup = Vec(3, UInt(XLEN.W))
1356d5ddbceSLemover  }))
1367797f035SbugGenerator  val sfence_dup = Vec(4, Input(new SfenceBundle()))
1377797f035SbugGenerator  val csr_dup = Vec(3, Input(new TlbCsrBundle()))
1386d5ddbceSLemover}
1396d5ddbceSLemover
1401ca0e4f3SYinan Xuclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
1416d5ddbceSLemover  val io = IO(new PtwCacheIO)
1427196f5a2SLemover  val ecc = Code.fromString(l2tlbParams.ecc)
1437196f5a2SLemover  val l2EntryType = new PTWEntriesWithEcc(ecc, num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)
1447196f5a2SLemover  val l3EntryType = new PTWEntriesWithEcc(ecc, num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)
1457196f5a2SLemover
1466d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
1476d5ddbceSLemover
1487797f035SbugGenerator  val sfence_dup = io.sfence_dup
1496d5ddbceSLemover  val refill = io.refill.bits
1507797f035SbugGenerator  val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source))
151d0de7e4aSpeixiaokun  val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed || f._2.vsatp.changed || f._2.hgatp.changed)
1527797f035SbugGenerator  val flush = flush_dup(0)
1536d5ddbceSLemover
1546d5ddbceSLemover  // when refill, refuce to accept new req
1555854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
1563889e11eSLemover
1573889e11eSLemover  // handle hand signal and req_info
1586c4dcc2dSLemover  // TODO: replace with FlushableQueue
1596c4dcc2dSLemover  val stageReq = Wire(Decoupled(new PtwCacheReq()))         // enq stage & read page cache valid
1606c4dcc2dSLemover  val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp
1616c4dcc2dSLemover  val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc
1626c4dcc2dSLemover  val stageResp = Wire(Decoupled(new PtwCacheReq()))         // deq stage
1637797f035SbugGenerator
1647797f035SbugGenerator  val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush)      // catch ram data
1657797f035SbugGenerator  val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter
1667797f035SbugGenerator  val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool()))
1677797f035SbugGenerator  stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush))  // ecc flush
1687797f035SbugGenerator
1696c4dcc2dSLemover  stageReq <> io.req
1706c4dcc2dSLemover  PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad)
1717797f035SbugGenerator  InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle)
1726c4dcc2dSLemover  PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush)
1737797f035SbugGenerator  InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle)
1746c4dcc2dSLemover  PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush)
1756c4dcc2dSLemover  stageResp.ready := !stageResp.valid || io.resp.ready
1766d5ddbceSLemover
1776d5ddbceSLemover  // l1: level 0 non-leaf pte
1785854c1edSLemover  val l1 = Reg(Vec(l2tlbParams.l1Size, new PtwEntry(tagLen = PtwL1TagLen)))
1795854c1edSLemover  val l1v = RegInit(0.U(l2tlbParams.l1Size.W))
1805854c1edSLemover  val l1g = Reg(UInt(l2tlbParams.l1Size.W))
1811dd3e32dSHaoyuan Feng  val l1asids = l1.map(_.asid)
182d0de7e4aSpeixiaokun  val l1vmids = l1.map(_.vmid)
183d61cd5eeSpeixiaokun  val l1h = Reg(Vec(l2tlbParams.l1Size, UInt(2.W))) // 0 bit: s2xlate, 1 bit: stage 1 or stage 2
1846d5ddbceSLemover
1856d5ddbceSLemover  // l2: level 1 non-leaf pte
1866d5ddbceSLemover  val l2 = Module(new SRAMTemplate(
1877196f5a2SLemover    l2EntryType,
1885854c1edSLemover    set = l2tlbParams.l2nSets,
1895854c1edSLemover    way = l2tlbParams.l2nWays,
1905854c1edSLemover    singlePort = sramSinglePort
1916d5ddbceSLemover  ))
1925854c1edSLemover  val l2v = RegInit(0.U((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
1935854c1edSLemover  val l2g = Reg(UInt((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
194d0de7e4aSpeixiaokun  val l2h = Reg(Vec(l2tlbParams.l2nSets, Vec(l2tlbParams.l2nWays, UInt(2.W))))
1956d5ddbceSLemover  def getl2vSet(vpn: UInt) = {
1965854c1edSLemover    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
1976d5ddbceSLemover    val set = genPtwL2SetIdx(vpn)
1985854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
1995854c1edSLemover    val l2vVec = l2v.asTypeOf(Vec(l2tlbParams.l2nSets, UInt(l2tlbParams.l2nWays.W)))
2006d5ddbceSLemover    l2vVec(set)
2016d5ddbceSLemover  }
202d0de7e4aSpeixiaokun  def getl2hSet(vpn: UInt) = {
20345f497a4Shappy-lx    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
20445f497a4Shappy-lx    val set = genPtwL2SetIdx(vpn)
20545f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
206d0de7e4aSpeixiaokun    l2h(set)
20745f497a4Shappy-lx  }
2086d5ddbceSLemover
209d0de7e4aSpeixiaokun
210d0de7e4aSpeixiaokun
2116d5ddbceSLemover  // l3: level 2 leaf pte of 4KB pages
2126d5ddbceSLemover  val l3 = Module(new SRAMTemplate(
2137196f5a2SLemover    l3EntryType,
2145854c1edSLemover    set = l2tlbParams.l3nSets,
2155854c1edSLemover    way = l2tlbParams.l3nWays,
2165854c1edSLemover    singlePort = sramSinglePort
2176d5ddbceSLemover  ))
2185854c1edSLemover  val l3v = RegInit(0.U((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
2195854c1edSLemover  val l3g = Reg(UInt((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
220d0de7e4aSpeixiaokun  val l3h = Reg(Vec(l2tlbParams.l3nSets, Vec(l2tlbParams.l3nWays, UInt(2.W))))
2216d5ddbceSLemover  def getl3vSet(vpn: UInt) = {
2225854c1edSLemover    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
2236d5ddbceSLemover    val set = genPtwL3SetIdx(vpn)
2245854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
2255854c1edSLemover    val l3vVec = l3v.asTypeOf(Vec(l2tlbParams.l3nSets, UInt(l2tlbParams.l3nWays.W)))
2266d5ddbceSLemover    l3vVec(set)
2276d5ddbceSLemover  }
228d0de7e4aSpeixiaokun  def getl3hSet(vpn: UInt) = {
22945f497a4Shappy-lx    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
23045f497a4Shappy-lx    val set = genPtwL3SetIdx(vpn)
23145f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
232d0de7e4aSpeixiaokun    l3h(set)
23345f497a4Shappy-lx  }
2346d5ddbceSLemover
2356d5ddbceSLemover  // sp: level 0/1 leaf pte of 1GB/2MB super pages
2365854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
2375854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
2385854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
2391dd3e32dSHaoyuan Feng  val spasids = sp.map(_.asid)
240d0de7e4aSpeixiaokun  val spvmids = sp.map(_.vmid)
241d61cd5eeSpeixiaokun  val sph = Reg(Vec(l2tlbParams.spSize, UInt(2.W)))
2426d5ddbceSLemover
2436d5ddbceSLemover  // Access Perf
2445854c1edSLemover  val l1AccessPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
2455854c1edSLemover  val l2AccessPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
2465854c1edSLemover  val l3AccessPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
2475854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2486d5ddbceSLemover  l1AccessPerf.map(_ := false.B)
2496d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
2506d5ddbceSLemover  l3AccessPerf.map(_ := false.B)
2516d5ddbceSLemover  spAccessPerf.map(_ := false.B)
2526d5ddbceSLemover
2533889e11eSLemover
2541f4a7c0cSLemover
25582978df9Speixiaokun  def vpn_match(vpn1: UInt, vpn2: UInt, level: Int) = {
25682978df9Speixiaokun    (vpn1(vpnLen-1, vpnnLen*(2-level)+3) === vpn2(vpnLen-1, vpnnLen*(2-level)+3))
2571f4a7c0cSLemover  }
2581f4a7c0cSLemover  // NOTE: not actually bypassed, just check if hit, re-access the page cache
259d0de7e4aSpeixiaokun  def refill_bypass(vpn: UInt, level: Int, h_search: UInt) = {
260d0de7e4aSpeixiaokun    val refill_vpn = io.refill.bits.req_info_dup(0).vpn
26182978df9Speixiaokun    io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(refill_vpn, vpn, level) && h_search === io.refill.bits.req_info_dup(0).s2xlate
2621f4a7c0cSLemover  }
2631f4a7c0cSLemover
26482978df9Speixiaokun  val vpn_search = stageReq.bits.req_info.vpn
265d0de7e4aSpeixiaokun  val h_search = stageReq.bits.req_info.s2xlate
2666d5ddbceSLemover  // l1
2675854c1edSLemover  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer, l2tlbParams.l1Size)
268bc063562SLemover  val (l1Hit, l1HitPPN, l1Pre) = {
269d0de7e4aSpeixiaokun    val hitVecT = l1.zipWithIndex.map {
27082978df9Speixiaokun      case (e, i) => (e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).hgatp.asid, s2xlate = h_search =/= noS2xlate)
271d0de7e4aSpeixiaokun        && l1v(i) && h_search === l1h(i))
272d0de7e4aSpeixiaokun    }
2736c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
2741f4a7c0cSLemover
2751f4a7c0cSLemover    // stageDelay, but check for l1
2769c503409SLemover    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.ppn)), stageDelay_valid_1cycle)
2779c503409SLemover    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.prefetch)), stageDelay_valid_1cycle)
2781f4a7c0cSLemover    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
2796d5ddbceSLemover
2806c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { ptwl1replace.access(OHToUInt(hitVec)) }
2816d5ddbceSLemover
2826c4dcc2dSLemover    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
2835854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
284d61cd5eeSpeixiaokun      XSDebug(stageReq.fire, p"[l1] l1(${i.U}) ${l1(i)} hit:${l1(i).hit(vpn_search, Mux(h_search =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), io.csr_dup(0).hgatp.asid, s2xlate = h_search =/= noS2xlate)}\n")
2856d5ddbceSLemover    }
2866c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l1] l1v:${Binary(l1v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
2876c4dcc2dSLemover    XSDebug(stageDelay(0).valid, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
2886d5ddbceSLemover
2896d5ddbceSLemover    VecInit(hitVecT).suggestName(s"l1_hitVecT")
2906d5ddbceSLemover    VecInit(hitVec).suggestName(s"l1_hitVec")
2916d5ddbceSLemover
2926c4dcc2dSLemover    // synchronize with other entries with RegEnable
2936c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
2946c4dcc2dSLemover     RegEnable(hitPPN, stageDelay(1).fire),
2956c4dcc2dSLemover     RegEnable(hitPre, stageDelay(1).fire))
2966d5ddbceSLemover  }
2976d5ddbceSLemover
2986d5ddbceSLemover  // l2
2995854c1edSLemover  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer,l2tlbParams.l2nWays,l2tlbParams.l2nSets)
300bc063562SLemover  val (l2Hit, l2HitPPN, l2Pre, l2eccError) = {
301d0de7e4aSpeixiaokun    val ridx = genPtwL2SetIdx(vpn_search)
3026c4dcc2dSLemover    l2.io.r.req.valid := stageReq.fire
3036d5ddbceSLemover    l2.io.r.req.bits.apply(setIdx = ridx)
304d0de7e4aSpeixiaokun    val vVec_req = getl2vSet(vpn_search)
305d0de7e4aSpeixiaokun    val hVec_req = getl2hSet(vpn_search)
3066c4dcc2dSLemover
3076c4dcc2dSLemover    // delay one cycle after sram read
30882978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
309d0de7e4aSpeixiaokun    val delay_h = stageDelay(0).bits.req_info.s2xlate
3106c4dcc2dSLemover    val data_resp = DataHoldBypass(l2.io.r.resp.data, stageDelay_valid_1cycle)
3117797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
312d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
313d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
31482978df9Speixiaokun      wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid, io.csr_dup(1).hgatp.asid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
3156c4dcc2dSLemover
3166c4dcc2dSLemover    // check hit and ecc
31782978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
3186c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
319935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3206c4dcc2dSLemover
3217797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3227196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3237196f5a2SLemover    val hitWayData = hitWayEntry.entries
3246c4dcc2dSLemover    val hit = ParallelOR(hitVec)
325f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l2nWays).map(_.U(log2Up(l2tlbParams.l2nWays).W)))
3263889e11eSLemover    val eccError = hitWayEntry.decode()
3277196f5a2SLemover
3286d5ddbceSLemover    ridx.suggestName(s"l2_ridx")
3296d5ddbceSLemover    ramDatas.suggestName(s"l2_ramDatas")
3306d5ddbceSLemover    hitVec.suggestName(s"l2_hitVec")
3316d5ddbceSLemover    hitWayData.suggestName(s"l2_hitWayData")
3326d5ddbceSLemover    hitWay.suggestName(s"l2_hitWay")
3336d5ddbceSLemover
3346c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl2replace.access(genPtwL2SetIdx(check_vpn), hitWay) }
3356d5ddbceSLemover
3366c4dcc2dSLemover    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3376c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[l2] ridx:0x${Hexadecimal(ridx)}\n")
3385854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
3396c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l2] ramDatas(${i.U}) ${ramDatas(i)}  l2v:${vVec(i)}  hit:${hit}\n")
3406d5ddbceSLemover    }
3416c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL2SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n")
3426d5ddbceSLemover
3436c4dcc2dSLemover    (hit, hitWayData.ppns(genPtwL2SectorIdx(check_vpn)), hitWayData.prefetch, eccError)
3446d5ddbceSLemover  }
3456d5ddbceSLemover
3466d5ddbceSLemover  // l3
3475854c1edSLemover  val ptwl3replace = ReplacementPolicy.fromString(l2tlbParams.l3Replacer,l2tlbParams.l3nWays,l2tlbParams.l3nSets)
348bc063562SLemover  val (l3Hit, l3HitData, l3Pre, l3eccError) = {
349d0de7e4aSpeixiaokun    val ridx = genPtwL3SetIdx(vpn_search)
3506c4dcc2dSLemover    l3.io.r.req.valid := stageReq.fire
3516d5ddbceSLemover    l3.io.r.req.bits.apply(setIdx = ridx)
352d0de7e4aSpeixiaokun    val vVec_req = getl3vSet(vpn_search)
353d0de7e4aSpeixiaokun    val hVec_req = getl3hSet(vpn_search)
3546c4dcc2dSLemover
3556c4dcc2dSLemover    // delay one cycle after sram read
35682978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
357d0de7e4aSpeixiaokun    val delay_h = stageDelay(0).bits.req_info.s2xlate
3586c4dcc2dSLemover    val data_resp = DataHoldBypass(l3.io.r.resp.data, stageDelay_valid_1cycle)
3597797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
360d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
361d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
36282978df9Speixiaokun      wayData.entries.hit(delay_vpn, io.csr_dup(2).satp.asid, io.csr_dup(2).hgatp.asid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
3636c4dcc2dSLemover
3646c4dcc2dSLemover    // check hit and ecc
36582978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
3666c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
367935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3686c4dcc2dSLemover
3697797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3707196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3717196f5a2SLemover    val hitWayData = hitWayEntry.entries
3727196f5a2SLemover    val hitWayEcc = hitWayEntry.ecc
3736c4dcc2dSLemover    val hit = ParallelOR(hitVec)
374f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l3nWays).map(_.U(log2Up(l2tlbParams.l3nWays).W)))
3753889e11eSLemover    val eccError = hitWayEntry.decode()
3766d5ddbceSLemover
3776c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl3replace.access(genPtwL3SetIdx(check_vpn), hitWay) }
3787196f5a2SLemover
3796c4dcc2dSLemover    l3AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3806c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l3] ridx:0x${Hexadecimal(ridx)}\n")
3815854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
3826c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l3] ramDatas(${i.U}) ${ramDatas(i)}  l3v:${vVec(i)}  hit:${hitVec(i)}\n")
3836d5ddbceSLemover    }
3846c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l3] l3Hit:${hit} l3HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n")
3856d5ddbceSLemover
3866d5ddbceSLemover    ridx.suggestName(s"l3_ridx")
3876d5ddbceSLemover    ramDatas.suggestName(s"l3_ramDatas")
3886d5ddbceSLemover    hitVec.suggestName(s"l3_hitVec")
3896d5ddbceSLemover    hitWay.suggestName(s"l3_hitWay")
3906d5ddbceSLemover
3913889e11eSLemover    (hit, hitWayData, hitWayData.prefetch, eccError)
3926d5ddbceSLemover  }
39363632028SHaoyuan Feng  val l3HitPPN = l3HitData.ppns
39463632028SHaoyuan Feng  val l3HitPerm = l3HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL3SectorSize, new PtePermBundle)))
39563632028SHaoyuan Feng  val l3HitValid = l3HitData.vs
3966d5ddbceSLemover
3976d5ddbceSLemover  // super page
3985854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
3998d8ac704SLemover  val (spHit, spHitData, spPre, spValid) = {
40082978df9Speixiaokun    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(vpn_search, Mux(h_search =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), io.csr_dup(0).hgatp.asid, s2xlate = h_search =/= noS2xlate) && spv(i) && (sph(i) === h_search) }
4016c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
4026d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
4036c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4046d5ddbceSLemover
4056c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) }
4066d5ddbceSLemover
4076c4dcc2dSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle }
4085854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
40982978df9Speixiaokun      XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(vpn_search, Mux(h_search =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), io.csr_dup(0).hgatp.asid, s2xlate = h_search =/= noS2xlate)} spv:${spv(i)}\n")
4106d5ddbceSLemover    }
4116c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
4126d5ddbceSLemover
4136d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
4146d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
4156d5ddbceSLemover
4166c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
4176c4dcc2dSLemover     RegEnable(hitData, stageDelay(1).fire),
4186c4dcc2dSLemover     RegEnable(hitData.prefetch, stageDelay(1).fire),
419935edac4STang Haojin     RegEnable(hitData.v, stageDelay(1).fire))
4206d5ddbceSLemover  }
4216d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
4226d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
4236d5ddbceSLemover
4246c4dcc2dSLemover  val check_res = Wire(new PageCacheRespBundle)
4256c4dcc2dSLemover  check_res.l1.apply(l1Hit, l1Pre, l1HitPPN)
4266c4dcc2dSLemover  check_res.l2.apply(l2Hit, l2Pre, l2HitPPN, ecc = l2eccError)
4271f4a7c0cSLemover  check_res.l3.apply(l3Hit, l3Pre, l3HitPPN, l3HitPerm, l3eccError, valid = l3HitValid)
4286c4dcc2dSLemover  check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitPerm, false.B, spHitLevel, spValid)
4296d5ddbceSLemover
4306c4dcc2dSLemover  val resp_res = Reg(new PageCacheRespBundle)
4316c4dcc2dSLemover  when (stageCheck(1).fire) { resp_res := check_res }
4323889e11eSLemover
4331f4a7c0cSLemover  // stageResp bypass
4341f4a7c0cSLemover  val bypassed = Wire(Vec(3, Bool()))
4351f4a7c0cSLemover  bypassed.indices.foreach(i =>
4361f4a7c0cSLemover    bypassed(i) := stageResp.bits.bypassed(i) ||
437d0de7e4aSpeixiaokun      ValidHoldBypass(refill_bypass(vpn_search, i, h_search),
4381f4a7c0cSLemover        OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid)
4391f4a7c0cSLemover  )
4401f4a7c0cSLemover
4416c4dcc2dSLemover  io.resp.bits.req_info   := stageResp.bits.req_info
4426c4dcc2dSLemover  io.resp.bits.isFirst  := stageResp.bits.isFirst
4436c4dcc2dSLemover  io.resp.bits.hit      := resp_res.l3.hit || resp_res.sp.hit
4441f4a7c0cSLemover  io.resp.bits.bypassed := bypassed(2) || (bypassed(1) && !resp_res.l2.hit) || (bypassed(0) && !resp_res.l1.hit)
4456c4dcc2dSLemover  io.resp.bits.prefetch := resp_res.l3.pre && resp_res.l3.hit || resp_res.sp.pre && resp_res.sp.hit
4466c4dcc2dSLemover  io.resp.bits.toFsm.l1Hit := resp_res.l1.hit
4476c4dcc2dSLemover  io.resp.bits.toFsm.l2Hit := resp_res.l2.hit
4486c4dcc2dSLemover  io.resp.bits.toFsm.ppn   := Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l1.ppn)
449d0de7e4aSpeixiaokun
450d0de7e4aSpeixiaokun  io.resp.bits.isHptw := stageResp.bits.isHptw
451d0de7e4aSpeixiaokun  io.resp.bits.toHptw.id := stageResp.bits.hptwId
452d0de7e4aSpeixiaokun  io.resp.bits.toHptw.l1Hit := resp_res.l1.hit
453d0de7e4aSpeixiaokun  io.resp.bits.toHptw.l2Hit := resp_res.l2.hit
454d0de7e4aSpeixiaokun  io.resp.bits.toHptw.ppn := Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l1.ppn)
45582978df9Speixiaokun  val idx = stageResp.bits.req_info.vpn(2, 0)
45682978df9Speixiaokun  io.resp.bits.toHptw.resp.entry.tag := stageResp.bits.req_info.vpn
457d61cd5eeSpeixiaokun  io.resp.bits.toHptw.resp.entry.vmid.map(_ := io.csr_dup(0).hgatp.asid)
458d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.level.map(_ := Mux(resp_res.l3.hit, 2.U, resp_res.sp.level))
459d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.prefetch := from_pre(stageResp.bits.req_info.source)
460d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.ppn := Mux(resp_res.l3.hit, resp_res.l3.ppn(idx), resp_res.sp.ppn)
461d61cd5eeSpeixiaokun  io.resp.bits.toHptw.resp.entry.perm.map(_ := Mux(resp_res.l3.hit, resp_res.l3.perm(idx), resp_res.sp.perm))
462d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.v := Mux(resp_res.l3.hit, resp_res.l3.v(idx), resp_res.sp.v)
463d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gpf := !io.resp.bits.toHptw.resp.entry.v
464d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gaf := false.B
465d0de7e4aSpeixiaokun
46682978df9Speixiaokun  io.resp.bits.toTlb.entry.map(_.tag := stageResp.bits.req_info.vpn(vpnLen - 1, 3))
46763632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.asid := io.csr_dup(0).satp.asid) // DontCare
46863632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.level.map(_ := Mux(resp_res.l3.hit, 2.U, resp_res.sp.level)))
46963632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source))
47063632028SHaoyuan Feng  for (i <- 0 until tlbcontiguous) {
47163632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(ppnLen - 1, sectortlbwidth), resp_res.sp.ppn(ppnLen - 1, sectortlbwidth))
47263632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn_low := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(sectortlbwidth - 1, 0), resp_res.sp.ppn(sectortlbwidth - 1, 0))
47363632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).perm.map(_ := Mux(resp_res.l3.hit, resp_res.l3.perm(i), resp_res.sp.perm))
47463632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).v := Mux(resp_res.l3.hit, resp_res.l3.v(i), resp_res.sp.v)
47563632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).pf := !io.resp.bits.toTlb.entry(i).v
47663632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).af := false.B
47763632028SHaoyuan Feng  }
47863632028SHaoyuan Feng  io.resp.bits.toTlb.pteidx := UIntToOH(stageResp.bits.req_info.vpn(2, 0)).asBools
47963632028SHaoyuan Feng  io.resp.bits.toTlb.not_super := Mux(resp_res.l3.hit, true.B, false.B)
4806c4dcc2dSLemover  io.resp.valid := stageResp.valid
4816c4dcc2dSLemover  XSError(stageResp.valid && resp_res.l3.hit && resp_res.sp.hit, "normal page and super page both hit")
4821f4a7c0cSLemover  XSError(stageResp.valid && io.resp.bits.hit && bypassed(2), "page cache, bypassed but hit")
4836d5ddbceSLemover
4846d5ddbceSLemover  // refill Perf
4855854c1edSLemover  val l1RefillPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
4865854c1edSLemover  val l2RefillPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
4875854c1edSLemover  val l3RefillPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
4885854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
4896d5ddbceSLemover  l1RefillPerf.map(_ := false.B)
4906d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
4916d5ddbceSLemover  l3RefillPerf.map(_ := false.B)
4926d5ddbceSLemover  spRefillPerf.map(_ := false.B)
4936d5ddbceSLemover
4946d5ddbceSLemover  // refill
4956d5ddbceSLemover  l2.io.w.req <> DontCare
4966d5ddbceSLemover  l3.io.w.req <> DontCare
4976d5ddbceSLemover  l2.io.w.req.valid := false.B
4986d5ddbceSLemover  l3.io.w.req.valid := false.B
4996d5ddbceSLemover
5006d5ddbceSLemover  val memRdata = refill.ptes
5015854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
5027797f035SbugGenerator  val memSelData = io.refill.bits.sel_pte_dup
5037797f035SbugGenerator  val memPte = memSelData.map(a => a.asTypeOf(new PteBundle))
504b848eea5SLemover
5056d5ddbceSLemover  // TODO: handle sfenceLatch outsize
5060d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.l1 && !memPte(0).isLeaf() && !memPte(0).isPf(refill.level_dup(0)) && !memPte(0).isAf()) {
5075854c1edSLemover    // val refillIdx = LFSR64()(log2Up(l2tlbParams.l1Size)-1,0) // TODO: may be LRU
5086d5ddbceSLemover    val refillIdx = replaceWrapper(l1v, ptwl1replace.way)
5096d5ddbceSLemover    refillIdx.suggestName(s"PtwL1RefillIdx")
5106d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
51145f497a4Shappy-lx    l1(refillIdx).refill(
51282978df9Speixiaokun      refill.req_info_dup(0).vpn,
513d0de7e4aSpeixiaokun      Mux(refill.req_info_dup(0).s2xlate(0).asBool(), io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
514d0de7e4aSpeixiaokun      io.csr_dup(0).hgatp.asid,
5157797f035SbugGenerator      memSelData(0),
51645f497a4Shappy-lx      0.U,
5177797f035SbugGenerator      refill_prefetch_dup(0)
51845f497a4Shappy-lx    )
5196d5ddbceSLemover    ptwl1replace.access(refillIdx)
5206d5ddbceSLemover    l1v := l1v | rfOH
5217797f035SbugGenerator    l1g := (l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U)
522d0de7e4aSpeixiaokun    l1h(refillIdx) := refill.req_info_dup(0).s2xlate
5236d5ddbceSLemover
5245854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
5256d5ddbceSLemover      l1RefillPerf(i) := i.U === refillIdx
5266d5ddbceSLemover    }
5276d5ddbceSLemover
5287797f035SbugGenerator    XSDebug(p"[l1 refill] refillIdx:${refillIdx} refillEntry:${l1(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), 0.U, prefetch = refill_prefetch_dup(0))}\n")
5297797f035SbugGenerator    XSDebug(p"[l1 refill] l1v:${Binary(l1v)}->${Binary(l1v | rfOH)} l1g:${Binary(l1g)}->${Binary((l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
5306d5ddbceSLemover
5316d5ddbceSLemover    refillIdx.suggestName(s"l1_refillIdx")
5326d5ddbceSLemover    rfOH.suggestName(s"l1_rfOH")
5336d5ddbceSLemover  }
5346d5ddbceSLemover
5350d94d540SHaoyuan Feng  when (!flush_dup(1) && refill.levelOH.l2 && !memPte(1).isLeaf() && !memPte(1).isPf(refill.level_dup(1)) && !memPte(1).isAf()) {
5367797f035SbugGenerator    val refillIdx = genPtwL2SetIdx(refill.req_info_dup(1).vpn)
5377797f035SbugGenerator    val victimWay = replaceWrapper(getl2vSet(refill.req_info_dup(1).vpn), ptwl2replace.way(refillIdx))
5386d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
5396d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
5407196f5a2SLemover    val wdata = Wire(l2EntryType)
5413889e11eSLemover    wdata.gen(
54282978df9Speixiaokun      vpn = refill.req_info_dup(1).vpn,
543*cca17e78Speixiaokun      asid = Mux(refill.req_info_dup(1).s2xlate =/= noS2xlate, io.csr_dup(1).vsatp.asid, io.csr_dup(1).satp.asid),
544d0de7e4aSpeixiaokun      vmid = io.csr_dup(1).hgatp.asid,
54545f497a4Shappy-lx      data = memRdata,
54645f497a4Shappy-lx      levelUInt = 1.U,
5477797f035SbugGenerator      refill_prefetch_dup(1)
54845f497a4Shappy-lx    )
5496d5ddbceSLemover    l2.io.w.apply(
5506d5ddbceSLemover      valid = true.B,
5516d5ddbceSLemover      setIdx = refillIdx,
5527196f5a2SLemover      data = wdata,
5536d5ddbceSLemover      waymask = victimWayOH
5546d5ddbceSLemover    )
5556d5ddbceSLemover    ptwl2replace.access(refillIdx, victimWay)
5566d5ddbceSLemover    l2v := l2v | rfvOH
5576d5ddbceSLemover    l2g := l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
558d0de7e4aSpeixiaokun    l2h(refillIdx)(victimWay) := refill.req_info_dup(0).s2xlate
5596d5ddbceSLemover
5605854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
5616d5ddbceSLemover      l2RefillPerf(i) := i.U === victimWay
5626d5ddbceSLemover    }
5636d5ddbceSLemover
5646d5ddbceSLemover    XSDebug(p"[l2 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
56545f497a4Shappy-lx    XSDebug(p"[l2 refill] refilldata:0x${wdata}\n")
5666d5ddbceSLemover    XSDebug(p"[l2 refill] l2v:${Binary(l2v)} -> ${Binary(l2v | rfvOH)}\n")
5676d5ddbceSLemover    XSDebug(p"[l2 refill] l2g:${Binary(l2g)} -> ${Binary(l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
5686d5ddbceSLemover
5696d5ddbceSLemover    refillIdx.suggestName(s"l2_refillIdx")
5706d5ddbceSLemover    victimWay.suggestName(s"l2_victimWay")
5716d5ddbceSLemover    victimWayOH.suggestName(s"l2_victimWayOH")
5726d5ddbceSLemover    rfvOH.suggestName(s"l2_rfvOH")
5736d5ddbceSLemover  }
5746d5ddbceSLemover
5750d94d540SHaoyuan Feng  when (!flush_dup(2) && refill.levelOH.l3 && !memPte(2).isAf()) {
5767797f035SbugGenerator    val refillIdx = genPtwL3SetIdx(refill.req_info_dup(2).vpn)
5777797f035SbugGenerator    val victimWay = replaceWrapper(getl3vSet(refill.req_info_dup(2).vpn), ptwl3replace.way(refillIdx))
5786d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
5796d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
5807196f5a2SLemover    val wdata = Wire(l3EntryType)
5813889e11eSLemover    wdata.gen(
58282978df9Speixiaokun      vpn =  refill.req_info_dup(2).vpn,
583*cca17e78Speixiaokun      asid = Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
584d0de7e4aSpeixiaokun      vmid = io.csr_dup(2).hgatp.asid,
58545f497a4Shappy-lx      data = memRdata,
58645f497a4Shappy-lx      levelUInt = 2.U,
5877797f035SbugGenerator      refill_prefetch_dup(2)
58845f497a4Shappy-lx    )
5896d5ddbceSLemover    l3.io.w.apply(
5906d5ddbceSLemover      valid = true.B,
5916d5ddbceSLemover      setIdx = refillIdx,
5927196f5a2SLemover      data = wdata,
5936d5ddbceSLemover      waymask = victimWayOH
5946d5ddbceSLemover    )
5956d5ddbceSLemover    ptwl3replace.access(refillIdx, victimWay)
5966d5ddbceSLemover    l3v := l3v | rfvOH
5976d5ddbceSLemover    l3g := l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
598d0de7e4aSpeixiaokun    l3h(refillIdx)(victimWay) := refill.req_info_dup(2).s2xlate
5996d5ddbceSLemover
6005854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
6016d5ddbceSLemover      l3RefillPerf(i) := i.U === victimWay
6026d5ddbceSLemover    }
6036d5ddbceSLemover
6046d5ddbceSLemover    XSDebug(p"[l3 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
60545f497a4Shappy-lx    XSDebug(p"[l3 refill] refilldata:0x${wdata}\n")
6066d5ddbceSLemover    XSDebug(p"[l3 refill] l3v:${Binary(l3v)} -> ${Binary(l3v | rfvOH)}\n")
6076d5ddbceSLemover    XSDebug(p"[l3 refill] l3g:${Binary(l3g)} -> ${Binary(l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
6086d5ddbceSLemover
6096d5ddbceSLemover    refillIdx.suggestName(s"l3_refillIdx")
6106d5ddbceSLemover    victimWay.suggestName(s"l3_victimWay")
6116d5ddbceSLemover    victimWayOH.suggestName(s"l3_victimWayOH")
6126d5ddbceSLemover    rfvOH.suggestName(s"l3_rfvOH")
6136d5ddbceSLemover  }
6147797f035SbugGenerator
6158d8ac704SLemover
6168d8ac704SLemover  // misc entries: super & invalid
6170d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.sp && (memPte(0).isLeaf() || memPte(0).isPf(refill.level_dup(0))) && !memPte(0).isAf()) {
6185854c1edSLemover    val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
6196d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
62045f497a4Shappy-lx    sp(refillIdx).refill(
6217797f035SbugGenerator      refill.req_info_dup(0).vpn,
6227797f035SbugGenerator      io.csr_dup(0).satp.asid,
623d0de7e4aSpeixiaokun      io.csr_dup(0).hgatp.asid,
6247797f035SbugGenerator      memSelData(0),
6257797f035SbugGenerator      refill.level_dup(2),
6267797f035SbugGenerator      refill_prefetch_dup(0),
6277797f035SbugGenerator      !memPte(0).isPf(refill.level_dup(0)),
62845f497a4Shappy-lx    )
6296d5ddbceSLemover    spreplace.access(refillIdx)
6306d5ddbceSLemover    spv := spv | rfOH
6317797f035SbugGenerator    spg := spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U)
632d0de7e4aSpeixiaokun    sph(refillIdx) := refill.req_info_dup(0).s2xlate
6336d5ddbceSLemover
6345854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
6356d5ddbceSLemover      spRefillPerf(i) := i.U === refillIdx
6366d5ddbceSLemover    }
6376d5ddbceSLemover
6387797f035SbugGenerator    XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n")
6397797f035SbugGenerator    XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
6406d5ddbceSLemover
6416d5ddbceSLemover    refillIdx.suggestName(s"sp_refillIdx")
6426d5ddbceSLemover    rfOH.suggestName(s"sp_rfOH")
6436d5ddbceSLemover  }
6446d5ddbceSLemover
6457797f035SbugGenerator  val l2eccFlush = resp_res.l2.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l2eccError, init = false.B)
6467797f035SbugGenerator  val l3eccFlush = resp_res.l3.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l3eccError, init = false.B)
6476c4dcc2dSLemover  val eccVpn = stageResp.bits.req_info.vpn
6487196f5a2SLemover
6496c4dcc2dSLemover  XSError(l2eccFlush, "l2tlb.cache.l2 ecc error. Should not happen at sim stage")
6506c4dcc2dSLemover  XSError(l3eccFlush, "l2tlb.cache.l3 ecc error. Should not happen at sim stage")
6517196f5a2SLemover  when (l2eccFlush) {
6527196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL2SetIdx(eccVpn))
6537196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l2nWays, a.asUInt) }).asUInt
6547196f5a2SLemover    l2v := l2v & ~flushMask
6557196f5a2SLemover    l2g := l2g & ~flushMask
6567196f5a2SLemover  }
6577196f5a2SLemover
6587196f5a2SLemover  when (l3eccFlush) {
6597196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(eccVpn))
6607196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6617196f5a2SLemover    l3v := l3v & ~flushMask
6627196f5a2SLemover    l3g := l3g & ~flushMask
6637196f5a2SLemover  }
6647196f5a2SLemover
665d0de7e4aSpeixiaokun  // sfence for not-virtualization for l3、l2
666d0de7e4aSpeixiaokun  val sfence_valid_l3 = sfence_dup(3).valid && !sfence_dup(3).bits.hg && !sfence_dup(3).bits.hv
667d0de7e4aSpeixiaokun  when (sfence_valid_l3 && io.csr_dup(3).priv.virt === false.B) {
6687797f035SbugGenerator    val sfence_vpn = sfence_dup(3).bits.addr(sfence_dup(3).bits.addr.getWidth-1, offLen)
6697797f035SbugGenerator    when (sfence_dup(3).bits.rs1/*va*/) {
6707797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6717797f035SbugGenerator        // all va && all asid
6727797f035SbugGenerator        l3v := 0.U
6737797f035SbugGenerator      } .otherwise {
6747797f035SbugGenerator        // all va && specific asid except global
6757797f035SbugGenerator        l3v := l3v & l3g
6767797f035SbugGenerator      }
6777797f035SbugGenerator    } .otherwise {
6787797f035SbugGenerator      // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
6797797f035SbugGenerator      val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence_vpn))
6807797f035SbugGenerator      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l3nWays, _.asUInt))).asUInt
6817797f035SbugGenerator      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6827797f035SbugGenerator      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
6837797f035SbugGenerator      flushMask.suggestName(s"sfence_nrs1_flushMask")
6847797f035SbugGenerator
6857797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6867797f035SbugGenerator        // specific leaf of addr && all asid
6877797f035SbugGenerator        l3v := l3v & ~flushMask
6887797f035SbugGenerator      } .otherwise {
6897797f035SbugGenerator        // specific leaf of addr && specific asid
6907797f035SbugGenerator        l3v := l3v & (~flushMask | l3g)
6917797f035SbugGenerator      }
6927797f035SbugGenerator    }
6937797f035SbugGenerator  }
6947797f035SbugGenerator
695d0de7e4aSpeixiaokun  // sfence for virtualization and hfencev, simple implementation for l3、l2
696d0de7e4aSpeixiaokun  val hfencev_valid_l3 = sfence_dup(3).valid && sfence_dup(3).bits.hv
697d0de7e4aSpeixiaokun  when((hfencev_valid_l3 && io.csr_dup(3).priv.virt) || hfencev_valid_l3) {
698*cca17e78Speixiaokun    val flushMask = VecInit(l3h.flatMap(_.map(_  === onlyStage1))).asUInt
699d0de7e4aSpeixiaokun    l3v := l3v & ~flushMask // all VS-stage l3 pte
700d0de7e4aSpeixiaokun  }
701d0de7e4aSpeixiaokun
702d0de7e4aSpeixiaokun  // hfenceg, simple implementation for l3
703d0de7e4aSpeixiaokun  val hfenceg_valid_l3 = sfence_dup(3).valid && sfence_dup(3).bits.hg
704d0de7e4aSpeixiaokun  when(hfenceg_valid_l3) {
705*cca17e78Speixiaokun    val flushMask = VecInit(l3h.flatMap(_.map(_ === onlyStage2))).asUInt
706d0de7e4aSpeixiaokun    l3v := l3v & ~flushMask // all G-stage l3 pte
707d0de7e4aSpeixiaokun  }
708d0de7e4aSpeixiaokun
709d0de7e4aSpeixiaokun
710d0de7e4aSpeixiaokun  val l1asidhit = VecInit(l1asids.map(_ === sfence_dup(0).bits.id)).asUInt
711d0de7e4aSpeixiaokun  val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.id)).asUInt
712d0de7e4aSpeixiaokun  val sfence_valid = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
713d0de7e4aSpeixiaokun  when (sfence_valid) {
714*cca17e78Speixiaokun    val l1vmidhit = VecInit(l1vmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.asid)).asUInt
715*cca17e78Speixiaokun    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.asid)).asUInt
716*cca17e78Speixiaokun    val l1hhit = VecInit(l1h.map(_ === onlyStage1 && io.csr_dup(0).priv.virt)).asUInt
717*cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage1 && io.csr_dup(0).priv.virt)).asUInt
718*cca17e78Speixiaokun    val l2hhit = VecInit(l2h.flatMap(_.map(_ === onlyStage1 && io.csr_dup(0).priv.virt))).asUInt
7197797f035SbugGenerator    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
720d0de7e4aSpeixiaokun    val l2h_set = getl2hSet(sfence_vpn)
7217797f035SbugGenerator
7227797f035SbugGenerator    when (sfence_dup(0).bits.rs1/*va*/) {
7237797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
7246d5ddbceSLemover        // all va && all asid
725d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
726d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & VecInit(UIntToOH(l1vmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
727d0de7e4aSpeixiaokun        spv := spv & ~(l2hhit & VecInit(UIntToOH(spvmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
7286d5ddbceSLemover      } .otherwise {
7296d5ddbceSLemover        // all va && specific asid except global
730d0de7e4aSpeixiaokun        l2v := l2v & (l2g | ~l2hhit)
731d0de7e4aSpeixiaokun        l1v := l1v & ~(~l1g & l1hhit & l1asidhit & VecInit(UIntToOH(l1vmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
732d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & VecInit(UIntToOH(spvmidhit).asBools().map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt())
7336d5ddbceSLemover      }
7346d5ddbceSLemover    } .otherwise {
7357797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
7366d5ddbceSLemover        // specific leaf of addr && all asid
73782978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, ignoreAsid = true, s2xlate = io.csr_dup(0).priv.virt))).asUInt)
7386d5ddbceSLemover      } .otherwise {
7396d5ddbceSLemover        // specific leaf of addr && specific asid
74082978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, s2xlate = io.csr_dup(0).priv.virt))).asUInt | spg)
741d0de7e4aSpeixiaokun      }
742d0de7e4aSpeixiaokun    }
743d0de7e4aSpeixiaokun  }
744d0de7e4aSpeixiaokun
745d0de7e4aSpeixiaokun  val hfencev_valid = sfence_dup(0).valid && sfence_dup(0).bits.hv
746d0de7e4aSpeixiaokun  when (hfencev_valid) {
747*cca17e78Speixiaokun    val l1vmidhit = VecInit(l1vmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.asid)).asUInt
748*cca17e78Speixiaokun    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.asid)).asUInt
749*cca17e78Speixiaokun    val l1hhit = VecInit(l1h.map(_ === onlyStage1)).asUInt
750*cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage1)).asUInt
751*cca17e78Speixiaokun    val l2hhit = VecInit(l2h.flatMap(_.map(_ === onlyStage1))).asUInt
752d0de7e4aSpeixiaokun    val hfencev_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
753d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
754d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
755d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
756d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & l1vmidhit)
757d0de7e4aSpeixiaokun        spv := spv & ~(l2hhit & spvmidhit)
758d0de7e4aSpeixiaokun      }.otherwise {
759d0de7e4aSpeixiaokun        l2v := l2v & (l2g | ~l2hhit)
760d0de7e4aSpeixiaokun        l1v := l1v & ~(~l1g & l1hhit & l1asidhit & l1vmidhit)
761d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & spvmidhit)
762d0de7e4aSpeixiaokun      }
763d0de7e4aSpeixiaokun    }.otherwise {
764d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
76582978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, ignoreAsid = true, s2xlate = true.B))).asUInt)
766d0de7e4aSpeixiaokun      }.otherwise {
76782978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.asid, s2xlate = true.B))).asUInt | spg)
768d0de7e4aSpeixiaokun      }
769d0de7e4aSpeixiaokun    }
770d0de7e4aSpeixiaokun  }
771d0de7e4aSpeixiaokun
772d0de7e4aSpeixiaokun
773d0de7e4aSpeixiaokun  val hfenceg_valid = sfence_dup(0).valid && sfence_dup(0).bits.hg
774d0de7e4aSpeixiaokun  when(hfenceg_valid) {
775*cca17e78Speixiaokun    val l1vmidhit = VecInit(l1vmids.map(_.getOrElse(0.U) === sfence_dup(0).bits.id)).asUInt
776*cca17e78Speixiaokun    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === sfence_dup(0).bits.id)).asUInt
777*cca17e78Speixiaokun    val l1hhit = VecInit(l1h.map(_ === onlyStage2)).asUInt
778*cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage2)).asUInt
779*cca17e78Speixiaokun    val l2hhit = VecInit(l2h.flatMap(_.map(_ === onlyStage2))).asUInt
780d0de7e4aSpeixiaokun    val hfenceg_gvpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth - 1, offLen)
781d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
782d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
783d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
784d0de7e4aSpeixiaokun        l1v := l1v & ~l1hhit
785d0de7e4aSpeixiaokun        spv := spv & ~sphhit
786d0de7e4aSpeixiaokun      }.otherwise {
787d0de7e4aSpeixiaokun        l2v := l2v & ~l2hhit
788d0de7e4aSpeixiaokun        l1v := l1v & ~(l1hhit & l1vmidhit)
789d0de7e4aSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
790d0de7e4aSpeixiaokun      }
791d0de7e4aSpeixiaokun    }.otherwise {
792d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
79382978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = true.B))).asUInt)
794d0de7e4aSpeixiaokun      }.otherwise {
79582978df9Speixiaokun        spv := spv & (~VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = false.B))).asUInt)
7966d5ddbceSLemover      }
7976d5ddbceSLemover    }
7986d5ddbceSLemover  }
7996d5ddbceSLemover
8007797f035SbugGenerator  def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = {
8012c86e165SZhangZifei    in.ready := !in.valid || out.ready
8022c86e165SZhangZifei    out.valid := in.valid
8032c86e165SZhangZifei    out.bits := in.bits
8041f4a7c0cSLemover    out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) =>
8057797f035SbugGenerator      val bypassed_reg = Reg(Bool())
806d0de7e4aSpeixiaokun      val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i, in.bits.req_info.s2xlate) && io.refill.valid
8077797f035SbugGenerator      when (inFire) { bypassed_reg := bypassed_wire }
8087797f035SbugGenerator      .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire }
8097797f035SbugGenerator
8107797f035SbugGenerator      b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire))
8111f4a7c0cSLemover    }
8122c86e165SZhangZifei  }
8132c86e165SZhangZifei
8146d5ddbceSLemover  // Perf Count
8156c4dcc2dSLemover  val resp_l3 = resp_res.l3.hit
8166c4dcc2dSLemover  val resp_sp = resp_res.sp.hit
8176c4dcc2dSLemover  val resp_l1_pre = resp_res.l1.pre
8186c4dcc2dSLemover  val resp_l2_pre = resp_res.l2.pre
8196c4dcc2dSLemover  val resp_l3_pre = resp_res.l3.pre
8206c4dcc2dSLemover  val resp_sp_pre = resp_res.sp.pre
821935edac4STang Haojin  val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire
822bc063562SLemover  XSPerfAccumulate("access", base_valid_access_0)
823bc063562SLemover  XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
824bc063562SLemover  XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
825bc063562SLemover  XSPerfAccumulate("l3_hit", base_valid_access_0 && resp_l3)
826bc063562SLemover  XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp)
827bc063562SLemover  XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit)
828bc063562SLemover
829bc063562SLemover  XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
830bc063562SLemover  XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
831bc063562SLemover  XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre && resp_l3)
832bc063562SLemover  XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp)
833bc063562SLemover  XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
834bc063562SLemover
835935edac4STang Haojin  val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire
836bc063562SLemover  XSPerfAccumulate("pre_access", base_valid_access_1)
837bc063562SLemover  XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
838bc063562SLemover  XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
839bc063562SLemover  XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && resp_l3)
840bc063562SLemover  XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp)
841bc063562SLemover  XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit)
842bc063562SLemover
843bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
844bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
845bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre && resp_l3)
846bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp)
847bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
848bc063562SLemover
849935edac4STang Haojin  val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire
850bc063562SLemover  XSPerfAccumulate("access_first", base_valid_access_2)
851bc063562SLemover  XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
852bc063562SLemover  XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
853bc063562SLemover  XSPerfAccumulate("l3_hit_first", base_valid_access_2 && resp_l3)
854bc063562SLemover  XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp)
855bc063562SLemover  XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit)
856bc063562SLemover
857bc063562SLemover  XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
858bc063562SLemover  XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
859bc063562SLemover  XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre && resp_l3)
860bc063562SLemover  XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp)
861bc063562SLemover  XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
862bc063562SLemover
863935edac4STang Haojin  val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire
864bc063562SLemover  XSPerfAccumulate("pre_access_first", base_valid_access_3)
865bc063562SLemover  XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
866bc063562SLemover  XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
867bc063562SLemover  XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && resp_l3)
868bc063562SLemover  XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp)
869bc063562SLemover  XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit)
870bc063562SLemover
871bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
872bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
873bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre && resp_l3)
874bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp)
875bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
876bc063562SLemover
8776d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
8786d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
8796d5ddbceSLemover  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1AccessIndex${i}", l) }
8806d5ddbceSLemover  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2AccessIndex${i}", l) }
8816d5ddbceSLemover  l3AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3AccessIndex${i}", l) }
8826d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
8836d5ddbceSLemover  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1RefillIndex${i}", l) }
8846d5ddbceSLemover  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2RefillIndex${i}", l) }
8856d5ddbceSLemover  l3RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3RefillIndex${i}", l) }
8866d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
8876d5ddbceSLemover
888bc063562SLemover  XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR)
889bc063562SLemover  XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR)
890bc063562SLemover  XSPerfAccumulate("l3Refill", Cat(l3RefillPerf).orR)
891bc063562SLemover  XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR)
8927797f035SbugGenerator  XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0))
8937797f035SbugGenerator  XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0))
8947797f035SbugGenerator  XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf).orR && refill_prefetch_dup(0))
8957797f035SbugGenerator  XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0))
896bc063562SLemover
8976d5ddbceSLemover  // debug
8987797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n")
8997797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n")
9007797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n")
9017797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v)}\n")
9027797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3g:${Binary(l3g)}\n")
9037797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n")
9047797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n")
9057797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n")
9067797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n")
9077797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v)}\n")
9087797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3g:${Binary(l3g)}\n")
9097797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n")
910cd365d4cSrvcoresjw
911cd365d4cSrvcoresjw  val perfEvents = Seq(
91256be8e20SYinan Xu    ("access           ", base_valid_access_0             ),
913cd365d4cSrvcoresjw    ("l1_hit           ", l1Hit                           ),
914cd365d4cSrvcoresjw    ("l2_hit           ", l2Hit                           ),
915cd365d4cSrvcoresjw    ("l3_hit           ", l3Hit                           ),
916cd365d4cSrvcoresjw    ("sp_hit           ", spHit                           ),
917cd365d4cSrvcoresjw    ("pte_hit          ", l3Hit || spHit                  ),
918cd365d4cSrvcoresjw    ("rwHarzad         ",  io.req.valid && !io.req.ready  ),
919cd365d4cSrvcoresjw    ("out_blocked      ",  io.resp.valid && !io.resp.ready),
920cd365d4cSrvcoresjw  )
9211ca0e4f3SYinan Xu  generatePerfEvent()
9226d5ddbceSLemover}
923