xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision b848eea577a14a673dec8efb4a812696b1bddba9)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
22*b848eea5SLemoverimport chisel3.internal.naming.chiselName
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
256d5ddbceSLemoverimport utils._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
286d5ddbceSLemover
296d5ddbceSLemover/* ptw cache caches the page table of all the three layers
306d5ddbceSLemover * ptw cache resp at next cycle
316d5ddbceSLemover * the cache should not be blocked
326d5ddbceSLemover * when miss queue if full, just block req outside
336d5ddbceSLemover */
346d5ddbceSLemoverclass PtwCacheIO()(implicit p: Parameters) extends PtwBundle {
356d5ddbceSLemover  val req = Flipped(DecoupledIO(new Bundle {
366d5ddbceSLemover    val vpn = UInt(vpnLen.W)
376d5ddbceSLemover    val source = UInt(bPtwWidth.W)
386d5ddbceSLemover    val isReplay = Bool()
396d5ddbceSLemover  }))
406d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
416d5ddbceSLemover    val source = UInt(bPtwWidth.W)
426d5ddbceSLemover    val vpn = UInt(vpnLen.W)
436d5ddbceSLemover    val isReplay = Bool()
446d5ddbceSLemover    val hit = Bool()
456d5ddbceSLemover    val toFsm = new Bundle {
466d5ddbceSLemover      val l1Hit = Bool()
476d5ddbceSLemover      val l2Hit = Bool()
486d5ddbceSLemover      val ppn = UInt(ppnLen.W)
496d5ddbceSLemover    }
506d5ddbceSLemover    val toTlb = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
516d5ddbceSLemover  })
526d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
535854c1edSLemover    val ptes = UInt(blockBits.W)
546d5ddbceSLemover    val vpn = UInt(vpnLen.W)
556d5ddbceSLemover    val level = UInt(log2Up(Level).W)
56*b848eea5SLemover    val addr_low = UInt((log2Up(l2tlbParams.blockBytes) - log2Up(XLEN/8)).W)
576d5ddbceSLemover  }))
586d5ddbceSLemover  val sfence = Input(new SfenceBundle)
596d5ddbceSLemover}
606d5ddbceSLemover
61*b848eea5SLemover
62*b848eea5SLemover@chiselName
636d5ddbceSLemoverclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst {
646d5ddbceSLemover  val io = IO(new PtwCacheIO)
656d5ddbceSLemover
666d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
676d5ddbceSLemover
686d5ddbceSLemover  val sfence = io.sfence
696d5ddbceSLemover  val refill = io.refill.bits
706d5ddbceSLemover
716d5ddbceSLemover  val first_valid = io.req.valid
726d5ddbceSLemover  val first_fire = first_valid && io.req.ready
736d5ddbceSLemover  val first_req = io.req.bits
746d5ddbceSLemover  val second_ready = Wire(Bool())
756d5ddbceSLemover  val second_valid = ValidHold(first_fire, io.resp.fire(), sfence.valid)
766d5ddbceSLemover  val second_req = RegEnable(first_req, first_fire)
776d5ddbceSLemover  // NOTE: if ptw cache resp may be blocked, hard to handle refill
786d5ddbceSLemover  // when miss queue is full, please to block itlb and dtlb input
796d5ddbceSLemover
806d5ddbceSLemover  // when refill, refuce to accept new req
815854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
826d5ddbceSLemover  io.req.ready := !rwHarzad && (second_ready || io.req.bits.isReplay)
836d5ddbceSLemover  // NOTE: when write, don't ready, whe
846d5ddbceSLemover  //       when replay, just come in, out make sure resp.fire()
856d5ddbceSLemover
866d5ddbceSLemover  // l1: level 0 non-leaf pte
875854c1edSLemover  val l1 = Reg(Vec(l2tlbParams.l1Size, new PtwEntry(tagLen = PtwL1TagLen)))
885854c1edSLemover  val l1v = RegInit(0.U(l2tlbParams.l1Size.W))
895854c1edSLemover  val l1g = Reg(UInt(l2tlbParams.l1Size.W))
906d5ddbceSLemover
916d5ddbceSLemover  // l2: level 1 non-leaf pte
926d5ddbceSLemover  val l2 = Module(new SRAMTemplate(
936d5ddbceSLemover    new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false),
945854c1edSLemover    set = l2tlbParams.l2nSets,
955854c1edSLemover    way = l2tlbParams.l2nWays,
965854c1edSLemover    singlePort = sramSinglePort
976d5ddbceSLemover  ))
985854c1edSLemover  val l2v = RegInit(0.U((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
995854c1edSLemover  val l2g = Reg(UInt((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
1006d5ddbceSLemover  def getl2vSet(vpn: UInt) = {
1015854c1edSLemover    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
1026d5ddbceSLemover    val set = genPtwL2SetIdx(vpn)
1035854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
1045854c1edSLemover    val l2vVec = l2v.asTypeOf(Vec(l2tlbParams.l2nSets, UInt(l2tlbParams.l2nWays.W)))
1056d5ddbceSLemover    l2vVec(set)
1066d5ddbceSLemover  }
1076d5ddbceSLemover
1086d5ddbceSLemover  // l3: level 2 leaf pte of 4KB pages
1096d5ddbceSLemover  val l3 = Module(new SRAMTemplate(
1106d5ddbceSLemover    new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true),
1115854c1edSLemover    set = l2tlbParams.l3nSets,
1125854c1edSLemover    way = l2tlbParams.l3nWays,
1135854c1edSLemover    singlePort = sramSinglePort
1146d5ddbceSLemover  ))
1155854c1edSLemover  val l3v = RegInit(0.U((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
1165854c1edSLemover  val l3g = Reg(UInt((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
1176d5ddbceSLemover  def getl3vSet(vpn: UInt) = {
1185854c1edSLemover    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
1196d5ddbceSLemover    val set = genPtwL3SetIdx(vpn)
1205854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
1215854c1edSLemover    val l3vVec = l3v.asTypeOf(Vec(l2tlbParams.l3nSets, UInt(l2tlbParams.l3nWays.W)))
1226d5ddbceSLemover    l3vVec(set)
1236d5ddbceSLemover  }
1246d5ddbceSLemover
1256d5ddbceSLemover  // sp: level 0/1 leaf pte of 1GB/2MB super pages
1265854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
1275854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
1285854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
1296d5ddbceSLemover
1306d5ddbceSLemover  // Access Perf
1315854c1edSLemover  val l1AccessPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
1325854c1edSLemover  val l2AccessPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
1335854c1edSLemover  val l3AccessPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
1345854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
1356d5ddbceSLemover  l1AccessPerf.map(_ := false.B)
1366d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
1376d5ddbceSLemover  l3AccessPerf.map(_ := false.B)
1386d5ddbceSLemover  spAccessPerf.map(_ := false.B)
1396d5ddbceSLemover
1406d5ddbceSLemover  // l1
1415854c1edSLemover  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer, l2tlbParams.l1Size)
1426d5ddbceSLemover  val (l1Hit, l1HitPPN) = {
1436d5ddbceSLemover    val hitVecT = l1.zipWithIndex.map { case (e, i) => e.hit(first_req.vpn) && l1v(i) }
1446d5ddbceSLemover    val hitVec = hitVecT.map(RegEnable(_, first_fire))
1456d5ddbceSLemover    val hitPPN = ParallelPriorityMux(hitVec zip l1.map(_.ppn))
1466d5ddbceSLemover    val hit = ParallelOR(hitVec) && second_valid
1476d5ddbceSLemover
1486d5ddbceSLemover    when (hit) { ptwl1replace.access(OHToUInt(hitVec)) }
1496d5ddbceSLemover
1506d5ddbceSLemover    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire)}
1515854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
1526d5ddbceSLemover      XSDebug(first_fire, p"[l1] l1(${i.U}) ${l1(i)} hit:${l1(i).hit(first_req.vpn)}\n")
1536d5ddbceSLemover    }
1546d5ddbceSLemover    XSDebug(first_fire, p"[l1] l1v:${Binary(l1v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
1556d5ddbceSLemover    XSDebug(second_valid, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
1566d5ddbceSLemover
1576d5ddbceSLemover    VecInit(hitVecT).suggestName(s"l1_hitVecT")
1586d5ddbceSLemover    VecInit(hitVec).suggestName(s"l1_hitVec")
1596d5ddbceSLemover
1606d5ddbceSLemover    (hit, hitPPN)
1616d5ddbceSLemover  }
1626d5ddbceSLemover
1636d5ddbceSLemover  // l2
1645854c1edSLemover  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer,l2tlbParams.l2nWays,l2tlbParams.l2nSets)
1656d5ddbceSLemover  val (l2Hit, l2HitPPN) = {
1666d5ddbceSLemover    val ridx = genPtwL2SetIdx(first_req.vpn)
1676d5ddbceSLemover    val vidx = RegEnable(VecInit(getl2vSet(first_req.vpn).asBools), first_fire)
1686d5ddbceSLemover    l2.io.r.req.valid := first_fire
1696d5ddbceSLemover    l2.io.r.req.bits.apply(setIdx = ridx)
1706d5ddbceSLemover    val ramDatas = l2.io.r.resp.data
1716d5ddbceSLemover    // val hitVec = VecInit(ramDatas.map{wayData => wayData.hit(first_req.vpn) })
1726d5ddbceSLemover    val hitVec = VecInit(ramDatas.zip(vidx).map { case (wayData, v) => wayData.hit(second_req.vpn) && v })
1736d5ddbceSLemover    val hitWayData = ParallelPriorityMux(hitVec zip ramDatas)
1746d5ddbceSLemover    val hit = ParallelOR(hitVec) && second_valid
1755854c1edSLemover    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l2nWays).map(_.U))
1766d5ddbceSLemover
1776d5ddbceSLemover    ridx.suggestName(s"l2_ridx")
1786d5ddbceSLemover    vidx.suggestName(s"l2_vidx")
1796d5ddbceSLemover    ramDatas.suggestName(s"l2_ramDatas")
1806d5ddbceSLemover    hitVec.suggestName(s"l2_hitVec")
1816d5ddbceSLemover    hitWayData.suggestName(s"l2_hitWayData")
1826d5ddbceSLemover    hitWay.suggestName(s"l2_hitWay")
1836d5ddbceSLemover
1846d5ddbceSLemover    when (hit) { ptwl2replace.access(genPtwL2SetIdx(second_req.vpn), hitWay) }
1856d5ddbceSLemover
1866d5ddbceSLemover    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire) }
1876d5ddbceSLemover    XSDebug(first_fire, p"[l2] ridx:0x${Hexadecimal(ridx)}\n")
1885854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
1896d5ddbceSLemover      XSDebug(RegNext(first_fire), p"[l2] ramDatas(${i.U}) ${ramDatas(i)}  l2v:${vidx(i)}  hit:${ramDatas(i).hit(second_req.vpn)}\n")
1906d5ddbceSLemover    }
1916d5ddbceSLemover    XSDebug(second_valid, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL2SectorIdx(second_req.vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${Binary(vidx.asUInt)}\n")
1926d5ddbceSLemover
1936d5ddbceSLemover    (hit, hitWayData.ppns(genPtwL2SectorIdx(second_req.vpn)))
1946d5ddbceSLemover  }
1956d5ddbceSLemover
1966d5ddbceSLemover  // l3
1975854c1edSLemover  val ptwl3replace = ReplacementPolicy.fromString(l2tlbParams.l3Replacer,l2tlbParams.l3nWays,l2tlbParams.l3nSets)
1986d5ddbceSLemover  val (l3Hit, l3HitData) = {
1996d5ddbceSLemover    val ridx = genPtwL3SetIdx(first_req.vpn)
2006d5ddbceSLemover    val vidx = RegEnable(VecInit(getl3vSet(first_req.vpn).asBools), first_fire)
2016d5ddbceSLemover    l3.io.r.req.valid := first_fire
2026d5ddbceSLemover    l3.io.r.req.bits.apply(setIdx = ridx)
2036d5ddbceSLemover    val ramDatas = l3.io.r.resp.data
2046d5ddbceSLemover    val hitVec = VecInit(ramDatas.zip(vidx).map{ case (wayData, v) => wayData.hit(second_req.vpn) && v })
2056d5ddbceSLemover    val hitWayData = ParallelPriorityMux(hitVec zip ramDatas)
2066d5ddbceSLemover    val hit = ParallelOR(hitVec) && second_valid
2075854c1edSLemover    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l3nWays).map(_.U))
2086d5ddbceSLemover
2096d5ddbceSLemover    when (hit) { ptwl3replace.access(genPtwL3SetIdx(second_req.vpn), hitWay) }
2106d5ddbceSLemover
2116d5ddbceSLemover    l3AccessPerf.zip(hitVec).map{ case (l, h) => l := h && RegNext(first_fire) }
2126d5ddbceSLemover    XSDebug(first_fire, p"[l3] ridx:0x${Hexadecimal(ridx)}\n")
2135854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
2146d5ddbceSLemover      XSDebug(RegNext(first_fire), p"[l3] ramDatas(${i.U}) ${ramDatas(i)}  l3v:${vidx(i)}  hit:${ramDatas(i).hit(second_req.vpn)}\n")
2156d5ddbceSLemover    }
2166d5ddbceSLemover    XSDebug(second_valid, p"[l3] l3Hit:${hit} l3HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${Binary(vidx.asUInt)}\n")
2176d5ddbceSLemover
2186d5ddbceSLemover    ridx.suggestName(s"l3_ridx")
2196d5ddbceSLemover    vidx.suggestName(s"l3_vidx")
2206d5ddbceSLemover    ramDatas.suggestName(s"l3_ramDatas")
2216d5ddbceSLemover    hitVec.suggestName(s"l3_hitVec")
2226d5ddbceSLemover    hitWay.suggestName(s"l3_hitWay")
2236d5ddbceSLemover
2246d5ddbceSLemover    (hit, hitWayData)
2256d5ddbceSLemover  }
2266d5ddbceSLemover  val l3HitPPN = l3HitData.ppns(genPtwL3SectorIdx(second_req.vpn))
2276d5ddbceSLemover  val l3HitPerm = l3HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL3SectorSize, new PtePermBundle)))(genPtwL3SectorIdx(second_req.vpn))
2286d5ddbceSLemover
2296d5ddbceSLemover  // super page
2305854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
2316d5ddbceSLemover  val (spHit, spHitData) = {
2326d5ddbceSLemover    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(first_req.vpn) && spv(i) }
2336d5ddbceSLemover    val hitVec = hitVecT.map(RegEnable(_, first_fire))
2346d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
2356d5ddbceSLemover    val hit = ParallelOR(hitVec) && second_valid
2366d5ddbceSLemover
2376d5ddbceSLemover    when (hit) { spreplace.access(OHToUInt(hitVec)) }
2386d5ddbceSLemover
2396d5ddbceSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && RegNext(first_fire) }
2405854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
2416d5ddbceSLemover      XSDebug(first_fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(first_req.vpn)} spv:${spv(i)}\n")
2426d5ddbceSLemover    }
2436d5ddbceSLemover    XSDebug(second_valid, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
2446d5ddbceSLemover
2456d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
2466d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
2476d5ddbceSLemover
2486d5ddbceSLemover    (hit, hitData)
2496d5ddbceSLemover  }
2506d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
2516d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
2526d5ddbceSLemover
2536d5ddbceSLemover  val resp = Wire(io.resp.bits.cloneType)
2546d5ddbceSLemover  val resp_latch = RegEnable(resp, io.resp.valid && !io.resp.ready)
2556d5ddbceSLemover  val resp_latch_valid = ValidHold(io.resp.valid && !io.resp.ready, io.resp.ready, sfence.valid)
2566d5ddbceSLemover  second_ready := !(second_valid || resp_latch_valid) || io.resp.fire()
2576d5ddbceSLemover  resp.source   := second_req.source
2586d5ddbceSLemover  resp.vpn      := second_req.vpn
2596d5ddbceSLemover  resp.isReplay := second_req.isReplay
2606d5ddbceSLemover  resp.hit      := l3Hit || spHit
2616d5ddbceSLemover  resp.toFsm.l1Hit := l1Hit
2626d5ddbceSLemover  resp.toFsm.l2Hit := l2Hit
2636d5ddbceSLemover  resp.toFsm.ppn   := Mux(l2Hit, l2HitPPN, l1HitPPN)
2646d5ddbceSLemover  resp.toTlb.tag   := second_req.vpn
2656d5ddbceSLemover  resp.toTlb.ppn   := Mux(l3Hit, l3HitPPN, spHitData.ppn)
2666d5ddbceSLemover  resp.toTlb.perm.map(_ := Mux(l3Hit, l3HitPerm, spHitPerm))
2676d5ddbceSLemover  resp.toTlb.level.map(_ := Mux(l3Hit, 2.U, spHitLevel))
2686d5ddbceSLemover
2696d5ddbceSLemover  io.resp.valid := second_valid
2706d5ddbceSLemover  io.resp.bits := Mux(resp_latch_valid, resp_latch, resp)
2716d5ddbceSLemover  assert(!(l3Hit && spHit), "normal page and super page both hit")
2726d5ddbceSLemover
2736d5ddbceSLemover  // refill Perf
2745854c1edSLemover  val l1RefillPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
2755854c1edSLemover  val l2RefillPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
2765854c1edSLemover  val l3RefillPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
2775854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2786d5ddbceSLemover  l1RefillPerf.map(_ := false.B)
2796d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
2806d5ddbceSLemover  l3RefillPerf.map(_ := false.B)
2816d5ddbceSLemover  spRefillPerf.map(_ := false.B)
2826d5ddbceSLemover
2836d5ddbceSLemover  // refill
2846d5ddbceSLemover  l2.io.w.req <> DontCare
2856d5ddbceSLemover  l3.io.w.req <> DontCare
2866d5ddbceSLemover  l2.io.w.req.valid := false.B
2876d5ddbceSLemover  l3.io.w.req.valid := false.B
2886d5ddbceSLemover
2895854c1edSLemover  def get_part(data: UInt, index: UInt): UInt = {
2905854c1edSLemover    val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W)))
2915854c1edSLemover    inner_data(index)
2925854c1edSLemover  }
2935854c1edSLemover
2946d5ddbceSLemover  val memRdata = refill.ptes
295*b848eea5SLemover  val memSelData = get_part(memRdata, refill.addr_low)
2965854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
2976d5ddbceSLemover  val memPte = memSelData.asTypeOf(new PteBundle)
2986d5ddbceSLemover
299*b848eea5SLemover  memPte.suggestName("memPte")
300*b848eea5SLemover
3016d5ddbceSLemover  // TODO: handle sfenceLatch outsize
302*b848eea5SLemover  when (io.refill.valid && !memPte.isPf(refill.level) && !sfence.valid ) {
3036d5ddbceSLemover    when (refill.level === 0.U && !memPte.isLeaf()) {
3045854c1edSLemover      // val refillIdx = LFSR64()(log2Up(l2tlbParams.l1Size)-1,0) // TODO: may be LRU
3056d5ddbceSLemover      val refillIdx = replaceWrapper(l1v, ptwl1replace.way)
3066d5ddbceSLemover      refillIdx.suggestName(s"PtwL1RefillIdx")
3076d5ddbceSLemover      val rfOH = UIntToOH(refillIdx)
3086d5ddbceSLemover      l1(refillIdx).refill(refill.vpn, memSelData)
3096d5ddbceSLemover      ptwl1replace.access(refillIdx)
3106d5ddbceSLemover      l1v := l1v | rfOH
3116d5ddbceSLemover      l1g := (l1g & ~rfOH) | Mux(memPte.perm.g, rfOH, 0.U)
3126d5ddbceSLemover
3135854c1edSLemover      for (i <- 0 until l2tlbParams.l1Size) {
3146d5ddbceSLemover        l1RefillPerf(i) := i.U === refillIdx
3156d5ddbceSLemover      }
3166d5ddbceSLemover
3176d5ddbceSLemover      XSDebug(p"[l1 refill] refillIdx:${refillIdx} refillEntry:${l1(refillIdx).genPtwEntry(refill.vpn, memSelData)}\n")
3186d5ddbceSLemover      XSDebug(p"[l1 refill] l1v:${Binary(l1v)}->${Binary(l1v | rfOH)} l1g:${Binary(l1g)}->${Binary((l1g & ~rfOH) | Mux(memPte.perm.g, rfOH, 0.U))}\n")
3196d5ddbceSLemover
3206d5ddbceSLemover      refillIdx.suggestName(s"l1_refillIdx")
3216d5ddbceSLemover      rfOH.suggestName(s"l1_rfOH")
3226d5ddbceSLemover    }
3236d5ddbceSLemover
3246d5ddbceSLemover    when (refill.level === 1.U && !memPte.isLeaf()) {
3256d5ddbceSLemover      val refillIdx = genPtwL2SetIdx(refill.vpn)
3266d5ddbceSLemover      val victimWay = replaceWrapper(RegEnable(VecInit(getl2vSet(refill.vpn).asBools).asUInt, first_fire), ptwl2replace.way(refillIdx))
3276d5ddbceSLemover      val victimWayOH = UIntToOH(victimWay)
3286d5ddbceSLemover      val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
3296d5ddbceSLemover      l2.io.w.apply(
3306d5ddbceSLemover        valid = true.B,
3316d5ddbceSLemover        setIdx = refillIdx,
3326d5ddbceSLemover        data = (new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)).genEntries(
3336d5ddbceSLemover          vpn = refill.vpn, data = memRdata, levelUInt = 1.U
3346d5ddbceSLemover        ),
3356d5ddbceSLemover        waymask = victimWayOH
3366d5ddbceSLemover      )
3376d5ddbceSLemover      ptwl2replace.access(refillIdx, victimWay)
3386d5ddbceSLemover      l2v := l2v | rfvOH
3396d5ddbceSLemover      l2g := l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
3406d5ddbceSLemover
3415854c1edSLemover      for (i <- 0 until l2tlbParams.l2nWays) {
3426d5ddbceSLemover        l2RefillPerf(i) := i.U === victimWay
3436d5ddbceSLemover      }
3446d5ddbceSLemover
3456d5ddbceSLemover      XSDebug(p"[l2 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
3466d5ddbceSLemover      XSDebug(p"[l2 refill] refilldata:0x${
3476d5ddbceSLemover        (new PtwEntries(num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)).genEntries(
3486d5ddbceSLemover          vpn = refill.vpn, data = memRdata, levelUInt = 1.U)
3496d5ddbceSLemover      }\n")
3506d5ddbceSLemover      XSDebug(p"[l2 refill] l2v:${Binary(l2v)} -> ${Binary(l2v | rfvOH)}\n")
3516d5ddbceSLemover      XSDebug(p"[l2 refill] l2g:${Binary(l2g)} -> ${Binary(l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
3526d5ddbceSLemover
3536d5ddbceSLemover      refillIdx.suggestName(s"l2_refillIdx")
3546d5ddbceSLemover      victimWay.suggestName(s"l2_victimWay")
3556d5ddbceSLemover      victimWayOH.suggestName(s"l2_victimWayOH")
3566d5ddbceSLemover      rfvOH.suggestName(s"l2_rfvOH")
3576d5ddbceSLemover    }
3586d5ddbceSLemover
3596d5ddbceSLemover    when (refill.level === 2.U && memPte.isLeaf()) {
3606d5ddbceSLemover      val refillIdx = genPtwL3SetIdx(refill.vpn)
3616d5ddbceSLemover      val victimWay = replaceWrapper(RegEnable(VecInit(getl3vSet(refill.vpn).asBools).asUInt, first_fire), ptwl3replace.way(refillIdx))
3626d5ddbceSLemover      val victimWayOH = UIntToOH(victimWay)
3636d5ddbceSLemover      val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
3646d5ddbceSLemover      l3.io.w.apply(
3656d5ddbceSLemover        valid = true.B,
3666d5ddbceSLemover        setIdx = refillIdx,
3676d5ddbceSLemover        data = (new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)).genEntries(
3686d5ddbceSLemover          vpn = refill.vpn, data = memRdata, levelUInt = 2.U
3696d5ddbceSLemover        ),
3706d5ddbceSLemover        waymask = victimWayOH
3716d5ddbceSLemover      )
3726d5ddbceSLemover      ptwl3replace.access(refillIdx, victimWay)
3736d5ddbceSLemover      l3v := l3v | rfvOH
3746d5ddbceSLemover      l3g := l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
3756d5ddbceSLemover
3765854c1edSLemover        for (i <- 0 until l2tlbParams.l3nWays) {
3776d5ddbceSLemover          l3RefillPerf(i) := i.U === victimWay
3786d5ddbceSLemover        }
3796d5ddbceSLemover
3806d5ddbceSLemover      XSDebug(p"[l3 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
3816d5ddbceSLemover      XSDebug(p"[l3 refill] refilldata:0x${
3826d5ddbceSLemover        (new PtwEntries(num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)).genEntries(
3836d5ddbceSLemover          vpn = refill.vpn, data = memRdata, levelUInt = 2.U)
3846d5ddbceSLemover      }\n")
3856d5ddbceSLemover      XSDebug(p"[l3 refill] l3v:${Binary(l3v)} -> ${Binary(l3v | rfvOH)}\n")
3866d5ddbceSLemover      XSDebug(p"[l3 refill] l3g:${Binary(l3g)} -> ${Binary(l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
3876d5ddbceSLemover
3886d5ddbceSLemover      refillIdx.suggestName(s"l3_refillIdx")
3896d5ddbceSLemover      victimWay.suggestName(s"l3_victimWay")
3906d5ddbceSLemover      victimWayOH.suggestName(s"l3_victimWayOH")
3916d5ddbceSLemover      rfvOH.suggestName(s"l3_rfvOH")
3926d5ddbceSLemover    }
3936d5ddbceSLemover    when ((refill.level === 0.U || refill.level === 1.U) && memPte.isLeaf()) {
3945854c1edSLemover      val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
3956d5ddbceSLemover      val rfOH = UIntToOH(refillIdx)
3966d5ddbceSLemover      sp(refillIdx).refill(refill.vpn, memSelData, refill.level)
3976d5ddbceSLemover      spreplace.access(refillIdx)
3986d5ddbceSLemover      spv := spv | rfOH
3996d5ddbceSLemover      spg := spg & ~rfOH | Mux(memPte.perm.g, rfOH, 0.U)
4006d5ddbceSLemover
4015854c1edSLemover      for (i <- 0 until l2tlbParams.spSize) {
4026d5ddbceSLemover        spRefillPerf(i) := i.U === refillIdx
4036d5ddbceSLemover      }
4046d5ddbceSLemover
4056d5ddbceSLemover      XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.vpn, memSelData, refill.level)}\n")
4066d5ddbceSLemover      XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte.perm.g, rfOH, 0.U))}\n")
4076d5ddbceSLemover
4086d5ddbceSLemover      refillIdx.suggestName(s"sp_refillIdx")
4096d5ddbceSLemover      rfOH.suggestName(s"sp_rfOH")
4106d5ddbceSLemover    }
4116d5ddbceSLemover  }
4126d5ddbceSLemover
4136d5ddbceSLemover  // sfence
4146d5ddbceSLemover  when (sfence.valid) {
4156d5ddbceSLemover    when (sfence.bits.rs1/*va*/) {
4166d5ddbceSLemover      when (sfence.bits.rs2) {
4176d5ddbceSLemover        // all va && all asid
4186d5ddbceSLemover        l1v := 0.U
4196d5ddbceSLemover        l2v := 0.U
4206d5ddbceSLemover        l3v := 0.U
4216d5ddbceSLemover        spv := 0.U
4226d5ddbceSLemover      } .otherwise {
4236d5ddbceSLemover        // all va && specific asid except global
4246d5ddbceSLemover        l1v := l1v & l1g
4256d5ddbceSLemover        l2v := l2v & l2g
4266d5ddbceSLemover        l3v := l3v & l3g
4276d5ddbceSLemover        spv := spv & spg
4286d5ddbceSLemover      }
4296d5ddbceSLemover    } .otherwise {
4306d5ddbceSLemover      // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
4316d5ddbceSLemover      val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
4325854c1edSLemover      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l3nWays, _.asUInt))).asUInt
4335854c1edSLemover      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
4346d5ddbceSLemover      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
4356d5ddbceSLemover      flushMask.suggestName(s"sfence_nrs1_flushMask")
4366d5ddbceSLemover      when (sfence.bits.rs2) {
4376d5ddbceSLemover        // specific leaf of addr && all asid
4386d5ddbceSLemover        l3v := l3v & ~flushMask
4396d5ddbceSLemover        l3g := l3g & ~flushMask
4406d5ddbceSLemover      } .otherwise {
4416d5ddbceSLemover        // specific leaf of addr && specific asid
4426d5ddbceSLemover        l3v := l3v & (~flushMask | l3g)
4436d5ddbceSLemover      }
4446d5ddbceSLemover      spv := 0.U
4456d5ddbceSLemover    }
4466d5ddbceSLemover  }
4476d5ddbceSLemover
4486d5ddbceSLemover  // Perf Count
4496d5ddbceSLemover  XSPerfAccumulate("access", second_valid)
4506d5ddbceSLemover  XSPerfAccumulate("l1_hit", l1Hit)
4516d5ddbceSLemover  XSPerfAccumulate("l2_hit", l2Hit)
4526d5ddbceSLemover  XSPerfAccumulate("l3_hit", l3Hit)
4536d5ddbceSLemover  XSPerfAccumulate("sp_hit", spHit)
4546d5ddbceSLemover  XSPerfAccumulate("pte_hit", l3Hit || spHit)
4556d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
4566d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
4576d5ddbceSLemover  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1AccessIndex${i}", l) }
4586d5ddbceSLemover  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2AccessIndex${i}", l) }
4596d5ddbceSLemover  l3AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3AccessIndex${i}", l) }
4606d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
4616d5ddbceSLemover  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1RefillIndex${i}", l) }
4626d5ddbceSLemover  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2RefillIndex${i}", l) }
4636d5ddbceSLemover  l3RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3RefillIndex${i}", l) }
4646d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
4656d5ddbceSLemover
4666d5ddbceSLemover  // debug
4676d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] original v and g vector:\n")
4686d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] l1v:${Binary(l1v)}\n")
4696d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] l2v:${Binary(l2v)}\n")
4706d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] l3v:${Binary(l3v)}\n")
4716d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] l3g:${Binary(l3g)}\n")
4726d5ddbceSLemover  XSDebug(sfence.valid, p"[sfence] spv:${Binary(spv)}\n")
4736d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] new v and g vector:\n")
4746d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] l1v:${Binary(l1v)}\n")
4756d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] l2v:${Binary(l2v)}\n")
4766d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] l3v:${Binary(l3v)}\n")
4776d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] l3g:${Binary(l3g)}\n")
4786d5ddbceSLemover  XSDebug(RegNext(sfence.valid), p"[sfence] spv:${Binary(spv)}\n")
4796d5ddbceSLemover}
480