xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision b32e951807a1f3ece28c958fa22f08e5a12e8384)
16d5ddbceSLemover/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
56d5ddbceSLemover*
66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
96d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
106d5ddbceSLemover*
116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
146d5ddbceSLemover*
156d5ddbceSLemover* See the Mulan PSL v2 for more details.
166d5ddbceSLemover***************************************************************************************/
176d5ddbceSLemover
186d5ddbceSLemoverpackage xiangshan.cache.mmu
196d5ddbceSLemover
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
216d5ddbceSLemoverimport chisel3._
226d5ddbceSLemoverimport chisel3.util._
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
256d5ddbceSLemoverimport utils._
263c02ee8fSwakafaimport utility._
27abc4432bSHaoyuan Fengimport coupledL2.utils.SplittedSRAM
286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
296d5ddbceSLemoverimport freechips.rocketchip.tilelink._
306d5ddbceSLemover
316d5ddbceSLemover/* ptw cache caches the page table of all the three layers
326d5ddbceSLemover * ptw cache resp at next cycle
336d5ddbceSLemover * the cache should not be blocked
346d5ddbceSLemover * when miss queue if full, just block req outside
356d5ddbceSLemover */
363889e11eSLemover
373889e11eSLemoverclass PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle {
383889e11eSLemover  val hit = Bool()
393889e11eSLemover  val pre = Bool()
404c0e0181SXiaokun-Pei  val ppn = UInt(gvpnLen.W)
41002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
423889e11eSLemover  val perm = new PtePermBundle()
433889e11eSLemover  val ecc = Bool()
443889e11eSLemover  val level = UInt(2.W)
458d8ac704SLemover  val v = Bool()
463889e11eSLemover
47002c10a4SYanqin Li  def apply(hit: Bool, pre: Bool, ppn: UInt, pbmt: UInt = 0.U,
48002c10a4SYanqin Li            perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()),
49e3da8badSTang Haojin            ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B): Unit = {
503889e11eSLemover    this.hit := hit && !ecc
513889e11eSLemover    this.pre := pre
523889e11eSLemover    this.ppn := ppn
53002c10a4SYanqin Li    this.pbmt := pbmt
543889e11eSLemover    this.perm := perm
553889e11eSLemover    this.ecc := ecc && hit
563889e11eSLemover    this.level := level
578d8ac704SLemover    this.v := valid
583889e11eSLemover  }
593889e11eSLemover}
603889e11eSLemover
6163632028SHaoyuan Fengclass PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle {
6263632028SHaoyuan Feng  assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
6363632028SHaoyuan Feng  val hit = Bool()
6463632028SHaoyuan Feng  val pre = Bool()
654c0e0181SXiaokun-Pei  val ppn = Vec(tlbcontiguous, UInt(gvpnLen.W))
66002c10a4SYanqin Li  val pbmt = Vec(tlbcontiguous, UInt(ptePbmtLen.W))
6763632028SHaoyuan Feng  val perm = Vec(tlbcontiguous, new PtePermBundle())
6863632028SHaoyuan Feng  val ecc = Bool()
6963632028SHaoyuan Feng  val level = UInt(2.W)
7063632028SHaoyuan Feng  val v = Vec(tlbcontiguous, Bool())
7163632028SHaoyuan Feng
72002c10a4SYanqin Li  def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], pbmt: Vec[UInt] = Vec(tlbcontiguous, 0.U),
73002c10a4SYanqin Li            perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())),
74e0c1f271SHaoyuan Feng            ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B)): Unit = {
7563632028SHaoyuan Feng    this.hit := hit && !ecc
7663632028SHaoyuan Feng    this.pre := pre
7763632028SHaoyuan Feng    this.ppn := ppn
78002c10a4SYanqin Li    this.pbmt := pbmt
7963632028SHaoyuan Feng    this.perm := perm
8063632028SHaoyuan Feng    this.ecc := ecc && hit
8163632028SHaoyuan Feng    this.level := level
8263632028SHaoyuan Feng    this.v := valid
8363632028SHaoyuan Feng  }
8463632028SHaoyuan Feng}
8563632028SHaoyuan Feng
863889e11eSLemoverclass PageCacheRespBundle(implicit p: Parameters) extends PtwBundle {
873ea4388cSHaoyuan Feng  val l3 = if (EnableSv48) Some(new PageCachePerPespBundle) else None
883889e11eSLemover  val l2 = new PageCachePerPespBundle
893ea4388cSHaoyuan Feng  val l1 = new PageCachePerPespBundle
903ea4388cSHaoyuan Feng  val l0 = new PageCacheMergePespBundle
913889e11eSLemover  val sp = new PageCachePerPespBundle
923889e11eSLemover}
933889e11eSLemover
943889e11eSLemoverclass PtwCacheReq(implicit p: Parameters) extends PtwBundle {
953889e11eSLemover  val req_info = new L2TlbInnerBundle()
963889e11eSLemover  val isFirst = Bool()
973ea4388cSHaoyuan Feng  val bypassed = if (EnableSv48) Vec(4, Bool()) else Vec(3, Bool())
98325f0a4eSpeixiaokun  val isHptwReq = Bool()
99d0de7e4aSpeixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
1003889e11eSLemover}
1013889e11eSLemover
1023889e11eSLemoverclass PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
1033889e11eSLemover  val req = Flipped(DecoupledIO(new PtwCacheReq()))
1046d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
10545f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
10694133605SLemover    val isFirst = Bool()
1076d5ddbceSLemover    val hit = Bool()
108bc063562SLemover    val prefetch = Bool() // is the entry fetched by prefetch
1091f4a7c0cSLemover    val bypassed = Bool()
1106d5ddbceSLemover    val toFsm = new Bundle {
1113ea4388cSHaoyuan Feng      val l3Hit = if (EnableSv48) Some(Bool()) else None
1126d5ddbceSLemover      val l2Hit = Bool()
1133ea4388cSHaoyuan Feng      val l1Hit = Bool()
1144c0e0181SXiaokun-Pei      val ppn = UInt(gvpnLen.W)
11530104977Speixiaokun      val stage1Hit = Bool() // find stage 1 pte in cache, but need to search stage 2 pte in cache at PTW
1166d5ddbceSLemover    }
1176979864eSXiaokun-Pei    val stage1 = new PtwMergeResp()
118325f0a4eSpeixiaokun    val isHptwReq = Bool()
119d0de7e4aSpeixiaokun    val toHptw = new Bundle {
1203ea4388cSHaoyuan Feng      val l3Hit = if (EnableSv48) Some(Bool()) else None
121d0de7e4aSpeixiaokun      val l2Hit = Bool()
1223ea4388cSHaoyuan Feng      val l1Hit = Bool()
123d0de7e4aSpeixiaokun      val ppn = UInt(ppnLen.W)
124d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
125d0de7e4aSpeixiaokun      val resp = new HptwResp() // used if hit
12683d93d53Speixiaokun      val bypassed = Bool()
127d0de7e4aSpeixiaokun    }
1286d5ddbceSLemover  })
1296d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
1305854c1edSLemover    val ptes = UInt(blockBits.W)
1317797f035SbugGenerator    val levelOH = new Bundle {
1327797f035SbugGenerator      // NOTE: levelOH has (Level+1) bits, each stands for page cache entries
1337797f035SbugGenerator      val sp = Bool()
1343ea4388cSHaoyuan Feng      val l0 = Bool()
1357797f035SbugGenerator      val l1 = Bool()
1363ea4388cSHaoyuan Feng      val l2 = Bool()
1373ea4388cSHaoyuan Feng      val l3 = if (EnableSv48) Some(Bool()) else None
1387797f035SbugGenerator      def apply(levelUInt: UInt, valid: Bool) = {
1393ea4388cSHaoyuan Feng        sp := GatedValidRegNext((levelUInt === 1.U || levelUInt === 2.U || levelUInt === 3.U) && valid, false.B)
1403ea4388cSHaoyuan Feng        l0 := GatedValidRegNext((levelUInt === 0.U) & valid, false.B)
1413ea4388cSHaoyuan Feng        l1 := GatedValidRegNext((levelUInt === 1.U) & valid, false.B)
1423ea4388cSHaoyuan Feng        l2 := GatedValidRegNext((levelUInt === 2.U) & valid, false.B)
1433ea4388cSHaoyuan Feng        l3.map(_ := GatedValidRegNext((levelUInt === 3.U) & valid, false.B))
1447797f035SbugGenerator      }
1457797f035SbugGenerator    }
1467797f035SbugGenerator    // duplicate level and sel_pte for each page caches, for better fanout
1477797f035SbugGenerator    val req_info_dup = Vec(3, new L2TlbInnerBundle())
1483ea4388cSHaoyuan Feng    val level_dup = Vec(3, UInt(log2Up(Level + 1).W))
1497797f035SbugGenerator    val sel_pte_dup = Vec(3, UInt(XLEN.W))
1506d5ddbceSLemover  }))
1517797f035SbugGenerator  val sfence_dup = Vec(4, Input(new SfenceBundle()))
1527797f035SbugGenerator  val csr_dup = Vec(3, Input(new TlbCsrBundle()))
1536d5ddbceSLemover}
1546d5ddbceSLemover
1551ca0e4f3SYinan Xuclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
1566d5ddbceSLemover  val io = IO(new PtwCacheIO)
1577196f5a2SLemover  val ecc = Code.fromString(l2tlbParams.ecc)
158abc4432bSHaoyuan Feng  val l1EntryType = new PTWEntriesWithEcc(ecc, num = PtwL1SectorSize, tagLen = PtwL1TagLen, level = 1, hasPerm = false, ReservedBits = l2tlbParams.l1ReservedBits)
159abc4432bSHaoyuan Feng  val l0EntryType = new PTWEntriesWithEcc(ecc, num = PtwL0SectorSize, tagLen = PtwL0TagLen, level = 0, hasPerm = true, ReservedBits = l2tlbParams.l0ReservedBits)
1607196f5a2SLemover
1616d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
1626d5ddbceSLemover
1637797f035SbugGenerator  val sfence_dup = io.sfence_dup
1646d5ddbceSLemover  val refill = io.refill.bits
1657797f035SbugGenerator  val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source))
1664ed5afbdSXiaokun-Pei  val refill_h = io.refill.bits.req_info_dup.map(a => Mux(a.s2xlate === allStage, onlyStage1, a.s2xlate))
167d0de7e4aSpeixiaokun  val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed || f._2.vsatp.changed || f._2.hgatp.changed)
1687797f035SbugGenerator  val flush = flush_dup(0)
1696d5ddbceSLemover
1706d5ddbceSLemover  // when refill, refuce to accept new req
1715854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
1723889e11eSLemover
1733889e11eSLemover  // handle hand signal and req_info
1746c4dcc2dSLemover  // TODO: replace with FlushableQueue
1756c4dcc2dSLemover  val stageReq = Wire(Decoupled(new PtwCacheReq()))         // enq stage & read page cache valid
1766c4dcc2dSLemover  val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp
1776c4dcc2dSLemover  val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc
1786c4dcc2dSLemover  val stageResp = Wire(Decoupled(new PtwCacheReq()))         // deq stage
1797797f035SbugGenerator
1807797f035SbugGenerator  val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush)      // catch ram data
1817797f035SbugGenerator  val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter
1827797f035SbugGenerator  val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool()))
1837797f035SbugGenerator  stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush))  // ecc flush
1847797f035SbugGenerator
1856c4dcc2dSLemover  stageReq <> io.req
1866c4dcc2dSLemover  PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad)
1877797f035SbugGenerator  InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle)
1886c4dcc2dSLemover  PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush)
1897797f035SbugGenerator  InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle)
1906c4dcc2dSLemover  PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush)
1916c4dcc2dSLemover  stageResp.ready := !stageResp.valid || io.resp.ready
1926d5ddbceSLemover
1933ea4388cSHaoyuan Feng  // l3: level 3 non-leaf pte
1943ea4388cSHaoyuan Feng  val l3 = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, new PtwEntry(tagLen = PtwL3TagLen)))) else None
1953ea4388cSHaoyuan Feng  val l3v = if (EnableSv48) Some(RegInit(0.U(l2tlbParams.l3Size.W))) else None
1963ea4388cSHaoyuan Feng  val l3g = if (EnableSv48) Some(Reg(UInt(l2tlbParams.l3Size.W))) else None
1973ea4388cSHaoyuan Feng  val l3asids = if (EnableSv48) Some(l3.get.map(_.asid)) else None
1983ea4388cSHaoyuan Feng  val l3vmids = if (EnableSv48) Some(l3.get.map(_.vmid)) else None
1993ea4388cSHaoyuan Feng  val l3h = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, UInt(2.W)))) else None
2006d5ddbceSLemover
2013ea4388cSHaoyuan Feng  // l2: level 2 non-leaf pte
2023ea4388cSHaoyuan Feng  val l2 = Reg(Vec(l2tlbParams.l2Size, new PtwEntry(tagLen = PtwL2TagLen)))
2033ea4388cSHaoyuan Feng  val l2v = RegInit(0.U(l2tlbParams.l2Size.W))
2043ea4388cSHaoyuan Feng  val l2g = Reg(UInt(l2tlbParams.l2Size.W))
2053ea4388cSHaoyuan Feng  val l2asids = l2.map(_.asid)
2063ea4388cSHaoyuan Feng  val l2vmids = l2.map(_.vmid)
2073ea4388cSHaoyuan Feng  val l2h = Reg(Vec(l2tlbParams.l2Size, UInt(2.W)))
2083ea4388cSHaoyuan Feng
2093ea4388cSHaoyuan Feng  // l1: level 1 non-leaf pte
210abc4432bSHaoyuan Feng  val l1 = Module(new SplittedSRAM(
2113ea4388cSHaoyuan Feng    l1EntryType,
2123ea4388cSHaoyuan Feng    set = l2tlbParams.l1nSets,
2133ea4388cSHaoyuan Feng    way = l2tlbParams.l1nWays,
214abc4432bSHaoyuan Feng    waySplit = 2,
215abc4432bSHaoyuan Feng    dataSplit = 4,
216abc4432bSHaoyuan Feng    singlePort = sramSinglePort,
217abc4432bSHaoyuan Feng    readMCP2 = false
2186d5ddbceSLemover  ))
2193ea4388cSHaoyuan Feng  val l1v = RegInit(0.U((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W))
2203ea4388cSHaoyuan Feng  val l1g = Reg(UInt((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W))
2213ea4388cSHaoyuan Feng  val l1h = Reg(Vec(l2tlbParams.l1nSets, Vec(l2tlbParams.l1nWays, UInt(2.W))))
2223ea4388cSHaoyuan Feng  def getl1vSet(vpn: UInt) = {
2233ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays))
2243ea4388cSHaoyuan Feng    val set = genPtwL1SetIdx(vpn)
2253ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l1nSets))
2263ea4388cSHaoyuan Feng    val l1vVec = l1v.asTypeOf(Vec(l2tlbParams.l1nSets, UInt(l2tlbParams.l1nWays.W)))
2273ea4388cSHaoyuan Feng    l1vVec(set)
2286d5ddbceSLemover  }
2293ea4388cSHaoyuan Feng  def getl1hSet(vpn: UInt) = {
2303ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays))
2313ea4388cSHaoyuan Feng    val set = genPtwL1SetIdx(vpn)
2323ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l1nSets))
2333ea4388cSHaoyuan Feng    l1h(set)
23445f497a4Shappy-lx  }
2356d5ddbceSLemover
2363ea4388cSHaoyuan Feng  // l0: level 0 leaf pte of 4KB pages
237abc4432bSHaoyuan Feng  val l0 = Module(new SplittedSRAM(
2383ea4388cSHaoyuan Feng    l0EntryType,
2393ea4388cSHaoyuan Feng    set = l2tlbParams.l0nSets,
2403ea4388cSHaoyuan Feng    way = l2tlbParams.l0nWays,
241abc4432bSHaoyuan Feng    waySplit = 4,
242abc4432bSHaoyuan Feng    dataSplit = 4,
243abc4432bSHaoyuan Feng    singlePort = sramSinglePort,
244abc4432bSHaoyuan Feng    readMCP2 = false
2456d5ddbceSLemover  ))
2463ea4388cSHaoyuan Feng  val l0v = RegInit(0.U((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W))
2473ea4388cSHaoyuan Feng  val l0g = Reg(UInt((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W))
2483ea4388cSHaoyuan Feng  val l0h = Reg(Vec(l2tlbParams.l0nSets, Vec(l2tlbParams.l0nWays, UInt(2.W))))
2493ea4388cSHaoyuan Feng  def getl0vSet(vpn: UInt) = {
2503ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays))
2513ea4388cSHaoyuan Feng    val set = genPtwL0SetIdx(vpn)
2523ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l0nSets))
2533ea4388cSHaoyuan Feng    val l0vVec = l0v.asTypeOf(Vec(l2tlbParams.l0nSets, UInt(l2tlbParams.l0nWays.W)))
2543ea4388cSHaoyuan Feng    l0vVec(set)
2556d5ddbceSLemover  }
2563ea4388cSHaoyuan Feng  def getl0hSet(vpn: UInt) = {
2573ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays))
2583ea4388cSHaoyuan Feng    val set = genPtwL0SetIdx(vpn)
2593ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l0nSets))
2603ea4388cSHaoyuan Feng    l0h(set)
26145f497a4Shappy-lx  }
2626d5ddbceSLemover
2633ea4388cSHaoyuan Feng  // sp: level 1/2/3 leaf pte of 512GB/1GB/2MB super pages
2645854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
2655854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
2665854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
2671dd3e32dSHaoyuan Feng  val spasids = sp.map(_.asid)
268d0de7e4aSpeixiaokun  val spvmids = sp.map(_.vmid)
269d61cd5eeSpeixiaokun  val sph = Reg(Vec(l2tlbParams.spSize, UInt(2.W)))
2706d5ddbceSLemover
2716d5ddbceSLemover  // Access Perf
2723ea4388cSHaoyuan Feng  val l3AccessPerf = if(EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None
2733ea4388cSHaoyuan Feng  val l2AccessPerf = Wire(Vec(l2tlbParams.l2Size, Bool()))
2743ea4388cSHaoyuan Feng  val l1AccessPerf = Wire(Vec(l2tlbParams.l1nWays, Bool()))
2753ea4388cSHaoyuan Feng  val l0AccessPerf = Wire(Vec(l2tlbParams.l0nWays, Bool()))
2765854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2773ea4388cSHaoyuan Feng  if (EnableSv48) l3AccessPerf.map(_.map(_ := false.B))
2786d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
2793ea4388cSHaoyuan Feng  l1AccessPerf.map(_ := false.B)
2803ea4388cSHaoyuan Feng  l0AccessPerf.map(_ := false.B)
2816d5ddbceSLemover  spAccessPerf.map(_ := false.B)
2826d5ddbceSLemover
2833889e11eSLemover
2841f4a7c0cSLemover
28582978df9Speixiaokun  def vpn_match(vpn1: UInt, vpn2: UInt, level: Int) = {
2863ea4388cSHaoyuan Feng    (vpn1(vpnLen-1, vpnnLen*level+3) === vpn2(vpnLen-1, vpnnLen*level+3))
2871f4a7c0cSLemover  }
2881f4a7c0cSLemover  // NOTE: not actually bypassed, just check if hit, re-access the page cache
289d0de7e4aSpeixiaokun  def refill_bypass(vpn: UInt, level: Int, h_search: UInt) = {
2906f508cb5Speixiaokun    val change_h = MuxLookup(h_search, noS2xlate)(Seq(
291980ddf4cSpeixiaokun      allStage -> onlyStage1,
292980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
293980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
294980ddf4cSpeixiaokun    ))
2954ed5afbdSXiaokun-Pei    val change_refill_h = MuxLookup(io.refill.bits.req_info_dup(0).s2xlate, noS2xlate)(Seq(
2964ed5afbdSXiaokun-Pei      allStage -> onlyStage1,
2974ed5afbdSXiaokun-Pei      onlyStage1 -> onlyStage1,
2984ed5afbdSXiaokun-Pei      onlyStage2 -> onlyStage2
2994ed5afbdSXiaokun-Pei    ))
300d0de7e4aSpeixiaokun    val refill_vpn = io.refill.bits.req_info_dup(0).vpn
3014ed5afbdSXiaokun-Pei    io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(refill_vpn, vpn, level) && change_h === change_refill_h
3021f4a7c0cSLemover  }
3031f4a7c0cSLemover
30482978df9Speixiaokun  val vpn_search = stageReq.bits.req_info.vpn
3056f508cb5Speixiaokun  val h_search = MuxLookup(stageReq.bits.req_info.s2xlate, noS2xlate)(Seq(
30609280d15Speixiaokun    allStage -> onlyStage1,
30709280d15Speixiaokun    onlyStage1 -> onlyStage1,
30809280d15Speixiaokun    onlyStage2 -> onlyStage2
30909280d15Speixiaokun  ))
3103ea4388cSHaoyuan Feng
3113ea4388cSHaoyuan Feng  // l3
3123ea4388cSHaoyuan Feng  val l3Hit = if(EnableSv48) Some(Wire(Bool())) else None
3133ea4388cSHaoyuan Feng  val l3HitPPN = if(EnableSv48) Some(Wire(UInt(ppnLen.W))) else None
314002c10a4SYanqin Li  val l3HitPbmt = if(EnableSv48) Some(Wire(UInt(ptePbmtLen.W))) else None
3153ea4388cSHaoyuan Feng  val l3Pre = if(EnableSv48) Some(Wire(Bool())) else None
3163ea4388cSHaoyuan Feng  val ptwl3replace = if(EnableSv48) Some(ReplacementPolicy.fromString(l2tlbParams.l3Replacer, l2tlbParams.l3Size)) else None
3173ea4388cSHaoyuan Feng  if (EnableSv48) {
3183ea4388cSHaoyuan Feng    val hitVecT = l3.get.zipWithIndex.map {
31997929664SXiaokun-Pei        case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)
3203ea4388cSHaoyuan Feng          && l3v.get(i) && h_search === l3h.get(i))
321d0de7e4aSpeixiaokun    }
3226c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
3231f4a7c0cSLemover
3243ea4388cSHaoyuan Feng    // stageDelay, but check for l3
3253ea4388cSHaoyuan Feng    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.ppn)), stageDelay_valid_1cycle)
326002c10a4SYanqin Li    val hitPbmt = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.pbmt)), stageDelay_valid_1cycle)
3273ea4388cSHaoyuan Feng    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.prefetch)), stageDelay_valid_1cycle)
3281f4a7c0cSLemover    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
3296d5ddbceSLemover
3303ea4388cSHaoyuan Feng    when (hit && stageDelay_valid_1cycle) { ptwl3replace.get.access(OHToUInt(hitVec)) }
3316d5ddbceSLemover
3323ea4388cSHaoyuan Feng    l3AccessPerf.get.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
3333ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l3Size) {
33497929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[l3] l3(${i.U}) ${l3.get(i)} hit:${l3.get(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n")
3356d5ddbceSLemover    }
3363ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l3] l3v:${Binary(l3v.get)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
3373ea4388cSHaoyuan Feng    XSDebug(stageDelay(0).valid, p"[l3] l3Hit:${hit} l3HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
3386d5ddbceSLemover
3393ea4388cSHaoyuan Feng    VecInit(hitVecT).suggestName(s"l3_hitVecT")
3403ea4388cSHaoyuan Feng    VecInit(hitVec).suggestName(s"l3_hitVec")
3413ea4388cSHaoyuan Feng
3423ea4388cSHaoyuan Feng    // synchronize with other entries with RegEnable
3433ea4388cSHaoyuan Feng    l3Hit.map(_ := RegEnable(hit, stageDelay(1).fire))
3443ea4388cSHaoyuan Feng    l3HitPPN.map(_ := RegEnable(hitPPN, stageDelay(1).fire))
345002c10a4SYanqin Li    l3HitPbmt.map(_ := RegEnable(hitPbmt, stageDelay(1).fire))
3463ea4388cSHaoyuan Feng    l3Pre.map(_ := RegEnable(hitPre, stageDelay(1).fire))
3473ea4388cSHaoyuan Feng  }
3483ea4388cSHaoyuan Feng
3493ea4388cSHaoyuan Feng  // l2
3503ea4388cSHaoyuan Feng  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer, l2tlbParams.l2Size)
351002c10a4SYanqin Li  val (l2Hit, l2HitPPN, l2HitPbmt, l2Pre) = {
3523ea4388cSHaoyuan Feng    val hitVecT = l2.zipWithIndex.map {
35397929664SXiaokun-Pei      case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)
3543ea4388cSHaoyuan Feng        && l2v(i) && h_search === l2h(i))
3553ea4388cSHaoyuan Feng    }
3563ea4388cSHaoyuan Feng    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
3573ea4388cSHaoyuan Feng
3583ea4388cSHaoyuan Feng    // stageDelay, but check for l2
3593ea4388cSHaoyuan Feng    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.ppn)), stageDelay_valid_1cycle)
360002c10a4SYanqin Li    val hitPbmt = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.pbmt)), stageDelay_valid_1cycle)
3613ea4388cSHaoyuan Feng    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.prefetch)), stageDelay_valid_1cycle)
3623ea4388cSHaoyuan Feng    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
3633ea4388cSHaoyuan Feng
3643ea4388cSHaoyuan Feng    when (hit && stageDelay_valid_1cycle) { ptwl2replace.access(OHToUInt(hitVec)) }
3653ea4388cSHaoyuan Feng
3663ea4388cSHaoyuan Feng    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
3673ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l2Size) {
36897929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[l2] l2(${i.U}) ${l2(i)} hit:${l2(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n")
3693ea4388cSHaoyuan Feng    }
3703ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l2] l2v:${Binary(l2v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
3713ea4388cSHaoyuan Feng    XSDebug(stageDelay(0).valid, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
3723ea4388cSHaoyuan Feng
3733ea4388cSHaoyuan Feng    VecInit(hitVecT).suggestName(s"l2_hitVecT")
3743ea4388cSHaoyuan Feng    VecInit(hitVec).suggestName(s"l2_hitVec")
3756d5ddbceSLemover
3766c4dcc2dSLemover    // synchronize with other entries with RegEnable
3776c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
3786c4dcc2dSLemover     RegEnable(hitPPN, stageDelay(1).fire),
379002c10a4SYanqin Li     RegEnable(hitPbmt, stageDelay(1).fire),
3806c4dcc2dSLemover     RegEnable(hitPre, stageDelay(1).fire))
3816d5ddbceSLemover  }
3826d5ddbceSLemover
3833ea4388cSHaoyuan Feng  // l1
3843ea4388cSHaoyuan Feng  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer,l2tlbParams.l1nWays,l2tlbParams.l1nSets)
385002c10a4SYanqin Li  val (l1Hit, l1HitPPN, l1HitPbmt, l1Pre, l1eccError) = {
3863ea4388cSHaoyuan Feng    val ridx = genPtwL1SetIdx(vpn_search)
3873ea4388cSHaoyuan Feng    l1.io.r.req.valid := stageReq.fire
3883ea4388cSHaoyuan Feng    l1.io.r.req.bits.apply(setIdx = ridx)
3893ea4388cSHaoyuan Feng    val vVec_req = getl1vSet(vpn_search)
3903ea4388cSHaoyuan Feng    val hVec_req = getl1hSet(vpn_search)
3916c4dcc2dSLemover
3926c4dcc2dSLemover    // delay one cycle after sram read
39382978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
3946f508cb5Speixiaokun    val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq(
395980ddf4cSpeixiaokun      allStage -> onlyStage1,
396980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
397980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
398980ddf4cSpeixiaokun    ))
3993ea4388cSHaoyuan Feng    val data_resp = DataHoldBypass(l1.io.r.resp.data, stageDelay_valid_1cycle)
4007797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
401d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
402d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
40397929664SXiaokun-Pei      wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid, io.csr_dup(1).vsatp.asid, io.csr_dup(1).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
4046c4dcc2dSLemover
4056c4dcc2dSLemover    // check hit and ecc
40682978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
4076c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
408935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
4096c4dcc2dSLemover
4107797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
4117196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
4127196f5a2SLemover    val hitWayData = hitWayEntry.entries
4136c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4143ea4388cSHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l1nWays).map(_.U(log2Up(l2tlbParams.l1nWays).W)))
415eef81af7SHaoyuan Feng    val eccError = WireInit(false.B)
416eef81af7SHaoyuan Feng    if (l2tlbParams.enablePTWECC) {
417eef81af7SHaoyuan Feng      eccError := hitWayEntry.decode()
418eef81af7SHaoyuan Feng    } else {
419eef81af7SHaoyuan Feng      eccError := false.B
420eef81af7SHaoyuan Feng    }
4217196f5a2SLemover
4223ea4388cSHaoyuan Feng    ridx.suggestName(s"l1_ridx")
4233ea4388cSHaoyuan Feng    ramDatas.suggestName(s"l1_ramDatas")
4243ea4388cSHaoyuan Feng    hitVec.suggestName(s"l1_hitVec")
4253ea4388cSHaoyuan Feng    hitWayData.suggestName(s"l1_hitWayData")
4263ea4388cSHaoyuan Feng    hitWay.suggestName(s"l1_hitWay")
4276d5ddbceSLemover
4283ea4388cSHaoyuan Feng    when (hit && stageCheck_valid_1cycle) { ptwl1replace.access(genPtwL1SetIdx(check_vpn), hitWay) }
4296d5ddbceSLemover
4303ea4388cSHaoyuan Feng    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
4313ea4388cSHaoyuan Feng    XSDebug(stageDelay_valid_1cycle, p"[l1] ridx:0x${Hexadecimal(ridx)}\n")
4323ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l1nWays) {
4333ea4388cSHaoyuan Feng      XSDebug(stageCheck_valid_1cycle, p"[l1] ramDatas(${i.U}) ${ramDatas(i)}  l1v:${vVec(i)}  hit:${hit}\n")
4346d5ddbceSLemover    }
4353ea4388cSHaoyuan Feng    XSDebug(stageCheck_valid_1cycle, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL1SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n")
4366d5ddbceSLemover
437002c10a4SYanqin Li    (hit, hitWayData.ppns(genPtwL1SectorIdx(check_vpn)), hitWayData.pbmts(genPtwL1SectorIdx(check_vpn)), hitWayData.prefetch, eccError)
4386d5ddbceSLemover  }
4396d5ddbceSLemover
440*b32e9518SHuijin Li  val l0_masked_clock = ClockGate(false.B, stageReq.fire | (!flush_dup(0) && refill.levelOH.l0), clock)
441*b32e9518SHuijin Li  val l1_masked_clock = ClockGate(false.B, stageReq.fire | (!flush_dup(1) && refill.levelOH.l1), clock)
442*b32e9518SHuijin Li  l0.clock := l0_masked_clock
443*b32e9518SHuijin Li  l1.clock := l1_masked_clock
4443ea4388cSHaoyuan Feng  // l0
4453ea4388cSHaoyuan Feng  val ptwl0replace = ReplacementPolicy.fromString(l2tlbParams.l0Replacer,l2tlbParams.l0nWays,l2tlbParams.l0nSets)
4463ea4388cSHaoyuan Feng  val (l0Hit, l0HitData, l0Pre, l0eccError) = {
4473ea4388cSHaoyuan Feng    val ridx = genPtwL0SetIdx(vpn_search)
4483ea4388cSHaoyuan Feng    l0.io.r.req.valid := stageReq.fire
4493ea4388cSHaoyuan Feng    l0.io.r.req.bits.apply(setIdx = ridx)
4503ea4388cSHaoyuan Feng    val vVec_req = getl0vSet(vpn_search)
4513ea4388cSHaoyuan Feng    val hVec_req = getl0hSet(vpn_search)
4526c4dcc2dSLemover
4536c4dcc2dSLemover    // delay one cycle after sram read
45482978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
4556f508cb5Speixiaokun    val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq(
456980ddf4cSpeixiaokun      allStage -> onlyStage1,
457980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
458980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
459980ddf4cSpeixiaokun    ))
4603ea4388cSHaoyuan Feng    val data_resp = DataHoldBypass(l0.io.r.resp.data, stageDelay_valid_1cycle)
4617797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
462d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
463d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
46497929664SXiaokun-Pei      wayData.entries.hit(delay_vpn, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
4656c4dcc2dSLemover
4666c4dcc2dSLemover    // check hit and ecc
46782978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
4686c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
469935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
4706c4dcc2dSLemover
4717797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
4727196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
4737196f5a2SLemover    val hitWayData = hitWayEntry.entries
4747196f5a2SLemover    val hitWayEcc = hitWayEntry.ecc
4756c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4763ea4388cSHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l0nWays).map(_.U(log2Up(l2tlbParams.l0nWays).W)))
477eef81af7SHaoyuan Feng    val eccError = WireInit(false.B)
478eef81af7SHaoyuan Feng    if (l2tlbParams.enablePTWECC) {
479eef81af7SHaoyuan Feng      eccError := hitWayEntry.decode()
480eef81af7SHaoyuan Feng    } else {
481eef81af7SHaoyuan Feng      eccError := false.B
482eef81af7SHaoyuan Feng    }
4836d5ddbceSLemover
4843ea4388cSHaoyuan Feng    when (hit && stageCheck_valid_1cycle) { ptwl0replace.access(genPtwL0SetIdx(check_vpn), hitWay) }
4857196f5a2SLemover
4863ea4388cSHaoyuan Feng    l0AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
4873ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l0] ridx:0x${Hexadecimal(ridx)}\n")
4883ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l0nWays) {
4893ea4388cSHaoyuan Feng      XSDebug(stageCheck_valid_1cycle, p"[l0] ramDatas(${i.U}) ${ramDatas(i)}  l0v:${vVec(i)}  hit:${hitVec(i)}\n")
4906d5ddbceSLemover    }
4913ea4388cSHaoyuan Feng    XSDebug(stageCheck_valid_1cycle, p"[l0] l0Hit:${hit} l0HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n")
4926d5ddbceSLemover
4933ea4388cSHaoyuan Feng    ridx.suggestName(s"l0_ridx")
4943ea4388cSHaoyuan Feng    ramDatas.suggestName(s"l0_ramDatas")
4953ea4388cSHaoyuan Feng    hitVec.suggestName(s"l0_hitVec")
4963ea4388cSHaoyuan Feng    hitWay.suggestName(s"l0_hitWay")
4976d5ddbceSLemover
4983889e11eSLemover    (hit, hitWayData, hitWayData.prefetch, eccError)
4996d5ddbceSLemover  }
5003ea4388cSHaoyuan Feng  val l0HitPPN = l0HitData.ppns
501002c10a4SYanqin Li  val l0HitPbmt = l0HitData.pbmts
5023ea4388cSHaoyuan Feng  val l0HitPerm = l0HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL0SectorSize, new PtePermBundle)))
503e0c1f271SHaoyuan Feng  val l0HitValid = VecInit(l0HitData.onlypf.map(!_))
5046d5ddbceSLemover
5056d5ddbceSLemover  // super page
5065854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
5078d8ac704SLemover  val (spHit, spHitData, spPre, spValid) = {
50897929664SXiaokun-Pei    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = h_search =/= noS2xlate) && spv(i) && (sph(i) === h_search) }
5096c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
5106d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
5116c4dcc2dSLemover    val hit = ParallelOR(hitVec)
5126d5ddbceSLemover
5136c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) }
5146d5ddbceSLemover
5156c4dcc2dSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle }
5165854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
51797929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = h_search =/= noS2xlate)} spv:${spv(i)}\n")
5186d5ddbceSLemover    }
5196c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
5206d5ddbceSLemover
5216d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
5226d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
5236d5ddbceSLemover
5246c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
5256c4dcc2dSLemover     RegEnable(hitData, stageDelay(1).fire),
5266c4dcc2dSLemover     RegEnable(hitData.prefetch, stageDelay(1).fire),
527935edac4STang Haojin     RegEnable(hitData.v, stageDelay(1).fire))
5286d5ddbceSLemover  }
5296d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
5306d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
5316d5ddbceSLemover
5326c4dcc2dSLemover  val check_res = Wire(new PageCacheRespBundle)
5333ea4388cSHaoyuan Feng  check_res.l3.map(_.apply(l3Hit.get, l3Pre.get, l3HitPPN.get))
534002c10a4SYanqin Li  check_res.l2.apply(l2Hit, l2Pre, l2HitPPN, l2HitPbmt)
535002c10a4SYanqin Li  check_res.l1.apply(l1Hit, l1Pre, l1HitPPN, l1HitPbmt, ecc = l1eccError)
536e0c1f271SHaoyuan Feng  check_res.l0.apply(l0Hit, l0Pre, l0HitPPN, l0HitPbmt, l0HitPerm, l0eccError, valid = l0HitValid)
537002c10a4SYanqin Li  check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitData.pbmt, spHitPerm, false.B, spHitLevel, spValid)
5386d5ddbceSLemover
5396c4dcc2dSLemover  val resp_res = Reg(new PageCacheRespBundle)
5406c4dcc2dSLemover  when (stageCheck(1).fire) { resp_res := check_res }
5413889e11eSLemover
5421f4a7c0cSLemover  // stageResp bypass
5433ea4388cSHaoyuan Feng  val bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool()))
5441f4a7c0cSLemover  bypassed.indices.foreach(i =>
5451f4a7c0cSLemover    bypassed(i) := stageResp.bits.bypassed(i) ||
5466967f5d5Speixiaokun      ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate),
5471f4a7c0cSLemover        OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid)
5481f4a7c0cSLemover  )
5491f4a7c0cSLemover
55083d93d53Speixiaokun  // stageResp bypass to hptw
5513ea4388cSHaoyuan Feng  val hptw_bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool()))
55283d93d53Speixiaokun  hptw_bypassed.indices.foreach(i =>
55383d93d53Speixiaokun    hptw_bypassed(i) := stageResp.bits.bypassed(i) ||
55483d93d53Speixiaokun      ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate),
55583d93d53Speixiaokun        io.resp.fire)
55683d93d53Speixiaokun  )
55783d93d53Speixiaokun
55830104977Speixiaokun  val isAllStage = stageResp.bits.req_info.s2xlate === allStage
559c0991f6aSpeixiaokun  val isOnlyStage2 = stageResp.bits.req_info.s2xlate === onlyStage2
5603ea4388cSHaoyuan Feng  val stage1Hit = (resp_res.l0.hit || resp_res.sp.hit) && isAllStage
561da605600Speixiaokun  val idx = stageResp.bits.req_info.vpn(2, 0)
5623ea4388cSHaoyuan Feng  val stage1Pf = !Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v)
5636c4dcc2dSLemover  io.resp.bits.req_info   := stageResp.bits.req_info
5646c4dcc2dSLemover  io.resp.bits.isFirst  := stageResp.bits.isFirst
5653ea4388cSHaoyuan Feng  io.resp.bits.hit      := (resp_res.l0.hit || resp_res.sp.hit) && (!isAllStage || isAllStage && stage1Pf)
5663ea4388cSHaoyuan Feng  if (EnableSv48) {
56726175c3fSHaoyuan Feng    io.resp.bits.bypassed := ((bypassed(0) && !resp_res.l0.hit) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit) || (bypassed(3) && !resp_res.l3.get.hit)) && !isAllStage
5683ea4388cSHaoyuan Feng  } else {
56926175c3fSHaoyuan Feng    io.resp.bits.bypassed := ((bypassed(0) && !resp_res.l0.hit) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit)) && !isAllStage
5703ea4388cSHaoyuan Feng  }
5713ea4388cSHaoyuan Feng  io.resp.bits.prefetch := resp_res.l0.pre && resp_res.l0.hit || resp_res.sp.pre && resp_res.sp.hit
5723ea4388cSHaoyuan Feng  io.resp.bits.toFsm.l3Hit.map(_ := resp_res.l3.get.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq)
573325f0a4eSpeixiaokun  io.resp.bits.toFsm.l2Hit := resp_res.l2.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq
5743ea4388cSHaoyuan Feng  io.resp.bits.toFsm.l1Hit := resp_res.l1.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq
5753ea4388cSHaoyuan Feng  io.resp.bits.toFsm.ppn   := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn))
576980ddf4cSpeixiaokun  io.resp.bits.toFsm.stage1Hit := stage1Hit
577d0de7e4aSpeixiaokun
578325f0a4eSpeixiaokun  io.resp.bits.isHptwReq := stageResp.bits.isHptwReq
5793ea4388cSHaoyuan Feng  if (EnableSv48) {
58026175c3fSHaoyuan Feng    io.resp.bits.toHptw.bypassed := ((hptw_bypassed(0) && !resp_res.l0.hit) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit) || (hptw_bypassed(3) && !resp_res.l3.get.hit)) && stageResp.bits.isHptwReq
5813ea4388cSHaoyuan Feng  } else {
58226175c3fSHaoyuan Feng    io.resp.bits.toHptw.bypassed := ((hptw_bypassed(0) && !resp_res.l0.hit) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit)) && stageResp.bits.isHptwReq
5833ea4388cSHaoyuan Feng  }
584d0de7e4aSpeixiaokun  io.resp.bits.toHptw.id := stageResp.bits.hptwId
5853ea4388cSHaoyuan Feng  io.resp.bits.toHptw.l3Hit.map(_ := resp_res.l3.get.hit && stageResp.bits.isHptwReq)
586325f0a4eSpeixiaokun  io.resp.bits.toHptw.l2Hit := resp_res.l2.hit && stageResp.bits.isHptwReq
5873ea4388cSHaoyuan Feng  io.resp.bits.toHptw.l1Hit := resp_res.l1.hit && stageResp.bits.isHptwReq
5883ea4388cSHaoyuan Feng  io.resp.bits.toHptw.ppn := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn))(ppnLen - 1, 0)
58982978df9Speixiaokun  io.resp.bits.toHptw.resp.entry.tag := stageResp.bits.req_info.vpn
590eb4bf3f2Speixiaokun  io.resp.bits.toHptw.resp.entry.asid := DontCare
59197929664SXiaokun-Pei  io.resp.bits.toHptw.resp.entry.vmid.map(_ := io.csr_dup(0).hgatp.vmid)
5923ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.level.map(_ := Mux(resp_res.l0.hit, 0.U, resp_res.sp.level))
593d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.prefetch := from_pre(stageResp.bits.req_info.source)
5943ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(idx), resp_res.sp.ppn)(ppnLen - 1, 0)
595002c10a4SYanqin Li  io.resp.bits.toHptw.resp.entry.pbmt := Mux(resp_res.l0.hit, resp_res.l0.pbmt(idx), resp_res.sp.pbmt)
5963ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(idx), resp_res.sp.perm))
5973ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.v := Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v)
598d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gpf := !io.resp.bits.toHptw.resp.entry.v
599e0c1f271SHaoyuan Feng  io.resp.bits.toHptw.resp.gaf := false.B
600d0de7e4aSpeixiaokun
6016979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.tag := stageResp.bits.req_info.vpn(vpnLen - 1, 3))
6026979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.asid := Mux(stageResp.bits.req_info.hasS2xlate(), io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid)) // DontCare
60397929664SXiaokun-Pei  io.resp.bits.stage1.entry.map(_.vmid.map(_ := io.csr_dup(0).hgatp.vmid))
6043ea4388cSHaoyuan Feng  if (EnableSv48) {
6053ea4388cSHaoyuan Feng    io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U,
6063ea4388cSHaoyuan Feng      Mux(resp_res.sp.hit, resp_res.sp.level,
6073ea4388cSHaoyuan Feng        Mux(resp_res.l1.hit, 1.U,
6083ea4388cSHaoyuan Feng          Mux(resp_res.l2.hit, 2.U, 3.U))))))
6093ea4388cSHaoyuan Feng  } else {
6103ea4388cSHaoyuan Feng    io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U,
6113ea4388cSHaoyuan Feng      Mux(resp_res.sp.hit, resp_res.sp.level,
6123ea4388cSHaoyuan Feng        Mux(resp_res.l1.hit, 1.U, 2.U)))))
6133ea4388cSHaoyuan Feng  }
6146979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source))
61563632028SHaoyuan Feng  for (i <- 0 until tlbcontiguous) {
6163ea4388cSHaoyuan Feng    if (EnableSv48) {
6173ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth),
6183ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth),
6193ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth),
6203ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth),
6213ea4388cSHaoyuan Feng              resp_res.l3.get.ppn(gvpnLen - 1, sectortlbwidth)))))
6223ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0),
6233ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0),
6243ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0),
6253ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.ppn(sectortlbwidth - 1, 0),
6263ea4388cSHaoyuan Feng              resp_res.l3.get.ppn(sectortlbwidth - 1, 0)))))
6273ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i),
6283ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.v,
6293ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.v,
6303ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.v,
6313ea4388cSHaoyuan Feng              resp_res.l3.get.v))))
6323ea4388cSHaoyuan Feng    } else {
6333ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth),
6343ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth),
6353ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth),
6363ea4388cSHaoyuan Feng            resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth))))
6373ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0),
6383ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0),
6393ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0),
6403ea4388cSHaoyuan Feng            resp_res.l2.ppn(sectortlbwidth - 1, 0))))
6413ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i),
6423ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.v,
6433ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.v,
6443ea4388cSHaoyuan Feng            resp_res.l2.v)))
6453ea4388cSHaoyuan Feng    }
646002c10a4SYanqin Li    io.resp.bits.stage1.entry(i).pbmt := Mux(resp_res.l0.hit, resp_res.l0.pbmt(i),
647002c10a4SYanqin Li      Mux(resp_res.sp.hit, resp_res.sp.pbmt,
648002c10a4SYanqin Li        Mux(resp_res.l1.hit, resp_res.l1.pbmt,
649002c10a4SYanqin Li          resp_res.l2.pbmt)))
65097929664SXiaokun-Pei    io.resp.bits.stage1.entry(i).perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(i),  Mux(resp_res.sp.hit, resp_res.sp.perm, 0.U.asTypeOf(new PtePermBundle))))
6516979864eSXiaokun-Pei    io.resp.bits.stage1.entry(i).pf := !io.resp.bits.stage1.entry(i).v
652e0c1f271SHaoyuan Feng    io.resp.bits.stage1.entry(i).af := false.B
65363632028SHaoyuan Feng  }
654da605600Speixiaokun  io.resp.bits.stage1.pteidx := UIntToOH(idx).asBools
6553ea4388cSHaoyuan Feng  io.resp.bits.stage1.not_super := Mux(resp_res.l0.hit, true.B, false.B)
6566962b4ffSHaoyuan Feng  io.resp.bits.stage1.not_merge := false.B
6576c4dcc2dSLemover  io.resp.valid := stageResp.valid
6583ea4388cSHaoyuan Feng  XSError(stageResp.valid && resp_res.l0.hit && resp_res.sp.hit, "normal page and super page both hit")
6596d5ddbceSLemover
6606d5ddbceSLemover  // refill Perf
6613ea4388cSHaoyuan Feng  val l3RefillPerf = if (EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None
6623ea4388cSHaoyuan Feng  val l2RefillPerf = Wire(Vec(l2tlbParams.l2Size, Bool()))
6633ea4388cSHaoyuan Feng  val l1RefillPerf = Wire(Vec(l2tlbParams.l1nWays, Bool()))
6643ea4388cSHaoyuan Feng  val l0RefillPerf = Wire(Vec(l2tlbParams.l0nWays, Bool()))
6655854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
6663ea4388cSHaoyuan Feng  l3RefillPerf.map(_.map(_ := false.B))
6676d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
6683ea4388cSHaoyuan Feng  l1RefillPerf.map(_ := false.B)
6693ea4388cSHaoyuan Feng  l0RefillPerf.map(_ := false.B)
6706d5ddbceSLemover  spRefillPerf.map(_ := false.B)
6716d5ddbceSLemover
6726d5ddbceSLemover  // refill
6733ea4388cSHaoyuan Feng  l1.io.w.req <> DontCare
6743ea4388cSHaoyuan Feng  l0.io.w.req <> DontCare
6753ea4388cSHaoyuan Feng  l1.io.w.req.valid := false.B
6763ea4388cSHaoyuan Feng  l0.io.w.req.valid := false.B
6776d5ddbceSLemover
6786d5ddbceSLemover  val memRdata = refill.ptes
6795854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
6807797f035SbugGenerator  val memSelData = io.refill.bits.sel_pte_dup
6817797f035SbugGenerator  val memPte = memSelData.map(a => a.asTypeOf(new PteBundle))
682dd286b6aSYanqin Li  val mPBMTE = io.csr.mPBMTE
683dd286b6aSYanqin Li  val hPBMTE = io.csr.hPBMTE
684dd286b6aSYanqin Li  val pbmte = Mux(refill.req_info_dup(0).s2xlate === onlyStage1 || refill.req_info_dup(0).s2xlate === allStage, hPBMTE, mPBMTE)
685b848eea5SLemover
6866d5ddbceSLemover  // TODO: handle sfenceLatch outsize
6873ea4388cSHaoyuan Feng  if (EnableSv48) {
688dd286b6aSYanqin Li    when (
6896962b4ffSHaoyuan Feng      !flush_dup(2) &&
6906962b4ffSHaoyuan Feng      refill.levelOH.l3.get &&
6916962b4ffSHaoyuan Feng      !memPte(2).isLeaf() &&
692e0c1f271SHaoyuan Feng      memPte(2).canRefill(refill.level_dup(2), refill.req_info_dup(2).s2xlate, pbmte, io.csr_dup(2).vsatp.mode)
693dd286b6aSYanqin Li    ) {
6943ea4388cSHaoyuan Feng      val refillIdx = replaceWrapper(l3v.get, ptwl3replace.get.way)
6953ea4388cSHaoyuan Feng      refillIdx.suggestName(s"Ptwl3RefillIdx")
6966d5ddbceSLemover      val rfOH = UIntToOH(refillIdx)
6973ea4388cSHaoyuan Feng      l3.get(refillIdx).refill(
6983ea4388cSHaoyuan Feng        refill.req_info_dup(2).vpn,
6993ea4388cSHaoyuan Feng        Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
70097929664SXiaokun-Pei        io.csr_dup(2).hgatp.vmid,
7013ea4388cSHaoyuan Feng        memSelData(2),
7023ea4388cSHaoyuan Feng        3.U,
7033ea4388cSHaoyuan Feng        refill_prefetch_dup(2)
70445f497a4Shappy-lx      )
7053ea4388cSHaoyuan Feng      ptwl2replace.access(refillIdx)
7063ea4388cSHaoyuan Feng      l3v.get := l3v.get | rfOH
7073ea4388cSHaoyuan Feng      l3g.get := (l3g.get & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U)
7083ea4388cSHaoyuan Feng      l3h.get(refillIdx) := refill_h(2)
7096d5ddbceSLemover
7103ea4388cSHaoyuan Feng      for (i <- 0 until l2tlbParams.l3Size) {
7113ea4388cSHaoyuan Feng        l3RefillPerf.get(i) := i.U === refillIdx
7126d5ddbceSLemover      }
7136d5ddbceSLemover
7143ea4388cSHaoyuan Feng      XSDebug(p"[l3 refill] refillIdx:${refillIdx} refillEntry:${l3.get(refillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n")
7153ea4388cSHaoyuan Feng      XSDebug(p"[l3 refill] l3v:${Binary(l3v.get)}->${Binary(l3v.get | rfOH)} l3g:${Binary(l3g.get)}->${Binary((l3g.get & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U))}\n")
7166d5ddbceSLemover
7173ea4388cSHaoyuan Feng      refillIdx.suggestName(s"l3_refillIdx")
7183ea4388cSHaoyuan Feng      rfOH.suggestName(s"l3_rfOH")
7193ea4388cSHaoyuan Feng    }
7206d5ddbceSLemover  }
7216d5ddbceSLemover
7226962b4ffSHaoyuan Feng  // L2 refill
723dd286b6aSYanqin Li  when (
7246962b4ffSHaoyuan Feng    !flush_dup(2) &&
7256962b4ffSHaoyuan Feng    refill.levelOH.l2 &&
7266962b4ffSHaoyuan Feng    !memPte(2).isLeaf() &&
727e0c1f271SHaoyuan Feng    memPte(2).canRefill(refill.level_dup(2), refill.req_info_dup(2).s2xlate, pbmte, io.csr_dup(2).vsatp.mode)
728dd286b6aSYanqin Li  ) {
7293ea4388cSHaoyuan Feng    val refillIdx = replaceWrapper(l2v, ptwl2replace.way)
7303ea4388cSHaoyuan Feng    refillIdx.suggestName(s"Ptwl2RefillIdx")
7313ea4388cSHaoyuan Feng    val rfOH = UIntToOH(refillIdx)
7323ea4388cSHaoyuan Feng    l2(refillIdx).refill(
7333ea4388cSHaoyuan Feng      refill.req_info_dup(2).vpn,
7343ea4388cSHaoyuan Feng      Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
73597929664SXiaokun-Pei      io.csr_dup(2).hgatp.vmid,
7363ea4388cSHaoyuan Feng      memSelData(2),
7373ea4388cSHaoyuan Feng      2.U,
7383ea4388cSHaoyuan Feng      refill_prefetch_dup(2)
7393ea4388cSHaoyuan Feng    )
7403ea4388cSHaoyuan Feng    ptwl2replace.access(refillIdx)
7413ea4388cSHaoyuan Feng    l2v := l2v | rfOH
7423ea4388cSHaoyuan Feng    l2g := (l2g & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U)
7433ea4388cSHaoyuan Feng    l2h(refillIdx) := refill_h(2)
7443ea4388cSHaoyuan Feng
7453ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l2Size) {
7463ea4388cSHaoyuan Feng      l2RefillPerf(i) := i.U === refillIdx
7473ea4388cSHaoyuan Feng    }
7483ea4388cSHaoyuan Feng
7493ea4388cSHaoyuan Feng    XSDebug(p"[l2 refill] refillIdx:${refillIdx} refillEntry:${l2(refillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n")
7503ea4388cSHaoyuan Feng    XSDebug(p"[l2 refill] l2v:${Binary(l2v)}->${Binary(l2v | rfOH)} l2g:${Binary(l2g)}->${Binary((l2g & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U))}\n")
7513ea4388cSHaoyuan Feng
7523ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l2_refillIdx")
7533ea4388cSHaoyuan Feng    rfOH.suggestName(s"l2_rfOH")
7543ea4388cSHaoyuan Feng  }
7553ea4388cSHaoyuan Feng
7566962b4ffSHaoyuan Feng  // L1 refill
757e0c1f271SHaoyuan Feng  when (!flush_dup(1) && refill.levelOH.l1) {
7583ea4388cSHaoyuan Feng    val refillIdx = genPtwL1SetIdx(refill.req_info_dup(1).vpn)
7593ea4388cSHaoyuan Feng    val victimWay = replaceWrapper(getl1vSet(refill.req_info_dup(1).vpn), ptwl1replace.way(refillIdx))
7606d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
7616d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
7623ea4388cSHaoyuan Feng    val wdata = Wire(l1EntryType)
7633889e11eSLemover    wdata.gen(
76482978df9Speixiaokun      vpn = refill.req_info_dup(1).vpn,
765cca17e78Speixiaokun      asid = Mux(refill.req_info_dup(1).s2xlate =/= noS2xlate, io.csr_dup(1).vsatp.asid, io.csr_dup(1).satp.asid),
76697929664SXiaokun-Pei      vmid = io.csr_dup(1).hgatp.vmid,
76745f497a4Shappy-lx      data = memRdata,
76845f497a4Shappy-lx      levelUInt = 1.U,
7694ed5afbdSXiaokun-Pei      refill_prefetch_dup(1),
770dd286b6aSYanqin Li      refill.req_info_dup(1).s2xlate,
771e0c1f271SHaoyuan Feng      pbmte,
772e0c1f271SHaoyuan Feng      io.csr_dup(1).vsatp.mode
77345f497a4Shappy-lx    )
7743ea4388cSHaoyuan Feng    l1.io.w.apply(
7756d5ddbceSLemover      valid = true.B,
7766d5ddbceSLemover      setIdx = refillIdx,
7777196f5a2SLemover      data = wdata,
7786d5ddbceSLemover      waymask = victimWayOH
7796d5ddbceSLemover    )
7803ea4388cSHaoyuan Feng    ptwl1replace.access(refillIdx, victimWay)
7813ea4388cSHaoyuan Feng    l1v := l1v | rfvOH
7823ea4388cSHaoyuan Feng    l1g := l1g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
7833ea4388cSHaoyuan Feng    l1h(refillIdx)(victimWay) := refill_h(1)
7846d5ddbceSLemover
7853ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l1nWays) {
7863ea4388cSHaoyuan Feng      l1RefillPerf(i) := i.U === victimWay
7876d5ddbceSLemover    }
7886d5ddbceSLemover
7893ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
7903ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] refilldata:0x${wdata}\n")
7913ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] l1v:${Binary(l1v)} -> ${Binary(l1v | rfvOH)}\n")
7923ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] l1g:${Binary(l1g)} -> ${Binary(l1g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
7936d5ddbceSLemover
7943ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l1_refillIdx")
7953ea4388cSHaoyuan Feng    victimWay.suggestName(s"l1_victimWay")
7963ea4388cSHaoyuan Feng    victimWayOH.suggestName(s"l1_victimWayOH")
7973ea4388cSHaoyuan Feng    rfvOH.suggestName(s"l1_rfvOH")
7986d5ddbceSLemover  }
7996d5ddbceSLemover
8006962b4ffSHaoyuan Feng  // L0 refill
801e0c1f271SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.l0) {
8023ea4388cSHaoyuan Feng    val refillIdx = genPtwL0SetIdx(refill.req_info_dup(0).vpn)
8033ea4388cSHaoyuan Feng    val victimWay = replaceWrapper(getl0vSet(refill.req_info_dup(0).vpn), ptwl0replace.way(refillIdx))
8046d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
8056d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
8063ea4388cSHaoyuan Feng    val wdata = Wire(l0EntryType)
8073889e11eSLemover    wdata.gen(
8083ea4388cSHaoyuan Feng      vpn =  refill.req_info_dup(0).vpn,
8093ea4388cSHaoyuan Feng      asid = Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
81097929664SXiaokun-Pei      vmid = io.csr_dup(0).hgatp.vmid,
81145f497a4Shappy-lx      data = memRdata,
8123ea4388cSHaoyuan Feng      levelUInt = 0.U,
8133ea4388cSHaoyuan Feng      refill_prefetch_dup(0),
814dd286b6aSYanqin Li      refill.req_info_dup(0).s2xlate,
815e0c1f271SHaoyuan Feng      pbmte,
816e0c1f271SHaoyuan Feng      io.csr_dup(0).vsatp.mode
81745f497a4Shappy-lx    )
8183ea4388cSHaoyuan Feng    l0.io.w.apply(
8196d5ddbceSLemover      valid = true.B,
8206d5ddbceSLemover      setIdx = refillIdx,
8217196f5a2SLemover      data = wdata,
8226d5ddbceSLemover      waymask = victimWayOH
8236d5ddbceSLemover    )
8243ea4388cSHaoyuan Feng    ptwl0replace.access(refillIdx, victimWay)
8253ea4388cSHaoyuan Feng    l0v := l0v | rfvOH
8263ea4388cSHaoyuan Feng    l0g := l0g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
8273ea4388cSHaoyuan Feng    l0h(refillIdx)(victimWay) := refill_h(0)
8286d5ddbceSLemover
8293ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l0nWays) {
8303ea4388cSHaoyuan Feng      l0RefillPerf(i) := i.U === victimWay
8316d5ddbceSLemover    }
8326d5ddbceSLemover
8333ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
8343ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] refilldata:0x${wdata}\n")
8353ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] l0v:${Binary(l0v)} -> ${Binary(l0v | rfvOH)}\n")
8363ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] l0g:${Binary(l0g)} -> ${Binary(l0g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
8376d5ddbceSLemover
8383ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l0_refillIdx")
8393ea4388cSHaoyuan Feng    victimWay.suggestName(s"l0_victimWay")
8403ea4388cSHaoyuan Feng    victimWayOH.suggestName(s"l0_victimWayOH")
8413ea4388cSHaoyuan Feng    rfvOH.suggestName(s"l0_rfvOH")
8426d5ddbceSLemover  }
8437797f035SbugGenerator
8448d8ac704SLemover
8458d8ac704SLemover  // misc entries: super & invalid
846dd286b6aSYanqin Li  when (
8476962b4ffSHaoyuan Feng    !flush_dup(0) &&
8486962b4ffSHaoyuan Feng    refill.levelOH.sp &&
849e0c1f271SHaoyuan Feng    ((memPte(0).isLeaf() && memPte(0).canRefill(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte, io.csr_dup(0).vsatp.mode)) ||
850e0c1f271SHaoyuan Feng    memPte(0).onlyPf(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte))
851dd286b6aSYanqin Li  ) {
8525854c1edSLemover    val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
8536d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
85445f497a4Shappy-lx    sp(refillIdx).refill(
8557797f035SbugGenerator      refill.req_info_dup(0).vpn,
856b188e334Speixiaokun      Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
85797929664SXiaokun-Pei      io.csr_dup(0).hgatp.vmid,
8587797f035SbugGenerator      memSelData(0),
8593ea4388cSHaoyuan Feng      refill.level_dup(0),
8607797f035SbugGenerator      refill_prefetch_dup(0),
861e0c1f271SHaoyuan Feng      !memPte(0).onlyPf(refill.level_dup(0), refill.req_info_dup(0).s2xlate, pbmte)
86245f497a4Shappy-lx    )
8636d5ddbceSLemover    spreplace.access(refillIdx)
8646d5ddbceSLemover    spv := spv | rfOH
8657797f035SbugGenerator    spg := spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U)
8664ed5afbdSXiaokun-Pei    sph(refillIdx) := refill_h(0)
8676d5ddbceSLemover
8685854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
8696d5ddbceSLemover      spRefillPerf(i) := i.U === refillIdx
8706d5ddbceSLemover    }
8716d5ddbceSLemover
872b188e334Speixiaokun    XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n")
8737797f035SbugGenerator    XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
8746d5ddbceSLemover
8756d5ddbceSLemover    refillIdx.suggestName(s"sp_refillIdx")
8766d5ddbceSLemover    rfOH.suggestName(s"sp_rfOH")
8776d5ddbceSLemover  }
8786d5ddbceSLemover
8793ea4388cSHaoyuan Feng  val l1eccFlush = resp_res.l1.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l1eccError, init = false.B)
8803ea4388cSHaoyuan Feng  val l0eccFlush = resp_res.l0.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l0eccError, init = false.B)
8816c4dcc2dSLemover  val eccVpn = stageResp.bits.req_info.vpn
8827196f5a2SLemover
8833ea4388cSHaoyuan Feng  XSError(l1eccFlush, "l2tlb.cache.l1 ecc error. Should not happen at sim stage")
8843ea4388cSHaoyuan Feng  XSError(l0eccFlush, "l2tlb.cache.l0 ecc error. Should not happen at sim stage")
8853ea4388cSHaoyuan Feng  when (l1eccFlush) {
8863ea4388cSHaoyuan Feng    val flushSetIdxOH = UIntToOH(genPtwL1SetIdx(eccVpn))
8873ea4388cSHaoyuan Feng    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l1nWays, a.asUInt) }).asUInt
8883ea4388cSHaoyuan Feng    l1v := l1v & ~flushMask
8893ea4388cSHaoyuan Feng    l1g := l1g & ~flushMask
8907196f5a2SLemover  }
8917196f5a2SLemover
8923ea4388cSHaoyuan Feng  when (l0eccFlush) {
8933ea4388cSHaoyuan Feng    val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(eccVpn))
8943ea4388cSHaoyuan Feng    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt
8953ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask
8963ea4388cSHaoyuan Feng    l0g := l0g & ~flushMask
8977196f5a2SLemover  }
8987196f5a2SLemover
8993ea4388cSHaoyuan Feng  // sfence for l0
9003ea4388cSHaoyuan Feng  val sfence_valid_l0 = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
9013ea4388cSHaoyuan Feng  when (sfence_valid_l0) {
9023ea4388cSHaoyuan Feng    val l0hhit = VecInit(l0h.flatMap(_.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate})).asUInt
9033ea4388cSHaoyuan Feng    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
9043ea4388cSHaoyuan Feng    when (sfence_dup(0).bits.rs1/*va*/) {
9053ea4388cSHaoyuan Feng      when (sfence_dup(0).bits.rs2) {
9067797f035SbugGenerator        // all va && all asid
9073ea4388cSHaoyuan Feng        l0v := l0v & ~l0hhit
9087797f035SbugGenerator      } .otherwise {
9097797f035SbugGenerator        // all va && specific asid except global
9103ea4388cSHaoyuan Feng        l0v := l0v & (l0g | ~l0hhit)
9117797f035SbugGenerator      }
9127797f035SbugGenerator    } .otherwise {
9133ea4388cSHaoyuan Feng      // val flushMask = UIntToOH(genTlbl1Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
9143ea4388cSHaoyuan Feng      val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(sfence_vpn))
9153ea4388cSHaoyuan Feng      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l0nWays, _.asUInt))).asUInt
9163ea4388cSHaoyuan Feng      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt
9177797f035SbugGenerator      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
9187797f035SbugGenerator      flushMask.suggestName(s"sfence_nrs1_flushMask")
9197797f035SbugGenerator
9203ea4388cSHaoyuan Feng      when (sfence_dup(0).bits.rs2) {
9217797f035SbugGenerator        // specific leaf of addr && all asid
9223ea4388cSHaoyuan Feng        l0v := l0v & ~flushMask & ~l0hhit
9237797f035SbugGenerator      } .otherwise {
9247797f035SbugGenerator        // specific leaf of addr && specific asid
9253ea4388cSHaoyuan Feng        l0v := l0v & (~flushMask | l0g | ~l0hhit)
9267797f035SbugGenerator      }
9277797f035SbugGenerator    }
9287797f035SbugGenerator  }
9297797f035SbugGenerator
9303ea4388cSHaoyuan Feng  // hfencev, simple implementation for l0
9313ea4388cSHaoyuan Feng  val hfencev_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hv
9323ea4388cSHaoyuan Feng  when(hfencev_valid_l0) {
9333ea4388cSHaoyuan Feng    val flushMask = VecInit(l0h.flatMap(_.map(_  === onlyStage1))).asUInt
9343ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask // all VS-stage l0 pte
935d0de7e4aSpeixiaokun  }
936d0de7e4aSpeixiaokun
9373ea4388cSHaoyuan Feng  // hfenceg, simple implementation for l0
9383ea4388cSHaoyuan Feng  val hfenceg_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hg
9393ea4388cSHaoyuan Feng  when(hfenceg_valid_l0) {
9403ea4388cSHaoyuan Feng    val flushMask = VecInit(l0h.flatMap(_.map(_ === onlyStage2))).asUInt
9413ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask // all G-stage l0 pte
942d0de7e4aSpeixiaokun  }
943d0de7e4aSpeixiaokun
9443ea4388cSHaoyuan Feng  val l2asidhit = VecInit(l2asids.map(_ === sfence_dup(2).bits.id)).asUInt
945d0de7e4aSpeixiaokun  val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.id)).asUInt
946d0de7e4aSpeixiaokun  val sfence_valid = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
947d0de7e4aSpeixiaokun  when (sfence_valid) {
94897929664SXiaokun-Pei    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
94997929664SXiaokun-Pei    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt
9503ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
951e5da58f0Speixiaokun    val sphhit = VecInit(sph.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate}).asUInt
9523ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map{a => io.csr_dup(1).priv.virt && a === onlyStage1 || !io.csr_dup(1).priv.virt && a === noS2xlate})).asUInt
9537797f035SbugGenerator    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
9547797f035SbugGenerator
9557797f035SbugGenerator    when (sfence_dup(0).bits.rs1/*va*/) {
9567797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
9576d5ddbceSLemover        // all va && all asid
9583ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
9593ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)
960447c794eSpeixiaokun        spv := spv & ~(sphhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt)
9616d5ddbceSLemover      } .otherwise {
9626d5ddbceSLemover        // all va && specific asid except global
9633ea4388cSHaoyuan Feng        l1v := l1v & (l1g | ~l1hhit)
9643ea4388cSHaoyuan Feng        l2v := l2v & ~(~l2g & l2hhit & l2asidhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)
9655f64f303Speixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt)
9666d5ddbceSLemover      }
9676d5ddbceSLemover    } .otherwise {
9687797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
9696d5ddbceSLemover        // specific leaf of addr && all asid
97097929664SXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = io.csr_dup(0).priv.virt))).asUInt)
9716d5ddbceSLemover      } .otherwise {
9726d5ddbceSLemover        // specific leaf of addr && specific asid
97397929664SXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = io.csr_dup(0).priv.virt))).asUInt)
974d0de7e4aSpeixiaokun      }
975d0de7e4aSpeixiaokun    }
976d0de7e4aSpeixiaokun  }
977d0de7e4aSpeixiaokun
978d0de7e4aSpeixiaokun  val hfencev_valid = sfence_dup(0).valid && sfence_dup(0).bits.hv
979d0de7e4aSpeixiaokun  when (hfencev_valid) {
98097929664SXiaokun-Pei    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
98197929664SXiaokun-Pei    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt
9823ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map(_ === onlyStage1)).asUInt
983cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage1)).asUInt
9843ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage1))).asUInt
985d0de7e4aSpeixiaokun    val hfencev_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
986d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
987d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
9883ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
9893ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & l2vmidhit)
990447c794eSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
991d0de7e4aSpeixiaokun      }.otherwise {
9923ea4388cSHaoyuan Feng        l1v := l1v & (l1g | ~l1hhit)
9933ea4388cSHaoyuan Feng        l2v := l2v & ~(~l2g & l2hhit & l2asidhit & l2vmidhit)
994d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & spvmidhit)
995d0de7e4aSpeixiaokun      }
996d0de7e4aSpeixiaokun    }.otherwise {
997d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
99897929664SXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = true.B))).asUInt)
999d0de7e4aSpeixiaokun      }.otherwise {
100097929664SXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = true.B))).asUInt)
1001d0de7e4aSpeixiaokun      }
1002d0de7e4aSpeixiaokun    }
1003d0de7e4aSpeixiaokun  }
1004d0de7e4aSpeixiaokun
1005d0de7e4aSpeixiaokun
1006d0de7e4aSpeixiaokun  val hfenceg_valid = sfence_dup(0).valid && sfence_dup(0).bits.hg
1007d0de7e4aSpeixiaokun  when(hfenceg_valid) {
10083ea4388cSHaoyuan Feng    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt
1009cca17e78Speixiaokun    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === sfence_dup(0).bits.id)).asUInt
10103ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map(_ === onlyStage2)).asUInt
1011cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage2)).asUInt
10123ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage2))).asUInt
1013887df0f4Speixiaokun    val hfenceg_gvpn = (sfence_dup(0).bits.addr << 2)(sfence_dup(0).bits.addr.getWidth - 1, offLen)
1014d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
1015d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
1016d0de7e4aSpeixiaokun        l1v := l1v & ~l1hhit
10173ea4388cSHaoyuan Feng        l2v := l2v & ~l2hhit
1018d0de7e4aSpeixiaokun        spv := spv & ~sphhit
1019d0de7e4aSpeixiaokun      }.otherwise {
10203ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
10213ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & l2vmidhit)
1022d0de7e4aSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
1023d0de7e4aSpeixiaokun      }
1024d0de7e4aSpeixiaokun    }.otherwise {
1025d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
10268fe4f15fSXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = false.B))).asUInt)
1027d0de7e4aSpeixiaokun      }.otherwise {
10288fe4f15fSXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = true.B))).asUInt)
10296d5ddbceSLemover      }
10306d5ddbceSLemover    }
10316d5ddbceSLemover  }
10326d5ddbceSLemover
10333ea4388cSHaoyuan Feng  if (EnableSv48) {
10343ea4388cSHaoyuan Feng    val l3asidhit = VecInit(l3asids.get.map(_ === sfence_dup(2).bits.id)).asUInt
103597929664SXiaokun-Pei    val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
10363ea4388cSHaoyuan Feng    val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
10373ea4388cSHaoyuan Feng
10383ea4388cSHaoyuan Feng    when (sfence_valid) {
103997929664SXiaokun-Pei      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
10403ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
10413ea4388cSHaoyuan Feng      val sfence_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen)
10423ea4388cSHaoyuan Feng
10433ea4388cSHaoyuan Feng      when (sfence_dup(2).bits.rs1/*va*/) {
10443ea4388cSHaoyuan Feng        when (sfence_dup(2).bits.rs2) {
10453ea4388cSHaoyuan Feng          // all va && all asid
10463ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt))
10473ea4388cSHaoyuan Feng        } .otherwise {
10483ea4388cSHaoyuan Feng          // all va && specific asid except global
10493ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt))
10503ea4388cSHaoyuan Feng        }
10513ea4388cSHaoyuan Feng      }
10523ea4388cSHaoyuan Feng    }
10533ea4388cSHaoyuan Feng
10543ea4388cSHaoyuan Feng    when (hfencev_valid) {
105597929664SXiaokun-Pei      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
10563ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map(_ === onlyStage1)).asUInt
10573ea4388cSHaoyuan Feng      val hfencev_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen)
10583ea4388cSHaoyuan Feng      when(sfence_dup(2).bits.rs1) {
10593ea4388cSHaoyuan Feng        when(sfence_dup(2).bits.rs2) {
10603ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit))
10613ea4388cSHaoyuan Feng        }.otherwise {
10623ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & l3vmidhit))
10633ea4388cSHaoyuan Feng        }
10643ea4388cSHaoyuan Feng      }
10653ea4388cSHaoyuan Feng    }
10663ea4388cSHaoyuan Feng
10673ea4388cSHaoyuan Feng    when (hfenceg_valid) {
10683ea4388cSHaoyuan Feng      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt
10693ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map(_ === onlyStage2)).asUInt
10703ea4388cSHaoyuan Feng      val hfenceg_gvpn = (sfence_dup(2).bits.addr << 2)(sfence_dup(2).bits.addr.getWidth - 1, offLen)
10713ea4388cSHaoyuan Feng      when(sfence_dup(2).bits.rs1) {
10723ea4388cSHaoyuan Feng        when(sfence_dup(2).bits.rs2) {
10733ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~l3hhit)
10743ea4388cSHaoyuan Feng        }.otherwise {
10753ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit))
10763ea4388cSHaoyuan Feng        }
10773ea4388cSHaoyuan Feng      }
10783ea4388cSHaoyuan Feng    }
10793ea4388cSHaoyuan Feng  }
10803ea4388cSHaoyuan Feng
10817797f035SbugGenerator  def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = {
10822c86e165SZhangZifei    in.ready := !in.valid || out.ready
10832c86e165SZhangZifei    out.valid := in.valid
10842c86e165SZhangZifei    out.bits := in.bits
10851f4a7c0cSLemover    out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) =>
10867797f035SbugGenerator      val bypassed_reg = Reg(Bool())
1087d0de7e4aSpeixiaokun      val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i, in.bits.req_info.s2xlate) && io.refill.valid
10887797f035SbugGenerator      when (inFire) { bypassed_reg := bypassed_wire }
10897797f035SbugGenerator      .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire }
10907797f035SbugGenerator
10917797f035SbugGenerator      b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire))
10921f4a7c0cSLemover    }
10932c86e165SZhangZifei  }
10942c86e165SZhangZifei
10956d5ddbceSLemover  // Perf Count
10963ea4388cSHaoyuan Feng  val resp_l0 = resp_res.l0.hit
10976c4dcc2dSLemover  val resp_sp = resp_res.sp.hit
10983ea4388cSHaoyuan Feng  val resp_l3_pre = if (EnableSv48) Some(resp_res.l3.get.pre) else None
10996c4dcc2dSLemover  val resp_l2_pre = resp_res.l2.pre
11003ea4388cSHaoyuan Feng  val resp_l1_pre = resp_res.l1.pre
11013ea4388cSHaoyuan Feng  val resp_l0_pre = resp_res.l0.pre
11026c4dcc2dSLemover  val resp_sp_pre = resp_res.sp.pre
1103935edac4STang Haojin  val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire
1104bc063562SLemover  XSPerfAccumulate("access", base_valid_access_0)
11053ea4388cSHaoyuan Feng  if (EnableSv48) {
11063ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit", base_valid_access_0 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11073ea4388cSHaoyuan Feng  }
11083ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11093ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11103ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit", base_valid_access_0 && resp_l0)
1111bc063562SLemover  XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp)
1112bc063562SLemover  XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit)
1113bc063562SLemover
11143ea4388cSHaoyuan Feng  if (EnableSv48) {
11153ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11163ea4388cSHaoyuan Feng  }
11173ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11183ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11193ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_pre", base_valid_access_0 && resp_l0_pre && resp_l0)
1120bc063562SLemover  XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp)
11213ea4388cSHaoyuan Feng  XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1122bc063562SLemover
1123935edac4STang Haojin  val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire
1124bc063562SLemover  XSPerfAccumulate("pre_access", base_valid_access_1)
11253ea4388cSHaoyuan Feng  if (EnableSv48) {
11263ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11273ea4388cSHaoyuan Feng  }
11283ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11293ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11303ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit", base_valid_access_1 && resp_l0)
1131bc063562SLemover  XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp)
1132bc063562SLemover  XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit)
1133bc063562SLemover
11343ea4388cSHaoyuan Feng  if (EnableSv48) {
11353ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11363ea4388cSHaoyuan Feng  }
11373ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11383ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11393ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_pre", base_valid_access_1 && resp_l0_pre && resp_l0)
1140bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp)
11413ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1142bc063562SLemover
1143935edac4STang Haojin  val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire
1144bc063562SLemover  XSPerfAccumulate("access_first", base_valid_access_2)
11453ea4388cSHaoyuan Feng  if (EnableSv48) {
11463ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11473ea4388cSHaoyuan Feng  }
11483ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11493ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11503ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_first", base_valid_access_2 && resp_l0)
1151bc063562SLemover  XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp)
1152bc063562SLemover  XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit)
1153bc063562SLemover
11543ea4388cSHaoyuan Feng  if (EnableSv48) {
11553ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11563ea4388cSHaoyuan Feng  }
11573ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11583ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11593ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_pre_first", base_valid_access_2 && resp_l0_pre && resp_l0)
1160bc063562SLemover  XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp)
11613ea4388cSHaoyuan Feng  XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1162bc063562SLemover
1163935edac4STang Haojin  val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire
1164bc063562SLemover  XSPerfAccumulate("pre_access_first", base_valid_access_3)
11653ea4388cSHaoyuan Feng  if (EnableSv48) {
11663ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11673ea4388cSHaoyuan Feng  }
11683ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11693ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11703ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_first", base_valid_access_3 && resp_l0)
1171bc063562SLemover  XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp)
1172bc063562SLemover  XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit)
1173bc063562SLemover
11743ea4388cSHaoyuan Feng  if (EnableSv48) {
11753ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11763ea4388cSHaoyuan Feng  }
11773ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11783ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11793ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_pre_first", base_valid_access_3 && resp_l0_pre && resp_l0)
1180bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp)
11813ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1182bc063562SLemover
11836d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
11846d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
11853ea4388cSHaoyuan Feng  if (EnableSv48) {
11863ea4388cSHaoyuan Feng    l3AccessPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3AccessIndex${i}", l) }
11873ea4388cSHaoyuan Feng  }
11883ea4388cSHaoyuan Feng  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2AccessIndex${i}", l) }
11893ea4388cSHaoyuan Feng  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1AccessIndex${i}", l) }
11903ea4388cSHaoyuan Feng  l0AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0AccessIndex${i}", l) }
11916d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
11923ea4388cSHaoyuan Feng  if (EnableSv48) {
11933ea4388cSHaoyuan Feng    l3RefillPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3RefillIndex${i}", l) }
11943ea4388cSHaoyuan Feng  }
11953ea4388cSHaoyuan Feng  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2RefillIndex${i}", l) }
11963ea4388cSHaoyuan Feng  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1RefillIndex${i}", l) }
11973ea4388cSHaoyuan Feng  l0RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0RefillIndex${i}", l) }
11986d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
11996d5ddbceSLemover
12003ea4388cSHaoyuan Feng  if (EnableSv48) {
12013ea4388cSHaoyuan Feng    XSPerfAccumulate("l3Refill", Cat(l3RefillPerf.get).orR)
12023ea4388cSHaoyuan Feng  }
1203bc063562SLemover  XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR)
12043ea4388cSHaoyuan Feng  XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR)
12053ea4388cSHaoyuan Feng  XSPerfAccumulate("l0Refill", Cat(l0RefillPerf).orR)
1206bc063562SLemover  XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR)
12073ea4388cSHaoyuan Feng  if (EnableSv48) {
12083ea4388cSHaoyuan Feng    XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf.get).orR && refill_prefetch_dup(0))
12093ea4388cSHaoyuan Feng  }
12107797f035SbugGenerator  XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0))
12113ea4388cSHaoyuan Feng  XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0))
12123ea4388cSHaoyuan Feng  XSPerfAccumulate("l0Refill_pre", Cat(l0RefillPerf).orR && refill_prefetch_dup(0))
12137797f035SbugGenerator  XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0))
1214bc063562SLemover
12156d5ddbceSLemover  // debug
12167797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n")
12173ea4388cSHaoyuan Feng  if (EnableSv48) {
12183ea4388cSHaoyuan Feng    XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v.get)}\n")
12193ea4388cSHaoyuan Feng  }
12207797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n")
12213ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n")
12223ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l0v:${Binary(l0v)}\n")
12233ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l0g:${Binary(l0g)}\n")
12247797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n")
12257797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n")
12263ea4388cSHaoyuan Feng  if (EnableSv48) {
12273ea4388cSHaoyuan Feng    XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v.get)}\n")
12283ea4388cSHaoyuan Feng  }
12297797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n")
12303ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n")
12313ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0v:${Binary(l0v)}\n")
12323ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0g:${Binary(l0g)}\n")
12337797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n")
1234cd365d4cSrvcoresjw
1235cd365d4cSrvcoresjw  val perfEvents = Seq(
123656be8e20SYinan Xu    ("access           ", base_valid_access_0             ),
1237cd365d4cSrvcoresjw    ("l2_hit           ", l2Hit                           ),
12383ea4388cSHaoyuan Feng    ("l1_hit           ", l1Hit                           ),
12393ea4388cSHaoyuan Feng    ("l0_hit           ", l0Hit                           ),
1240cd365d4cSrvcoresjw    ("sp_hit           ", spHit                           ),
12413ea4388cSHaoyuan Feng    ("pte_hit          ", l0Hit || spHit                  ),
1242cd365d4cSrvcoresjw    ("rwHarzad         ",  io.req.valid && !io.req.ready  ),
1243cd365d4cSrvcoresjw    ("out_blocked      ",  io.resp.valid && !io.resp.ready),
1244cd365d4cSrvcoresjw  )
12451ca0e4f3SYinan Xu  generatePerfEvent()
12466d5ddbceSLemover}
1247