xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision 8891a219bbc84f568e1d134854d8d5ed86d6d560)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
19*8891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
286d5ddbceSLemover
296d5ddbceSLemover/* ptw cache caches the page table of all the three layers
306d5ddbceSLemover * ptw cache resp at next cycle
316d5ddbceSLemover * the cache should not be blocked
326d5ddbceSLemover * when miss queue if full, just block req outside
336d5ddbceSLemover */
343889e11eSLemover
353889e11eSLemoverclass PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle {
363889e11eSLemover  val hit = Bool()
373889e11eSLemover  val pre = Bool()
383889e11eSLemover  val ppn = UInt(ppnLen.W)
393889e11eSLemover  val perm = new PtePermBundle()
403889e11eSLemover  val ecc = Bool()
413889e11eSLemover  val level = UInt(2.W)
428d8ac704SLemover  val v = Bool()
433889e11eSLemover
443889e11eSLemover  def apply(hit: Bool, pre: Bool, ppn: UInt, perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()),
458d8ac704SLemover            ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B) {
463889e11eSLemover    this.hit := hit && !ecc
473889e11eSLemover    this.pre := pre
483889e11eSLemover    this.ppn := ppn
493889e11eSLemover    this.perm := perm
503889e11eSLemover    this.ecc := ecc && hit
513889e11eSLemover    this.level := level
528d8ac704SLemover    this.v := valid
533889e11eSLemover  }
543889e11eSLemover}
553889e11eSLemover
5663632028SHaoyuan Fengclass PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle {
5763632028SHaoyuan Feng  assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
5863632028SHaoyuan Feng  val hit = Bool()
5963632028SHaoyuan Feng  val pre = Bool()
6063632028SHaoyuan Feng  val ppn = Vec(tlbcontiguous, UInt(ppnLen.W))
6163632028SHaoyuan Feng  val perm = Vec(tlbcontiguous, new PtePermBundle())
6263632028SHaoyuan Feng  val ecc = Bool()
6363632028SHaoyuan Feng  val level = UInt(2.W)
6463632028SHaoyuan Feng  val v = Vec(tlbcontiguous, Bool())
6563632028SHaoyuan Feng
6663632028SHaoyuan Feng  def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())),
6763632028SHaoyuan Feng            ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B)) {
6863632028SHaoyuan Feng    this.hit := hit && !ecc
6963632028SHaoyuan Feng    this.pre := pre
7063632028SHaoyuan Feng    this.ppn := ppn
7163632028SHaoyuan Feng    this.perm := perm
7263632028SHaoyuan Feng    this.ecc := ecc && hit
7363632028SHaoyuan Feng    this.level := level
7463632028SHaoyuan Feng    this.v := valid
7563632028SHaoyuan Feng  }
7663632028SHaoyuan Feng}
7763632028SHaoyuan Feng
783889e11eSLemoverclass PageCacheRespBundle(implicit p: Parameters) extends PtwBundle {
793889e11eSLemover  val l1 = new PageCachePerPespBundle
803889e11eSLemover  val l2 = new PageCachePerPespBundle
8163632028SHaoyuan Feng  val l3 = new PageCacheMergePespBundle
823889e11eSLemover  val sp = new PageCachePerPespBundle
833889e11eSLemover}
843889e11eSLemover
853889e11eSLemoverclass PtwCacheReq(implicit p: Parameters) extends PtwBundle {
863889e11eSLemover  val req_info = new L2TlbInnerBundle()
873889e11eSLemover  val isFirst = Bool()
881f4a7c0cSLemover  val bypassed = Vec(3, Bool())
893889e11eSLemover}
903889e11eSLemover
913889e11eSLemoverclass PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
923889e11eSLemover  val req = Flipped(DecoupledIO(new PtwCacheReq()))
936d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
9445f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
9594133605SLemover    val isFirst = Bool()
966d5ddbceSLemover    val hit = Bool()
97bc063562SLemover    val prefetch = Bool() // is the entry fetched by prefetch
981f4a7c0cSLemover    val bypassed = Bool()
996d5ddbceSLemover    val toFsm = new Bundle {
1006d5ddbceSLemover      val l1Hit = Bool()
1016d5ddbceSLemover      val l2Hit = Bool()
1026d5ddbceSLemover      val ppn = UInt(ppnLen.W)
1036d5ddbceSLemover    }
10463632028SHaoyuan Feng    val toTlb = new PtwMergeResp()
1056d5ddbceSLemover  })
1066d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
1075854c1edSLemover    val ptes = UInt(blockBits.W)
1087797f035SbugGenerator    val levelOH = new Bundle {
1097797f035SbugGenerator      // NOTE: levelOH has (Level+1) bits, each stands for page cache entries
1107797f035SbugGenerator      val sp = Bool()
1117797f035SbugGenerator      val l3 = Bool()
1127797f035SbugGenerator      val l2 = Bool()
1137797f035SbugGenerator      val l1 = Bool()
1147797f035SbugGenerator      def apply(levelUInt: UInt, valid: Bool) = {
1157797f035SbugGenerator        sp := RegNext((levelUInt === 0.U || levelUInt === 1.U) && valid, false.B)
1167797f035SbugGenerator        l3 := RegNext((levelUInt === 2.U) & valid, false.B)
1177797f035SbugGenerator        l2 := RegNext((levelUInt === 1.U) & valid, false.B)
1187797f035SbugGenerator        l1 := RegNext((levelUInt === 0.U) & valid, false.B)
1197797f035SbugGenerator      }
1207797f035SbugGenerator    }
1217797f035SbugGenerator    // duplicate level and sel_pte for each page caches, for better fanout
1227797f035SbugGenerator    val req_info_dup = Vec(3, new L2TlbInnerBundle())
1237797f035SbugGenerator    val level_dup = Vec(3, UInt(log2Up(Level).W))
1247797f035SbugGenerator    val sel_pte_dup = Vec(3, UInt(XLEN.W))
1256d5ddbceSLemover  }))
1267797f035SbugGenerator  val sfence_dup = Vec(4, Input(new SfenceBundle()))
1277797f035SbugGenerator  val csr_dup = Vec(3, Input(new TlbCsrBundle()))
1286d5ddbceSLemover}
1296d5ddbceSLemover
1301ca0e4f3SYinan Xuclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
1316d5ddbceSLemover  val io = IO(new PtwCacheIO)
1326d5ddbceSLemover
1337196f5a2SLemover  val ecc = Code.fromString(l2tlbParams.ecc)
1347196f5a2SLemover  val l2EntryType = new PTWEntriesWithEcc(ecc, num = PtwL2SectorSize, tagLen = PtwL2TagLen, level = 1, hasPerm = false)
1357196f5a2SLemover  val l3EntryType = new PTWEntriesWithEcc(ecc, num = PtwL3SectorSize, tagLen = PtwL3TagLen, level = 2, hasPerm = true)
1367196f5a2SLemover
1376d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
1386d5ddbceSLemover
1397797f035SbugGenerator  val sfence_dup = io.sfence_dup
1406d5ddbceSLemover  val refill = io.refill.bits
1417797f035SbugGenerator  val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source))
1427797f035SbugGenerator  val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed)
1437797f035SbugGenerator  val flush = flush_dup(0)
1446d5ddbceSLemover
1456d5ddbceSLemover  // when refill, refuce to accept new req
1465854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
1473889e11eSLemover
1483889e11eSLemover  // handle hand signal and req_info
1496c4dcc2dSLemover  // TODO: replace with FlushableQueue
1506c4dcc2dSLemover  val stageReq = Wire(Decoupled(new PtwCacheReq()))         // enq stage & read page cache valid
1516c4dcc2dSLemover  val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp
1526c4dcc2dSLemover  val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc
1536c4dcc2dSLemover  val stageResp = Wire(Decoupled(new PtwCacheReq()))         // deq stage
1547797f035SbugGenerator
1557797f035SbugGenerator  val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush)      // catch ram data
1567797f035SbugGenerator  val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter
1577797f035SbugGenerator  val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool()))
1587797f035SbugGenerator  stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush))  // ecc flush
1597797f035SbugGenerator
1606c4dcc2dSLemover  stageReq <> io.req
1616c4dcc2dSLemover  PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad)
1627797f035SbugGenerator  InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle)
1636c4dcc2dSLemover  PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush)
1647797f035SbugGenerator  InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle)
1656c4dcc2dSLemover  PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush)
1666c4dcc2dSLemover  stageResp.ready := !stageResp.valid || io.resp.ready
1676d5ddbceSLemover
1686d5ddbceSLemover  // l1: level 0 non-leaf pte
1695854c1edSLemover  val l1 = Reg(Vec(l2tlbParams.l1Size, new PtwEntry(tagLen = PtwL1TagLen)))
1705854c1edSLemover  val l1v = RegInit(0.U(l2tlbParams.l1Size.W))
1715854c1edSLemover  val l1g = Reg(UInt(l2tlbParams.l1Size.W))
1721dd3e32dSHaoyuan Feng  val l1asids = l1.map(_.asid)
1736d5ddbceSLemover
1746d5ddbceSLemover  // l2: level 1 non-leaf pte
1756d5ddbceSLemover  val l2 = Module(new SRAMTemplate(
1767196f5a2SLemover    l2EntryType,
1775854c1edSLemover    set = l2tlbParams.l2nSets,
1785854c1edSLemover    way = l2tlbParams.l2nWays,
1795854c1edSLemover    singlePort = sramSinglePort
1806d5ddbceSLemover  ))
1815854c1edSLemover  val l2v = RegInit(0.U((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
1825854c1edSLemover  val l2g = Reg(UInt((l2tlbParams.l2nSets * l2tlbParams.l2nWays).W))
18345f497a4Shappy-lx  val l2asids = Reg(Vec(l2tlbParams.l2nSets, Vec(l2tlbParams.l2nWays, UInt(AsidLength.W))))
1846d5ddbceSLemover  def getl2vSet(vpn: UInt) = {
1855854c1edSLemover    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
1866d5ddbceSLemover    val set = genPtwL2SetIdx(vpn)
1875854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
1885854c1edSLemover    val l2vVec = l2v.asTypeOf(Vec(l2tlbParams.l2nSets, UInt(l2tlbParams.l2nWays.W)))
1896d5ddbceSLemover    l2vVec(set)
1906d5ddbceSLemover  }
19145f497a4Shappy-lx  def getl2asidSet(vpn: UInt) = {
19245f497a4Shappy-lx    require(log2Up(l2tlbParams.l2nWays) == log2Down(l2tlbParams.l2nWays))
19345f497a4Shappy-lx    val set = genPtwL2SetIdx(vpn)
19445f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l2nSets))
19545f497a4Shappy-lx    l2asids(set)
19645f497a4Shappy-lx  }
1976d5ddbceSLemover
1986d5ddbceSLemover  // l3: level 2 leaf pte of 4KB pages
1996d5ddbceSLemover  val l3 = Module(new SRAMTemplate(
2007196f5a2SLemover    l3EntryType,
2015854c1edSLemover    set = l2tlbParams.l3nSets,
2025854c1edSLemover    way = l2tlbParams.l3nWays,
2035854c1edSLemover    singlePort = sramSinglePort
2046d5ddbceSLemover  ))
2055854c1edSLemover  val l3v = RegInit(0.U((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
2065854c1edSLemover  val l3g = Reg(UInt((l2tlbParams.l3nSets * l2tlbParams.l3nWays).W))
20745f497a4Shappy-lx  val l3asids = Reg(Vec(l2tlbParams.l3nSets, Vec(l2tlbParams.l3nWays, UInt(AsidLength.W))))
2086d5ddbceSLemover  def getl3vSet(vpn: UInt) = {
2095854c1edSLemover    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
2106d5ddbceSLemover    val set = genPtwL3SetIdx(vpn)
2115854c1edSLemover    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
2125854c1edSLemover    val l3vVec = l3v.asTypeOf(Vec(l2tlbParams.l3nSets, UInt(l2tlbParams.l3nWays.W)))
2136d5ddbceSLemover    l3vVec(set)
2146d5ddbceSLemover  }
21545f497a4Shappy-lx  def getl3asidSet(vpn: UInt) = {
21645f497a4Shappy-lx    require(log2Up(l2tlbParams.l3nWays) == log2Down(l2tlbParams.l3nWays))
21745f497a4Shappy-lx    val set = genPtwL3SetIdx(vpn)
21845f497a4Shappy-lx    require(set.getWidth == log2Up(l2tlbParams.l3nSets))
21945f497a4Shappy-lx    l3asids(set)
22045f497a4Shappy-lx  }
2216d5ddbceSLemover
2226d5ddbceSLemover  // sp: level 0/1 leaf pte of 1GB/2MB super pages
2235854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
2245854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
2255854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
2261dd3e32dSHaoyuan Feng  val spasids = sp.map(_.asid)
2276d5ddbceSLemover
2286d5ddbceSLemover  // Access Perf
2295854c1edSLemover  val l1AccessPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
2305854c1edSLemover  val l2AccessPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
2315854c1edSLemover  val l3AccessPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
2325854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2336d5ddbceSLemover  l1AccessPerf.map(_ := false.B)
2346d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
2356d5ddbceSLemover  l3AccessPerf.map(_ := false.B)
2366d5ddbceSLemover  spAccessPerf.map(_ := false.B)
2376d5ddbceSLemover
2383889e11eSLemover
2391f4a7c0cSLemover
2401f4a7c0cSLemover  def vpn_match(vpn1: UInt, vpn2: UInt, level: Int) = {
2411f4a7c0cSLemover    vpn1(vpnnLen*3-1, vpnnLen*(2-level)+3) === vpn2(vpnnLen*3-1, vpnnLen*(2-level)+3)
2421f4a7c0cSLemover  }
2431f4a7c0cSLemover  // NOTE: not actually bypassed, just check if hit, re-access the page cache
2441f4a7c0cSLemover  def refill_bypass(vpn: UInt, level: Int) = {
245935edac4STang Haojin    io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(io.refill.bits.req_info_dup(0).vpn, vpn, level)
2461f4a7c0cSLemover  }
2471f4a7c0cSLemover
2486d5ddbceSLemover  // l1
2495854c1edSLemover  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer, l2tlbParams.l1Size)
250bc063562SLemover  val (l1Hit, l1HitPPN, l1Pre) = {
2517797f035SbugGenerator    val hitVecT = l1.zipWithIndex.map { case (e, i) => e.hit(stageReq.bits.req_info.vpn, io.csr_dup(0).satp.asid) && l1v(i) }
2526c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
2531f4a7c0cSLemover
2541f4a7c0cSLemover    // stageDelay, but check for l1
2559c503409SLemover    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.ppn)), stageDelay_valid_1cycle)
2569c503409SLemover    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l1.map(_.prefetch)), stageDelay_valid_1cycle)
2571f4a7c0cSLemover    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
2586d5ddbceSLemover
2596c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { ptwl1replace.access(OHToUInt(hitVec)) }
2606d5ddbceSLemover
2616c4dcc2dSLemover    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
2625854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
2637797f035SbugGenerator      XSDebug(stageReq.fire, p"[l1] l1(${i.U}) ${l1(i)} hit:${l1(i).hit(stageReq.bits.req_info.vpn, io.csr_dup(0).satp.asid)}\n")
2646d5ddbceSLemover    }
2656c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l1] l1v:${Binary(l1v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
2666c4dcc2dSLemover    XSDebug(stageDelay(0).valid, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
2676d5ddbceSLemover
2686d5ddbceSLemover    VecInit(hitVecT).suggestName(s"l1_hitVecT")
2696d5ddbceSLemover    VecInit(hitVec).suggestName(s"l1_hitVec")
2706d5ddbceSLemover
2716c4dcc2dSLemover    // synchronize with other entries with RegEnable
2726c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
2736c4dcc2dSLemover     RegEnable(hitPPN, stageDelay(1).fire),
2746c4dcc2dSLemover     RegEnable(hitPre, stageDelay(1).fire))
2756d5ddbceSLemover  }
2766d5ddbceSLemover
2776d5ddbceSLemover  // l2
2785854c1edSLemover  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer,l2tlbParams.l2nWays,l2tlbParams.l2nSets)
279bc063562SLemover  val (l2Hit, l2HitPPN, l2Pre, l2eccError) = {
2806c4dcc2dSLemover    val ridx = genPtwL2SetIdx(stageReq.bits.req_info.vpn)
2816c4dcc2dSLemover    l2.io.r.req.valid := stageReq.fire
2826d5ddbceSLemover    l2.io.r.req.bits.apply(setIdx = ridx)
2837797f035SbugGenerator    val vVec_req = getl2vSet(stageReq.bits.req_info.vpn)
2846c4dcc2dSLemover
2856c4dcc2dSLemover    // delay one cycle after sram read
2867797f035SbugGenerator    val delay_vpn = stageDelay(0).bits.req_info.vpn
2876c4dcc2dSLemover    val data_resp = DataHoldBypass(l2.io.r.resp.data, stageDelay_valid_1cycle)
2887797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
2897797f035SbugGenerator    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).map { case (wayData, v) =>
2907797f035SbugGenerator      wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid) && v })
2916c4dcc2dSLemover
2926c4dcc2dSLemover    // check hit and ecc
2936c4dcc2dSLemover    val check_vpn = stageCheck(0).bits.req_info.vpn
2946c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
295935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
2966c4dcc2dSLemover
2977797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
2987196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
2997196f5a2SLemover    val hitWayData = hitWayEntry.entries
3006c4dcc2dSLemover    val hit = ParallelOR(hitVec)
301f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l2nWays).map(_.U(log2Up(l2tlbParams.l2nWays).W)))
3023889e11eSLemover    val eccError = hitWayEntry.decode()
3037196f5a2SLemover
3046d5ddbceSLemover    ridx.suggestName(s"l2_ridx")
3056d5ddbceSLemover    ramDatas.suggestName(s"l2_ramDatas")
3066d5ddbceSLemover    hitVec.suggestName(s"l2_hitVec")
3076d5ddbceSLemover    hitWayData.suggestName(s"l2_hitWayData")
3086d5ddbceSLemover    hitWay.suggestName(s"l2_hitWay")
3096d5ddbceSLemover
3106c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl2replace.access(genPtwL2SetIdx(check_vpn), hitWay) }
3116d5ddbceSLemover
3126c4dcc2dSLemover    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3136c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[l2] ridx:0x${Hexadecimal(ridx)}\n")
3145854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
3156c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l2] ramDatas(${i.U}) ${ramDatas(i)}  l2v:${vVec(i)}  hit:${hit}\n")
3166d5ddbceSLemover    }
3176c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL2SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n")
3186d5ddbceSLemover
3196c4dcc2dSLemover    (hit, hitWayData.ppns(genPtwL2SectorIdx(check_vpn)), hitWayData.prefetch, eccError)
3206d5ddbceSLemover  }
3216d5ddbceSLemover
3226d5ddbceSLemover  // l3
3235854c1edSLemover  val ptwl3replace = ReplacementPolicy.fromString(l2tlbParams.l3Replacer,l2tlbParams.l3nWays,l2tlbParams.l3nSets)
324bc063562SLemover  val (l3Hit, l3HitData, l3Pre, l3eccError) = {
3256c4dcc2dSLemover    val ridx = genPtwL3SetIdx(stageReq.bits.req_info.vpn)
3266c4dcc2dSLemover    l3.io.r.req.valid := stageReq.fire
3276d5ddbceSLemover    l3.io.r.req.bits.apply(setIdx = ridx)
3287797f035SbugGenerator    val vVec_req = getl3vSet(stageReq.bits.req_info.vpn)
3296c4dcc2dSLemover
3306c4dcc2dSLemover    // delay one cycle after sram read
3317797f035SbugGenerator    val delay_vpn = stageDelay(0).bits.req_info.vpn
3326c4dcc2dSLemover    val data_resp = DataHoldBypass(l3.io.r.resp.data, stageDelay_valid_1cycle)
3337797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
3347797f035SbugGenerator    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).map { case (wayData, v) =>
3357797f035SbugGenerator      wayData.entries.hit(delay_vpn, io.csr_dup(2).satp.asid) && v })
3366c4dcc2dSLemover
3376c4dcc2dSLemover    // check hit and ecc
3386c4dcc2dSLemover    val check_vpn = stageCheck(0).bits.req_info.vpn
3396c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
340935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3416c4dcc2dSLemover
3427797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3437196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3447196f5a2SLemover    val hitWayData = hitWayEntry.entries
3457196f5a2SLemover    val hitWayEcc = hitWayEntry.ecc
3466c4dcc2dSLemover    val hit = ParallelOR(hitVec)
347f3034303SHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l3nWays).map(_.U(log2Up(l2tlbParams.l3nWays).W)))
3483889e11eSLemover    val eccError = hitWayEntry.decode()
3496d5ddbceSLemover
3506c4dcc2dSLemover    when (hit && stageCheck_valid_1cycle) { ptwl3replace.access(genPtwL3SetIdx(check_vpn), hitWay) }
3517196f5a2SLemover
3526c4dcc2dSLemover    l3AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
3536c4dcc2dSLemover    XSDebug(stageReq.fire, p"[l3] ridx:0x${Hexadecimal(ridx)}\n")
3545854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
3556c4dcc2dSLemover      XSDebug(stageCheck_valid_1cycle, p"[l3] ramDatas(${i.U}) ${ramDatas(i)}  l3v:${vVec(i)}  hit:${hitVec(i)}\n")
3566d5ddbceSLemover    }
3576c4dcc2dSLemover    XSDebug(stageCheck_valid_1cycle, p"[l3] l3Hit:${hit} l3HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n")
3586d5ddbceSLemover
3596d5ddbceSLemover    ridx.suggestName(s"l3_ridx")
3606d5ddbceSLemover    ramDatas.suggestName(s"l3_ramDatas")
3616d5ddbceSLemover    hitVec.suggestName(s"l3_hitVec")
3626d5ddbceSLemover    hitWay.suggestName(s"l3_hitWay")
3636d5ddbceSLemover
3643889e11eSLemover    (hit, hitWayData, hitWayData.prefetch, eccError)
3656d5ddbceSLemover  }
36663632028SHaoyuan Feng  val l3HitPPN = l3HitData.ppns
36763632028SHaoyuan Feng  val l3HitPerm = l3HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL3SectorSize, new PtePermBundle)))
36863632028SHaoyuan Feng  val l3HitValid = l3HitData.vs
3696d5ddbceSLemover
3706d5ddbceSLemover  // super page
3715854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
3728d8ac704SLemover  val (spHit, spHitData, spPre, spValid) = {
3737797f035SbugGenerator    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(stageReq.bits.req_info.vpn, io.csr_dup(0).satp.asid) && spv(i) }
3746c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
3756d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
3766c4dcc2dSLemover    val hit = ParallelOR(hitVec)
3776d5ddbceSLemover
3786c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) }
3796d5ddbceSLemover
3806c4dcc2dSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle }
3815854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
3827797f035SbugGenerator      XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(stageReq.bits.req_info.vpn, io.csr_dup(0).satp.asid)} spv:${spv(i)}\n")
3836d5ddbceSLemover    }
3846c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
3856d5ddbceSLemover
3866d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
3876d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
3886d5ddbceSLemover
3896c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
3906c4dcc2dSLemover     RegEnable(hitData, stageDelay(1).fire),
3916c4dcc2dSLemover     RegEnable(hitData.prefetch, stageDelay(1).fire),
392935edac4STang Haojin     RegEnable(hitData.v, stageDelay(1).fire))
3936d5ddbceSLemover  }
3946d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
3956d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
3966d5ddbceSLemover
3976c4dcc2dSLemover  val check_res = Wire(new PageCacheRespBundle)
3986c4dcc2dSLemover  check_res.l1.apply(l1Hit, l1Pre, l1HitPPN)
3996c4dcc2dSLemover  check_res.l2.apply(l2Hit, l2Pre, l2HitPPN, ecc = l2eccError)
4001f4a7c0cSLemover  check_res.l3.apply(l3Hit, l3Pre, l3HitPPN, l3HitPerm, l3eccError, valid = l3HitValid)
4016c4dcc2dSLemover  check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitPerm, false.B, spHitLevel, spValid)
4026d5ddbceSLemover
4036c4dcc2dSLemover  val resp_res = Reg(new PageCacheRespBundle)
4046c4dcc2dSLemover  when (stageCheck(1).fire) { resp_res := check_res }
4053889e11eSLemover
4061f4a7c0cSLemover  // stageResp bypass
4071f4a7c0cSLemover  val bypassed = Wire(Vec(3, Bool()))
4081f4a7c0cSLemover  bypassed.indices.foreach(i =>
4091f4a7c0cSLemover    bypassed(i) := stageResp.bits.bypassed(i) ||
4101f4a7c0cSLemover      ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i),
4111f4a7c0cSLemover        OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid)
4121f4a7c0cSLemover  )
4131f4a7c0cSLemover
4146c4dcc2dSLemover  io.resp.bits.req_info   := stageResp.bits.req_info
4156c4dcc2dSLemover  io.resp.bits.isFirst  := stageResp.bits.isFirst
4166c4dcc2dSLemover  io.resp.bits.hit      := resp_res.l3.hit || resp_res.sp.hit
4171f4a7c0cSLemover  io.resp.bits.bypassed := bypassed(2) || (bypassed(1) && !resp_res.l2.hit) || (bypassed(0) && !resp_res.l1.hit)
4186c4dcc2dSLemover  io.resp.bits.prefetch := resp_res.l3.pre && resp_res.l3.hit || resp_res.sp.pre && resp_res.sp.hit
4196c4dcc2dSLemover  io.resp.bits.toFsm.l1Hit := resp_res.l1.hit
4206c4dcc2dSLemover  io.resp.bits.toFsm.l2Hit := resp_res.l2.hit
4216c4dcc2dSLemover  io.resp.bits.toFsm.ppn   := Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l1.ppn)
42263632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.tag := stageResp.bits.req_info.vpn(vpnLen - 1, 3))
42363632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.asid := io.csr_dup(0).satp.asid) // DontCare
42463632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.level.map(_ := Mux(resp_res.l3.hit, 2.U, resp_res.sp.level)))
42563632028SHaoyuan Feng  io.resp.bits.toTlb.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source))
42663632028SHaoyuan Feng  for (i <- 0 until tlbcontiguous) {
42763632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(ppnLen - 1, sectortlbwidth), resp_res.sp.ppn(ppnLen - 1, sectortlbwidth))
42863632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).ppn_low := Mux(resp_res.l3.hit, resp_res.l3.ppn(i)(sectortlbwidth - 1, 0), resp_res.sp.ppn(sectortlbwidth - 1, 0))
42963632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).perm.map(_ := Mux(resp_res.l3.hit, resp_res.l3.perm(i), resp_res.sp.perm))
43063632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).v := Mux(resp_res.l3.hit, resp_res.l3.v(i), resp_res.sp.v)
43163632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).pf := !io.resp.bits.toTlb.entry(i).v
43263632028SHaoyuan Feng    io.resp.bits.toTlb.entry(i).af := false.B
43363632028SHaoyuan Feng  }
43463632028SHaoyuan Feng  io.resp.bits.toTlb.pteidx := UIntToOH(stageResp.bits.req_info.vpn(2, 0)).asBools
43563632028SHaoyuan Feng  io.resp.bits.toTlb.not_super := Mux(resp_res.l3.hit, true.B, false.B)
4366c4dcc2dSLemover  io.resp.valid := stageResp.valid
4376c4dcc2dSLemover  XSError(stageResp.valid && resp_res.l3.hit && resp_res.sp.hit, "normal page and super page both hit")
4381f4a7c0cSLemover  XSError(stageResp.valid && io.resp.bits.hit && bypassed(2), "page cache, bypassed but hit")
4396d5ddbceSLemover
4406d5ddbceSLemover  // refill Perf
4415854c1edSLemover  val l1RefillPerf = Wire(Vec(l2tlbParams.l1Size, Bool()))
4425854c1edSLemover  val l2RefillPerf = Wire(Vec(l2tlbParams.l2nWays, Bool()))
4435854c1edSLemover  val l3RefillPerf = Wire(Vec(l2tlbParams.l3nWays, Bool()))
4445854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
4456d5ddbceSLemover  l1RefillPerf.map(_ := false.B)
4466d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
4476d5ddbceSLemover  l3RefillPerf.map(_ := false.B)
4486d5ddbceSLemover  spRefillPerf.map(_ := false.B)
4496d5ddbceSLemover
4506d5ddbceSLemover  // refill
4516d5ddbceSLemover  l2.io.w.req <> DontCare
4526d5ddbceSLemover  l3.io.w.req <> DontCare
4536d5ddbceSLemover  l2.io.w.req.valid := false.B
4546d5ddbceSLemover  l3.io.w.req.valid := false.B
4556d5ddbceSLemover
4566d5ddbceSLemover  val memRdata = refill.ptes
4575854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
4587797f035SbugGenerator  val memSelData = io.refill.bits.sel_pte_dup
4597797f035SbugGenerator  val memPte = memSelData.map(a => a.asTypeOf(new PteBundle))
460b848eea5SLemover
4616d5ddbceSLemover  // TODO: handle sfenceLatch outsize
4620d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.l1 && !memPte(0).isLeaf() && !memPte(0).isPf(refill.level_dup(0)) && !memPte(0).isAf()) {
4635854c1edSLemover    // val refillIdx = LFSR64()(log2Up(l2tlbParams.l1Size)-1,0) // TODO: may be LRU
4646d5ddbceSLemover    val refillIdx = replaceWrapper(l1v, ptwl1replace.way)
4656d5ddbceSLemover    refillIdx.suggestName(s"PtwL1RefillIdx")
4666d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
46745f497a4Shappy-lx    l1(refillIdx).refill(
4687797f035SbugGenerator      refill.req_info_dup(0).vpn,
4697797f035SbugGenerator      io.csr_dup(0).satp.asid,
4707797f035SbugGenerator      memSelData(0),
47145f497a4Shappy-lx      0.U,
4727797f035SbugGenerator      refill_prefetch_dup(0)
47345f497a4Shappy-lx    )
4746d5ddbceSLemover    ptwl1replace.access(refillIdx)
4756d5ddbceSLemover    l1v := l1v | rfOH
4767797f035SbugGenerator    l1g := (l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U)
4776d5ddbceSLemover
4785854c1edSLemover    for (i <- 0 until l2tlbParams.l1Size) {
4796d5ddbceSLemover      l1RefillPerf(i) := i.U === refillIdx
4806d5ddbceSLemover    }
4816d5ddbceSLemover
4827797f035SbugGenerator    XSDebug(p"[l1 refill] refillIdx:${refillIdx} refillEntry:${l1(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), 0.U, prefetch = refill_prefetch_dup(0))}\n")
4837797f035SbugGenerator    XSDebug(p"[l1 refill] l1v:${Binary(l1v)}->${Binary(l1v | rfOH)} l1g:${Binary(l1g)}->${Binary((l1g & ~rfOH) | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
4846d5ddbceSLemover
4856d5ddbceSLemover    refillIdx.suggestName(s"l1_refillIdx")
4866d5ddbceSLemover    rfOH.suggestName(s"l1_rfOH")
4876d5ddbceSLemover  }
4886d5ddbceSLemover
4890d94d540SHaoyuan Feng  when (!flush_dup(1) && refill.levelOH.l2 && !memPte(1).isLeaf() && !memPte(1).isPf(refill.level_dup(1)) && !memPte(1).isAf()) {
4907797f035SbugGenerator    val refillIdx = genPtwL2SetIdx(refill.req_info_dup(1).vpn)
4917797f035SbugGenerator    val victimWay = replaceWrapper(getl2vSet(refill.req_info_dup(1).vpn), ptwl2replace.way(refillIdx))
4926d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
4936d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
4947196f5a2SLemover    val wdata = Wire(l2EntryType)
4953889e11eSLemover    wdata.gen(
4967797f035SbugGenerator      vpn = refill.req_info_dup(1).vpn,
4977797f035SbugGenerator      asid = io.csr_dup(1).satp.asid,
49845f497a4Shappy-lx      data = memRdata,
49945f497a4Shappy-lx      levelUInt = 1.U,
5007797f035SbugGenerator      refill_prefetch_dup(1)
50145f497a4Shappy-lx    )
5026d5ddbceSLemover    l2.io.w.apply(
5036d5ddbceSLemover      valid = true.B,
5046d5ddbceSLemover      setIdx = refillIdx,
5057196f5a2SLemover      data = wdata,
5066d5ddbceSLemover      waymask = victimWayOH
5076d5ddbceSLemover    )
5086d5ddbceSLemover    ptwl2replace.access(refillIdx, victimWay)
5096d5ddbceSLemover    l2v := l2v | rfvOH
5106d5ddbceSLemover    l2g := l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
5116d5ddbceSLemover
5125854c1edSLemover    for (i <- 0 until l2tlbParams.l2nWays) {
5136d5ddbceSLemover      l2RefillPerf(i) := i.U === victimWay
5146d5ddbceSLemover    }
5156d5ddbceSLemover
5166d5ddbceSLemover    XSDebug(p"[l2 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
51745f497a4Shappy-lx    XSDebug(p"[l2 refill] refilldata:0x${wdata}\n")
5186d5ddbceSLemover    XSDebug(p"[l2 refill] l2v:${Binary(l2v)} -> ${Binary(l2v | rfvOH)}\n")
5196d5ddbceSLemover    XSDebug(p"[l2 refill] l2g:${Binary(l2g)} -> ${Binary(l2g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
5206d5ddbceSLemover
5216d5ddbceSLemover    refillIdx.suggestName(s"l2_refillIdx")
5226d5ddbceSLemover    victimWay.suggestName(s"l2_victimWay")
5236d5ddbceSLemover    victimWayOH.suggestName(s"l2_victimWayOH")
5246d5ddbceSLemover    rfvOH.suggestName(s"l2_rfvOH")
5256d5ddbceSLemover  }
5266d5ddbceSLemover
5270d94d540SHaoyuan Feng  when (!flush_dup(2) && refill.levelOH.l3 && !memPte(2).isAf()) {
5287797f035SbugGenerator    val refillIdx = genPtwL3SetIdx(refill.req_info_dup(2).vpn)
5297797f035SbugGenerator    val victimWay = replaceWrapper(getl3vSet(refill.req_info_dup(2).vpn), ptwl3replace.way(refillIdx))
5306d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
5316d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
5327196f5a2SLemover    val wdata = Wire(l3EntryType)
5333889e11eSLemover    wdata.gen(
5347797f035SbugGenerator      vpn = refill.req_info_dup(2).vpn,
5357797f035SbugGenerator      asid = io.csr_dup(2).satp.asid,
53645f497a4Shappy-lx      data = memRdata,
53745f497a4Shappy-lx      levelUInt = 2.U,
5387797f035SbugGenerator      refill_prefetch_dup(2)
53945f497a4Shappy-lx    )
5406d5ddbceSLemover    l3.io.w.apply(
5416d5ddbceSLemover      valid = true.B,
5426d5ddbceSLemover      setIdx = refillIdx,
5437196f5a2SLemover      data = wdata,
5446d5ddbceSLemover      waymask = victimWayOH
5456d5ddbceSLemover    )
5466d5ddbceSLemover    ptwl3replace.access(refillIdx, victimWay)
5476d5ddbceSLemover    l3v := l3v | rfvOH
5486d5ddbceSLemover    l3g := l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
5496d5ddbceSLemover
5505854c1edSLemover    for (i <- 0 until l2tlbParams.l3nWays) {
5516d5ddbceSLemover      l3RefillPerf(i) := i.U === victimWay
5526d5ddbceSLemover    }
5536d5ddbceSLemover
5546d5ddbceSLemover    XSDebug(p"[l3 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
55545f497a4Shappy-lx    XSDebug(p"[l3 refill] refilldata:0x${wdata}\n")
5566d5ddbceSLemover    XSDebug(p"[l3 refill] l3v:${Binary(l3v)} -> ${Binary(l3v | rfvOH)}\n")
5576d5ddbceSLemover    XSDebug(p"[l3 refill] l3g:${Binary(l3g)} -> ${Binary(l3g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
5586d5ddbceSLemover
5596d5ddbceSLemover    refillIdx.suggestName(s"l3_refillIdx")
5606d5ddbceSLemover    victimWay.suggestName(s"l3_victimWay")
5616d5ddbceSLemover    victimWayOH.suggestName(s"l3_victimWayOH")
5626d5ddbceSLemover    rfvOH.suggestName(s"l3_rfvOH")
5636d5ddbceSLemover  }
5647797f035SbugGenerator
5658d8ac704SLemover
5668d8ac704SLemover  // misc entries: super & invalid
5670d94d540SHaoyuan Feng  when (!flush_dup(0) && refill.levelOH.sp && (memPte(0).isLeaf() || memPte(0).isPf(refill.level_dup(0))) && !memPte(0).isAf()) {
5685854c1edSLemover    val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
5696d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
57045f497a4Shappy-lx    sp(refillIdx).refill(
5717797f035SbugGenerator      refill.req_info_dup(0).vpn,
5727797f035SbugGenerator      io.csr_dup(0).satp.asid,
5737797f035SbugGenerator      memSelData(0),
5747797f035SbugGenerator      refill.level_dup(2),
5757797f035SbugGenerator      refill_prefetch_dup(0),
5767797f035SbugGenerator      !memPte(0).isPf(refill.level_dup(0)),
57745f497a4Shappy-lx    )
5786d5ddbceSLemover    spreplace.access(refillIdx)
5796d5ddbceSLemover    spv := spv | rfOH
5807797f035SbugGenerator    spg := spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U)
5816d5ddbceSLemover
5825854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
5836d5ddbceSLemover      spRefillPerf(i) := i.U === refillIdx
5846d5ddbceSLemover    }
5856d5ddbceSLemover
5867797f035SbugGenerator    XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, io.csr_dup(0).satp.asid, memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n")
5877797f035SbugGenerator    XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
5886d5ddbceSLemover
5896d5ddbceSLemover    refillIdx.suggestName(s"sp_refillIdx")
5906d5ddbceSLemover    rfOH.suggestName(s"sp_rfOH")
5916d5ddbceSLemover  }
5926d5ddbceSLemover
5937797f035SbugGenerator  val l2eccFlush = resp_res.l2.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l2eccError, init = false.B)
5947797f035SbugGenerator  val l3eccFlush = resp_res.l3.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l3eccError, init = false.B)
5956c4dcc2dSLemover  val eccVpn = stageResp.bits.req_info.vpn
5967196f5a2SLemover
5976c4dcc2dSLemover  XSError(l2eccFlush, "l2tlb.cache.l2 ecc error. Should not happen at sim stage")
5986c4dcc2dSLemover  XSError(l3eccFlush, "l2tlb.cache.l3 ecc error. Should not happen at sim stage")
5997196f5a2SLemover  when (l2eccFlush) {
6007196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL2SetIdx(eccVpn))
6017196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l2nWays, a.asUInt) }).asUInt
6027196f5a2SLemover    l2v := l2v & ~flushMask
6037196f5a2SLemover    l2g := l2g & ~flushMask
6047196f5a2SLemover  }
6057196f5a2SLemover
6067196f5a2SLemover  when (l3eccFlush) {
6077196f5a2SLemover    val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(eccVpn))
6087196f5a2SLemover    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6097196f5a2SLemover    l3v := l3v & ~flushMask
6107196f5a2SLemover    l3g := l3g & ~flushMask
6117196f5a2SLemover  }
6127196f5a2SLemover
6136d5ddbceSLemover  // sfence
6147797f035SbugGenerator  when (sfence_dup(3).valid) {
6157797f035SbugGenerator    val sfence_vpn = sfence_dup(3).bits.addr(sfence_dup(3).bits.addr.getWidth-1, offLen)
61645f497a4Shappy-lx
6177797f035SbugGenerator    when (sfence_dup(3).bits.rs1/*va*/) {
6187797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6197797f035SbugGenerator        // all va && all asid
6207797f035SbugGenerator        l3v := 0.U
6217797f035SbugGenerator      } .otherwise {
6227797f035SbugGenerator        // all va && specific asid except global
6237797f035SbugGenerator        l3v := l3v & l3g
6247797f035SbugGenerator      }
6257797f035SbugGenerator    } .otherwise {
6267797f035SbugGenerator      // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
6277797f035SbugGenerator      val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence_vpn))
6287797f035SbugGenerator      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l3nWays, _.asUInt))).asUInt
6297797f035SbugGenerator      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6307797f035SbugGenerator      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
6317797f035SbugGenerator      flushMask.suggestName(s"sfence_nrs1_flushMask")
6327797f035SbugGenerator
6337797f035SbugGenerator      when (sfence_dup(3).bits.rs2) {
6347797f035SbugGenerator        // specific leaf of addr && all asid
6357797f035SbugGenerator        l3v := l3v & ~flushMask
6367797f035SbugGenerator      } .otherwise {
6377797f035SbugGenerator        // specific leaf of addr && specific asid
6387797f035SbugGenerator        l3v := l3v & (~flushMask | l3g)
6397797f035SbugGenerator      }
6407797f035SbugGenerator    }
6417797f035SbugGenerator  }
6427797f035SbugGenerator
6437797f035SbugGenerator  when (sfence_dup(0).valid) {
6447797f035SbugGenerator    val l1asidhit = VecInit(l1asids.map(_ === sfence_dup(0).bits.asid)).asUInt
6457797f035SbugGenerator    val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.asid)).asUInt
6467797f035SbugGenerator    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
6477797f035SbugGenerator
6487797f035SbugGenerator    when (sfence_dup(0).bits.rs1/*va*/) {
6497797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
6506d5ddbceSLemover        // all va && all asid
6516d5ddbceSLemover        l1v := 0.U
6526d5ddbceSLemover        l2v := 0.U
6536d5ddbceSLemover        spv := 0.U
6546d5ddbceSLemover      } .otherwise {
6556d5ddbceSLemover        // all va && specific asid except global
65645f497a4Shappy-lx
65745f497a4Shappy-lx        l1v := l1v & (~l1asidhit | l1g)
6586d5ddbceSLemover        l2v := l2v & l2g
65945f497a4Shappy-lx        spv := spv & (~spasidhit | spg)
6606d5ddbceSLemover      }
6616d5ddbceSLemover    } .otherwise {
6626d5ddbceSLemover      // val flushMask = UIntToOH(genTlbL2Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
66345f497a4Shappy-lx      val flushSetIdxOH = UIntToOH(genPtwL3SetIdx(sfence_vpn))
6645854c1edSLemover      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l3nWays, _.asUInt))).asUInt
6655854c1edSLemover      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l3nWays, a.asUInt) }).asUInt
6666d5ddbceSLemover      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
6676d5ddbceSLemover      flushMask.suggestName(s"sfence_nrs1_flushMask")
66845f497a4Shappy-lx
6697797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
6706d5ddbceSLemover        // specific leaf of addr && all asid
67142a7f20fSbugGenerator        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.asid, ignoreAsid = true))).asUInt)
6726d5ddbceSLemover      } .otherwise {
6736d5ddbceSLemover        // specific leaf of addr && specific asid
6747797f035SbugGenerator        spv := spv & (~VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.asid))).asUInt | spg)
6756d5ddbceSLemover      }
6766d5ddbceSLemover    }
6776d5ddbceSLemover  }
6786d5ddbceSLemover
6797797f035SbugGenerator  def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = {
6802c86e165SZhangZifei    in.ready := !in.valid || out.ready
6812c86e165SZhangZifei    out.valid := in.valid
6822c86e165SZhangZifei    out.bits := in.bits
6831f4a7c0cSLemover    out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) =>
6847797f035SbugGenerator      val bypassed_reg = Reg(Bool())
6857797f035SbugGenerator      val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i) && io.refill.valid
6867797f035SbugGenerator      when (inFire) { bypassed_reg := bypassed_wire }
6877797f035SbugGenerator      .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire }
6887797f035SbugGenerator
6897797f035SbugGenerator      b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire))
6901f4a7c0cSLemover    }
6912c86e165SZhangZifei  }
6922c86e165SZhangZifei
6936d5ddbceSLemover  // Perf Count
6946c4dcc2dSLemover  val resp_l3 = resp_res.l3.hit
6956c4dcc2dSLemover  val resp_sp = resp_res.sp.hit
6966c4dcc2dSLemover  val resp_l1_pre = resp_res.l1.pre
6976c4dcc2dSLemover  val resp_l2_pre = resp_res.l2.pre
6986c4dcc2dSLemover  val resp_l3_pre = resp_res.l3.pre
6996c4dcc2dSLemover  val resp_sp_pre = resp_res.sp.pre
700935edac4STang Haojin  val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire
701bc063562SLemover  XSPerfAccumulate("access", base_valid_access_0)
702bc063562SLemover  XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
703bc063562SLemover  XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
704bc063562SLemover  XSPerfAccumulate("l3_hit", base_valid_access_0 && resp_l3)
705bc063562SLemover  XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp)
706bc063562SLemover  XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit)
707bc063562SLemover
708bc063562SLemover  XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
709bc063562SLemover  XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
710bc063562SLemover  XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre && resp_l3)
711bc063562SLemover  XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp)
712bc063562SLemover  XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
713bc063562SLemover
714935edac4STang Haojin  val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire
715bc063562SLemover  XSPerfAccumulate("pre_access", base_valid_access_1)
716bc063562SLemover  XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
717bc063562SLemover  XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
718bc063562SLemover  XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && resp_l3)
719bc063562SLemover  XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp)
720bc063562SLemover  XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit)
721bc063562SLemover
722bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
723bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
724bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre && resp_l3)
725bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp)
726bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
727bc063562SLemover
728935edac4STang Haojin  val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire
729bc063562SLemover  XSPerfAccumulate("access_first", base_valid_access_2)
730bc063562SLemover  XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
731bc063562SLemover  XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
732bc063562SLemover  XSPerfAccumulate("l3_hit_first", base_valid_access_2 && resp_l3)
733bc063562SLemover  XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp)
734bc063562SLemover  XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit)
735bc063562SLemover
736bc063562SLemover  XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
737bc063562SLemover  XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
738bc063562SLemover  XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre && resp_l3)
739bc063562SLemover  XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp)
740bc063562SLemover  XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
741bc063562SLemover
742935edac4STang Haojin  val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire
743bc063562SLemover  XSPerfAccumulate("pre_access_first", base_valid_access_3)
744bc063562SLemover  XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
745bc063562SLemover  XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
746bc063562SLemover  XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && resp_l3)
747bc063562SLemover  XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp)
748bc063562SLemover  XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit)
749bc063562SLemover
750bc063562SLemover  XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
751bc063562SLemover  XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.hit)
752bc063562SLemover  XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre && resp_l3)
753bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp)
754bc063562SLemover  XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l3_pre && resp_l3 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
755bc063562SLemover
7566d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
7576d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
7586d5ddbceSLemover  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1AccessIndex${i}", l) }
7596d5ddbceSLemover  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2AccessIndex${i}", l) }
7606d5ddbceSLemover  l3AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3AccessIndex${i}", l) }
7616d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
7626d5ddbceSLemover  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L1RefillIndex${i}", l) }
7636d5ddbceSLemover  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L2RefillIndex${i}", l) }
7646d5ddbceSLemover  l3RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"L3RefillIndex${i}", l) }
7656d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
7666d5ddbceSLemover
767bc063562SLemover  XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR)
768bc063562SLemover  XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR)
769bc063562SLemover  XSPerfAccumulate("l3Refill", Cat(l3RefillPerf).orR)
770bc063562SLemover  XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR)
7717797f035SbugGenerator  XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0))
7727797f035SbugGenerator  XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0))
7737797f035SbugGenerator  XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf).orR && refill_prefetch_dup(0))
7747797f035SbugGenerator  XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0))
775bc063562SLemover
7766d5ddbceSLemover  // debug
7777797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n")
7787797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n")
7797797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n")
7807797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v)}\n")
7817797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l3g:${Binary(l3g)}\n")
7827797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n")
7837797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n")
7847797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n")
7857797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n")
7867797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v)}\n")
7877797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3g:${Binary(l3g)}\n")
7887797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n")
789cd365d4cSrvcoresjw
790cd365d4cSrvcoresjw  val perfEvents = Seq(
79156be8e20SYinan Xu    ("access           ", base_valid_access_0             ),
792cd365d4cSrvcoresjw    ("l1_hit           ", l1Hit                           ),
793cd365d4cSrvcoresjw    ("l2_hit           ", l2Hit                           ),
794cd365d4cSrvcoresjw    ("l3_hit           ", l3Hit                           ),
795cd365d4cSrvcoresjw    ("sp_hit           ", spHit                           ),
796cd365d4cSrvcoresjw    ("pte_hit          ", l3Hit || spHit                  ),
797cd365d4cSrvcoresjw    ("rwHarzad         ",  io.req.valid && !io.req.ready  ),
798cd365d4cSrvcoresjw    ("out_blocked      ",  io.resp.valid && !io.resp.ready),
799cd365d4cSrvcoresjw  )
8001ca0e4f3SYinan Xu  generatePerfEvent()
8016d5ddbceSLemover}
802