xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableCache.scala (revision 135df6a725340d424a000ac20aac8d31e0ab1c82)
16d5ddbceSLemover/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
56d5ddbceSLemover*
66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
96d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
106d5ddbceSLemover*
116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
146d5ddbceSLemover*
156d5ddbceSLemover* See the Mulan PSL v2 for more details.
166d5ddbceSLemover***************************************************************************************/
176d5ddbceSLemover
186d5ddbceSLemoverpackage xiangshan.cache.mmu
196d5ddbceSLemover
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
216d5ddbceSLemoverimport chisel3._
226d5ddbceSLemoverimport chisel3.util._
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
256d5ddbceSLemoverimport utils._
263c02ee8fSwakafaimport utility._
276d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
286d5ddbceSLemoverimport freechips.rocketchip.tilelink._
296d5ddbceSLemover
306d5ddbceSLemover/* ptw cache caches the page table of all the three layers
316d5ddbceSLemover * ptw cache resp at next cycle
326d5ddbceSLemover * the cache should not be blocked
336d5ddbceSLemover * when miss queue if full, just block req outside
346d5ddbceSLemover */
353889e11eSLemover
363889e11eSLemoverclass PageCachePerPespBundle(implicit p: Parameters) extends PtwBundle {
373889e11eSLemover  val hit = Bool()
383889e11eSLemover  val pre = Bool()
394c0e0181SXiaokun-Pei  val ppn = UInt(gvpnLen.W)
403889e11eSLemover  val perm = new PtePermBundle()
413889e11eSLemover  val ecc = Bool()
423889e11eSLemover  val level = UInt(2.W)
438d8ac704SLemover  val v = Bool()
443889e11eSLemover
453889e11eSLemover  def apply(hit: Bool, pre: Bool, ppn: UInt, perm: PtePermBundle = 0.U.asTypeOf(new PtePermBundle()),
46e3da8badSTang Haojin            ecc: Bool = false.B, level: UInt = 0.U, valid: Bool = true.B): Unit = {
473889e11eSLemover    this.hit := hit && !ecc
483889e11eSLemover    this.pre := pre
493889e11eSLemover    this.ppn := ppn
503889e11eSLemover    this.perm := perm
513889e11eSLemover    this.ecc := ecc && hit
523889e11eSLemover    this.level := level
538d8ac704SLemover    this.v := valid
543889e11eSLemover  }
553889e11eSLemover}
563889e11eSLemover
5763632028SHaoyuan Fengclass PageCacheMergePespBundle(implicit p: Parameters) extends PtwBundle {
5863632028SHaoyuan Feng  assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
5963632028SHaoyuan Feng  val hit = Bool()
6063632028SHaoyuan Feng  val pre = Bool()
614c0e0181SXiaokun-Pei  val ppn = Vec(tlbcontiguous, UInt(gvpnLen.W))
6263632028SHaoyuan Feng  val perm = Vec(tlbcontiguous, new PtePermBundle())
6363632028SHaoyuan Feng  val ecc = Bool()
6463632028SHaoyuan Feng  val level = UInt(2.W)
6563632028SHaoyuan Feng  val v = Vec(tlbcontiguous, Bool())
664ed5afbdSXiaokun-Pei  val af = Vec(tlbcontiguous, Bool())
6763632028SHaoyuan Feng
6863632028SHaoyuan Feng  def apply(hit: Bool, pre: Bool, ppn: Vec[UInt], perm: Vec[PtePermBundle] = Vec(tlbcontiguous, 0.U.asTypeOf(new PtePermBundle())),
694ed5afbdSXiaokun-Pei            ecc: Bool = false.B, level: UInt = 0.U, valid: Vec[Bool] = Vec(tlbcontiguous, true.B), accessFault: Vec[Bool] = Vec(tlbcontiguous, true.B)): Unit = {
7063632028SHaoyuan Feng    this.hit := hit && !ecc
7163632028SHaoyuan Feng    this.pre := pre
7263632028SHaoyuan Feng    this.ppn := ppn
7363632028SHaoyuan Feng    this.perm := perm
7463632028SHaoyuan Feng    this.ecc := ecc && hit
7563632028SHaoyuan Feng    this.level := level
7663632028SHaoyuan Feng    this.v := valid
774ed5afbdSXiaokun-Pei    this.af := accessFault
7863632028SHaoyuan Feng  }
7963632028SHaoyuan Feng}
8063632028SHaoyuan Feng
813889e11eSLemoverclass PageCacheRespBundle(implicit p: Parameters) extends PtwBundle {
823ea4388cSHaoyuan Feng  val l3 = if (EnableSv48) Some(new PageCachePerPespBundle) else None
833889e11eSLemover  val l2 = new PageCachePerPespBundle
843ea4388cSHaoyuan Feng  val l1 = new PageCachePerPespBundle
853ea4388cSHaoyuan Feng  val l0 = new PageCacheMergePespBundle
863889e11eSLemover  val sp = new PageCachePerPespBundle
873889e11eSLemover}
883889e11eSLemover
893889e11eSLemoverclass PtwCacheReq(implicit p: Parameters) extends PtwBundle {
903889e11eSLemover  val req_info = new L2TlbInnerBundle()
913889e11eSLemover  val isFirst = Bool()
923ea4388cSHaoyuan Feng  val bypassed = if (EnableSv48) Vec(4, Bool()) else Vec(3, Bool())
93325f0a4eSpeixiaokun  val isHptwReq = Bool()
94d0de7e4aSpeixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
953889e11eSLemover}
963889e11eSLemover
973889e11eSLemoverclass PtwCacheIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
983889e11eSLemover  val req = Flipped(DecoupledIO(new PtwCacheReq()))
996d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
10045f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
10194133605SLemover    val isFirst = Bool()
1026d5ddbceSLemover    val hit = Bool()
103bc063562SLemover    val prefetch = Bool() // is the entry fetched by prefetch
1041f4a7c0cSLemover    val bypassed = Bool()
1056d5ddbceSLemover    val toFsm = new Bundle {
1063ea4388cSHaoyuan Feng      val l3Hit = if (EnableSv48) Some(Bool()) else None
1076d5ddbceSLemover      val l2Hit = Bool()
1083ea4388cSHaoyuan Feng      val l1Hit = Bool()
1094c0e0181SXiaokun-Pei      val ppn = UInt(gvpnLen.W)
11030104977Speixiaokun      val stage1Hit = Bool() // find stage 1 pte in cache, but need to search stage 2 pte in cache at PTW
1116d5ddbceSLemover    }
1126979864eSXiaokun-Pei    val stage1 = new PtwMergeResp()
113325f0a4eSpeixiaokun    val isHptwReq = Bool()
114d0de7e4aSpeixiaokun    val toHptw = new Bundle {
1153ea4388cSHaoyuan Feng      val l3Hit = if (EnableSv48) Some(Bool()) else None
116d0de7e4aSpeixiaokun      val l2Hit = Bool()
1173ea4388cSHaoyuan Feng      val l1Hit = Bool()
118d0de7e4aSpeixiaokun      val ppn = UInt(ppnLen.W)
119d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
120d0de7e4aSpeixiaokun      val resp = new HptwResp() // used if hit
12183d93d53Speixiaokun      val bypassed = Bool()
122d0de7e4aSpeixiaokun    }
1236d5ddbceSLemover  })
1246d5ddbceSLemover  val refill = Flipped(ValidIO(new Bundle {
1255854c1edSLemover    val ptes = UInt(blockBits.W)
1267797f035SbugGenerator    val levelOH = new Bundle {
1277797f035SbugGenerator      // NOTE: levelOH has (Level+1) bits, each stands for page cache entries
1287797f035SbugGenerator      val sp = Bool()
1293ea4388cSHaoyuan Feng      val l0 = Bool()
1307797f035SbugGenerator      val l1 = Bool()
1313ea4388cSHaoyuan Feng      val l2 = Bool()
1323ea4388cSHaoyuan Feng      val l3 = if (EnableSv48) Some(Bool()) else None
1337797f035SbugGenerator      def apply(levelUInt: UInt, valid: Bool) = {
1343ea4388cSHaoyuan Feng        sp := GatedValidRegNext((levelUInt === 1.U || levelUInt === 2.U || levelUInt === 3.U) && valid, false.B)
1353ea4388cSHaoyuan Feng        l0 := GatedValidRegNext((levelUInt === 0.U) & valid, false.B)
1363ea4388cSHaoyuan Feng        l1 := GatedValidRegNext((levelUInt === 1.U) & valid, false.B)
1373ea4388cSHaoyuan Feng        l2 := GatedValidRegNext((levelUInt === 2.U) & valid, false.B)
1383ea4388cSHaoyuan Feng        l3.map(_ := GatedValidRegNext((levelUInt === 3.U) & valid, false.B))
1397797f035SbugGenerator      }
1407797f035SbugGenerator    }
1417797f035SbugGenerator    // duplicate level and sel_pte for each page caches, for better fanout
1427797f035SbugGenerator    val req_info_dup = Vec(3, new L2TlbInnerBundle())
1433ea4388cSHaoyuan Feng    val level_dup = Vec(3, UInt(log2Up(Level + 1).W))
1447797f035SbugGenerator    val sel_pte_dup = Vec(3, UInt(XLEN.W))
1456d5ddbceSLemover  }))
1467797f035SbugGenerator  val sfence_dup = Vec(4, Input(new SfenceBundle()))
1477797f035SbugGenerator  val csr_dup = Vec(3, Input(new TlbCsrBundle()))
1486d5ddbceSLemover}
1496d5ddbceSLemover
1501ca0e4f3SYinan Xuclass PtwCache()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
1516d5ddbceSLemover  val io = IO(new PtwCacheIO)
1527196f5a2SLemover  val ecc = Code.fromString(l2tlbParams.ecc)
1533ea4388cSHaoyuan Feng  val l1EntryType = new PTWEntriesWithEcc(ecc, num = PtwL1SectorSize, tagLen = PtwL1TagLen, level = 1, hasPerm = false)
1543ea4388cSHaoyuan Feng  val l0EntryType = new PTWEntriesWithEcc(ecc, num = PtwL0SectorSize, tagLen = PtwL0TagLen, level = 0, hasPerm = true)
1557196f5a2SLemover
1566d5ddbceSLemover  // TODO: four caches make the codes dirty, think about how to deal with it
1576d5ddbceSLemover
1587797f035SbugGenerator  val sfence_dup = io.sfence_dup
1596d5ddbceSLemover  val refill = io.refill.bits
1607797f035SbugGenerator  val refill_prefetch_dup = io.refill.bits.req_info_dup.map(a => from_pre(a.source))
1614ed5afbdSXiaokun-Pei  val refill_h = io.refill.bits.req_info_dup.map(a => Mux(a.s2xlate === allStage, onlyStage1, a.s2xlate))
162d0de7e4aSpeixiaokun  val flush_dup = sfence_dup.zip(io.csr_dup).map(f => f._1.valid || f._2.satp.changed || f._2.vsatp.changed || f._2.hgatp.changed)
1637797f035SbugGenerator  val flush = flush_dup(0)
1646d5ddbceSLemover
1656d5ddbceSLemover  // when refill, refuce to accept new req
1665854c1edSLemover  val rwHarzad = if (sramSinglePort) io.refill.valid else false.B
1673889e11eSLemover
1683889e11eSLemover  // handle hand signal and req_info
1696c4dcc2dSLemover  // TODO: replace with FlushableQueue
1706c4dcc2dSLemover  val stageReq = Wire(Decoupled(new PtwCacheReq()))         // enq stage & read page cache valid
1716c4dcc2dSLemover  val stageDelay = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // page cache resp
1726c4dcc2dSLemover  val stageCheck = Wire(Vec(2, Decoupled(new PtwCacheReq()))) // check hit & check ecc
1736c4dcc2dSLemover  val stageResp = Wire(Decoupled(new PtwCacheReq()))         // deq stage
1747797f035SbugGenerator
1757797f035SbugGenerator  val stageDelay_valid_1cycle = OneCycleValid(stageReq.fire, flush)      // catch ram data
1767797f035SbugGenerator  val stageCheck_valid_1cycle = OneCycleValid(stageDelay(1).fire, flush) // replace & perf counter
1777797f035SbugGenerator  val stageResp_valid_1cycle_dup = Wire(Vec(2, Bool()))
1787797f035SbugGenerator  stageResp_valid_1cycle_dup.map(_ := OneCycleValid(stageCheck(1).fire, flush))  // ecc flush
1797797f035SbugGenerator
1806c4dcc2dSLemover  stageReq <> io.req
1816c4dcc2dSLemover  PipelineConnect(stageReq, stageDelay(0), stageDelay(1).ready, flush, rwHarzad)
1827797f035SbugGenerator  InsideStageConnect(stageDelay(0), stageDelay(1), stageDelay_valid_1cycle)
1836c4dcc2dSLemover  PipelineConnect(stageDelay(1), stageCheck(0), stageCheck(1).ready, flush)
1847797f035SbugGenerator  InsideStageConnect(stageCheck(0), stageCheck(1), stageCheck_valid_1cycle)
1856c4dcc2dSLemover  PipelineConnect(stageCheck(1), stageResp, io.resp.ready, flush)
1866c4dcc2dSLemover  stageResp.ready := !stageResp.valid || io.resp.ready
1876d5ddbceSLemover
1883ea4388cSHaoyuan Feng  // l3: level 3 non-leaf pte
1893ea4388cSHaoyuan Feng  val l3 = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, new PtwEntry(tagLen = PtwL3TagLen)))) else None
1903ea4388cSHaoyuan Feng  val l3v = if (EnableSv48) Some(RegInit(0.U(l2tlbParams.l3Size.W))) else None
1913ea4388cSHaoyuan Feng  val l3g = if (EnableSv48) Some(Reg(UInt(l2tlbParams.l3Size.W))) else None
1923ea4388cSHaoyuan Feng  val l3asids = if (EnableSv48) Some(l3.get.map(_.asid)) else None
1933ea4388cSHaoyuan Feng  val l3vmids = if (EnableSv48) Some(l3.get.map(_.vmid)) else None
1943ea4388cSHaoyuan Feng  val l3h = if (EnableSv48) Some(Reg(Vec(l2tlbParams.l3Size, UInt(2.W)))) else None
1956d5ddbceSLemover
1963ea4388cSHaoyuan Feng  // l2: level 2 non-leaf pte
1973ea4388cSHaoyuan Feng  val l2 = Reg(Vec(l2tlbParams.l2Size, new PtwEntry(tagLen = PtwL2TagLen)))
1983ea4388cSHaoyuan Feng  val l2v = RegInit(0.U(l2tlbParams.l2Size.W))
1993ea4388cSHaoyuan Feng  val l2g = Reg(UInt(l2tlbParams.l2Size.W))
2003ea4388cSHaoyuan Feng  val l2asids = l2.map(_.asid)
2013ea4388cSHaoyuan Feng  val l2vmids = l2.map(_.vmid)
2023ea4388cSHaoyuan Feng  val l2h = Reg(Vec(l2tlbParams.l2Size, UInt(2.W)))
2033ea4388cSHaoyuan Feng
2043ea4388cSHaoyuan Feng  // l1: level 1 non-leaf pte
2053ea4388cSHaoyuan Feng  val l1 = Module(new SRAMTemplate(
2063ea4388cSHaoyuan Feng    l1EntryType,
2073ea4388cSHaoyuan Feng    set = l2tlbParams.l1nSets,
2083ea4388cSHaoyuan Feng    way = l2tlbParams.l1nWays,
2095854c1edSLemover    singlePort = sramSinglePort
2106d5ddbceSLemover  ))
2113ea4388cSHaoyuan Feng  val l1v = RegInit(0.U((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W))
2123ea4388cSHaoyuan Feng  val l1g = Reg(UInt((l2tlbParams.l1nSets * l2tlbParams.l1nWays).W))
2133ea4388cSHaoyuan Feng  val l1h = Reg(Vec(l2tlbParams.l1nSets, Vec(l2tlbParams.l1nWays, UInt(2.W))))
2143ea4388cSHaoyuan Feng  def getl1vSet(vpn: UInt) = {
2153ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays))
2163ea4388cSHaoyuan Feng    val set = genPtwL1SetIdx(vpn)
2173ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l1nSets))
2183ea4388cSHaoyuan Feng    val l1vVec = l1v.asTypeOf(Vec(l2tlbParams.l1nSets, UInt(l2tlbParams.l1nWays.W)))
2193ea4388cSHaoyuan Feng    l1vVec(set)
2206d5ddbceSLemover  }
2213ea4388cSHaoyuan Feng  def getl1hSet(vpn: UInt) = {
2223ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l1nWays) == log2Down(l2tlbParams.l1nWays))
2233ea4388cSHaoyuan Feng    val set = genPtwL1SetIdx(vpn)
2243ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l1nSets))
2253ea4388cSHaoyuan Feng    l1h(set)
22645f497a4Shappy-lx  }
2276d5ddbceSLemover
2283ea4388cSHaoyuan Feng  // l0: level 0 leaf pte of 4KB pages
2293ea4388cSHaoyuan Feng  val l0 = Module(new SRAMTemplate(
2303ea4388cSHaoyuan Feng    l0EntryType,
2313ea4388cSHaoyuan Feng    set = l2tlbParams.l0nSets,
2323ea4388cSHaoyuan Feng    way = l2tlbParams.l0nWays,
2335854c1edSLemover    singlePort = sramSinglePort
2346d5ddbceSLemover  ))
2353ea4388cSHaoyuan Feng  val l0v = RegInit(0.U((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W))
2363ea4388cSHaoyuan Feng  val l0g = Reg(UInt((l2tlbParams.l0nSets * l2tlbParams.l0nWays).W))
2373ea4388cSHaoyuan Feng  val l0h = Reg(Vec(l2tlbParams.l0nSets, Vec(l2tlbParams.l0nWays, UInt(2.W))))
2383ea4388cSHaoyuan Feng  def getl0vSet(vpn: UInt) = {
2393ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays))
2403ea4388cSHaoyuan Feng    val set = genPtwL0SetIdx(vpn)
2413ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l0nSets))
2423ea4388cSHaoyuan Feng    val l0vVec = l0v.asTypeOf(Vec(l2tlbParams.l0nSets, UInt(l2tlbParams.l0nWays.W)))
2433ea4388cSHaoyuan Feng    l0vVec(set)
2446d5ddbceSLemover  }
2453ea4388cSHaoyuan Feng  def getl0hSet(vpn: UInt) = {
2463ea4388cSHaoyuan Feng    require(log2Up(l2tlbParams.l0nWays) == log2Down(l2tlbParams.l0nWays))
2473ea4388cSHaoyuan Feng    val set = genPtwL0SetIdx(vpn)
2483ea4388cSHaoyuan Feng    require(set.getWidth == log2Up(l2tlbParams.l0nSets))
2493ea4388cSHaoyuan Feng    l0h(set)
25045f497a4Shappy-lx  }
2516d5ddbceSLemover
2523ea4388cSHaoyuan Feng  // sp: level 1/2/3 leaf pte of 512GB/1GB/2MB super pages
2535854c1edSLemover  val sp = Reg(Vec(l2tlbParams.spSize, new PtwEntry(tagLen = SPTagLen, hasPerm = true, hasLevel = true)))
2545854c1edSLemover  val spv = RegInit(0.U(l2tlbParams.spSize.W))
2555854c1edSLemover  val spg = Reg(UInt(l2tlbParams.spSize.W))
2561dd3e32dSHaoyuan Feng  val spasids = sp.map(_.asid)
257d0de7e4aSpeixiaokun  val spvmids = sp.map(_.vmid)
258d61cd5eeSpeixiaokun  val sph = Reg(Vec(l2tlbParams.spSize, UInt(2.W)))
2596d5ddbceSLemover
2606d5ddbceSLemover  // Access Perf
2613ea4388cSHaoyuan Feng  val l3AccessPerf = if(EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None
2623ea4388cSHaoyuan Feng  val l2AccessPerf = Wire(Vec(l2tlbParams.l2Size, Bool()))
2633ea4388cSHaoyuan Feng  val l1AccessPerf = Wire(Vec(l2tlbParams.l1nWays, Bool()))
2643ea4388cSHaoyuan Feng  val l0AccessPerf = Wire(Vec(l2tlbParams.l0nWays, Bool()))
2655854c1edSLemover  val spAccessPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
2663ea4388cSHaoyuan Feng  if (EnableSv48) l3AccessPerf.map(_.map(_ := false.B))
2676d5ddbceSLemover  l2AccessPerf.map(_ := false.B)
2683ea4388cSHaoyuan Feng  l1AccessPerf.map(_ := false.B)
2693ea4388cSHaoyuan Feng  l0AccessPerf.map(_ := false.B)
2706d5ddbceSLemover  spAccessPerf.map(_ := false.B)
2716d5ddbceSLemover
2723889e11eSLemover
2731f4a7c0cSLemover
27482978df9Speixiaokun  def vpn_match(vpn1: UInt, vpn2: UInt, level: Int) = {
2753ea4388cSHaoyuan Feng    (vpn1(vpnLen-1, vpnnLen*level+3) === vpn2(vpnLen-1, vpnnLen*level+3))
2761f4a7c0cSLemover  }
2771f4a7c0cSLemover  // NOTE: not actually bypassed, just check if hit, re-access the page cache
278d0de7e4aSpeixiaokun  def refill_bypass(vpn: UInt, level: Int, h_search: UInt) = {
2796f508cb5Speixiaokun    val change_h = MuxLookup(h_search, noS2xlate)(Seq(
280980ddf4cSpeixiaokun      allStage -> onlyStage1,
281980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
282980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
283980ddf4cSpeixiaokun    ))
2844ed5afbdSXiaokun-Pei    val change_refill_h = MuxLookup(io.refill.bits.req_info_dup(0).s2xlate, noS2xlate)(Seq(
2854ed5afbdSXiaokun-Pei      allStage -> onlyStage1,
2864ed5afbdSXiaokun-Pei      onlyStage1 -> onlyStage1,
2874ed5afbdSXiaokun-Pei      onlyStage2 -> onlyStage2
2884ed5afbdSXiaokun-Pei    ))
289d0de7e4aSpeixiaokun    val refill_vpn = io.refill.bits.req_info_dup(0).vpn
2904ed5afbdSXiaokun-Pei    io.refill.valid && (level.U === io.refill.bits.level_dup(0)) && vpn_match(refill_vpn, vpn, level) && change_h === change_refill_h
2911f4a7c0cSLemover  }
2921f4a7c0cSLemover
29382978df9Speixiaokun  val vpn_search = stageReq.bits.req_info.vpn
2946f508cb5Speixiaokun  val h_search = MuxLookup(stageReq.bits.req_info.s2xlate, noS2xlate)(Seq(
29509280d15Speixiaokun    allStage -> onlyStage1,
29609280d15Speixiaokun    onlyStage1 -> onlyStage1,
29709280d15Speixiaokun    onlyStage2 -> onlyStage2
29809280d15Speixiaokun  ))
2993ea4388cSHaoyuan Feng
3003ea4388cSHaoyuan Feng  // l3
3013ea4388cSHaoyuan Feng  val l3Hit = if(EnableSv48) Some(Wire(Bool())) else None
3023ea4388cSHaoyuan Feng  val l3HitPPN = if(EnableSv48) Some(Wire(UInt(ppnLen.W))) else None
3033ea4388cSHaoyuan Feng  val l3Pre = if(EnableSv48) Some(Wire(Bool())) else None
3043ea4388cSHaoyuan Feng  val ptwl3replace = if(EnableSv48) Some(ReplacementPolicy.fromString(l2tlbParams.l3Replacer, l2tlbParams.l3Size)) else None
3053ea4388cSHaoyuan Feng  if (EnableSv48) {
3063ea4388cSHaoyuan Feng    val hitVecT = l3.get.zipWithIndex.map {
30797929664SXiaokun-Pei        case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)
3083ea4388cSHaoyuan Feng          && l3v.get(i) && h_search === l3h.get(i))
309d0de7e4aSpeixiaokun    }
3106c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
3111f4a7c0cSLemover
3123ea4388cSHaoyuan Feng    // stageDelay, but check for l3
3133ea4388cSHaoyuan Feng    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.ppn)), stageDelay_valid_1cycle)
3143ea4388cSHaoyuan Feng    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l3.get.map(_.prefetch)), stageDelay_valid_1cycle)
3151f4a7c0cSLemover    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
3166d5ddbceSLemover
3173ea4388cSHaoyuan Feng    when (hit && stageDelay_valid_1cycle) { ptwl3replace.get.access(OHToUInt(hitVec)) }
3186d5ddbceSLemover
3193ea4388cSHaoyuan Feng    l3AccessPerf.get.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
3203ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l3Size) {
32197929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[l3] l3(${i.U}) ${l3.get(i)} hit:${l3.get(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n")
3226d5ddbceSLemover    }
3233ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l3] l3v:${Binary(l3v.get)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
3243ea4388cSHaoyuan Feng    XSDebug(stageDelay(0).valid, p"[l3] l3Hit:${hit} l3HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
3256d5ddbceSLemover
3263ea4388cSHaoyuan Feng    VecInit(hitVecT).suggestName(s"l3_hitVecT")
3273ea4388cSHaoyuan Feng    VecInit(hitVec).suggestName(s"l3_hitVec")
3283ea4388cSHaoyuan Feng
3293ea4388cSHaoyuan Feng    // synchronize with other entries with RegEnable
3303ea4388cSHaoyuan Feng    l3Hit.map(_ := RegEnable(hit, stageDelay(1).fire))
3313ea4388cSHaoyuan Feng    l3HitPPN.map(_ := RegEnable(hitPPN, stageDelay(1).fire))
3323ea4388cSHaoyuan Feng    l3Pre.map(_ := RegEnable(hitPre, stageDelay(1).fire))
3333ea4388cSHaoyuan Feng  }
3343ea4388cSHaoyuan Feng
3353ea4388cSHaoyuan Feng  // l2
3363ea4388cSHaoyuan Feng  val ptwl2replace = ReplacementPolicy.fromString(l2tlbParams.l2Replacer, l2tlbParams.l2Size)
3373ea4388cSHaoyuan Feng  val (l2Hit, l2HitPPN, l2Pre) = {
3383ea4388cSHaoyuan Feng    val hitVecT = l2.zipWithIndex.map {
33997929664SXiaokun-Pei      case (e, i) => (e.hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)
3403ea4388cSHaoyuan Feng        && l2v(i) && h_search === l2h(i))
3413ea4388cSHaoyuan Feng    }
3423ea4388cSHaoyuan Feng    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
3433ea4388cSHaoyuan Feng
3443ea4388cSHaoyuan Feng    // stageDelay, but check for l2
3453ea4388cSHaoyuan Feng    val hitPPN = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.ppn)), stageDelay_valid_1cycle)
3463ea4388cSHaoyuan Feng    val hitPre = DataHoldBypass(ParallelPriorityMux(hitVec zip l2.map(_.prefetch)), stageDelay_valid_1cycle)
3473ea4388cSHaoyuan Feng    val hit = DataHoldBypass(ParallelOR(hitVec), stageDelay_valid_1cycle)
3483ea4388cSHaoyuan Feng
3493ea4388cSHaoyuan Feng    when (hit && stageDelay_valid_1cycle) { ptwl2replace.access(OHToUInt(hitVec)) }
3503ea4388cSHaoyuan Feng
3513ea4388cSHaoyuan Feng    l2AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageDelay_valid_1cycle}
3523ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l2Size) {
35397929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[l2] l2(${i.U}) ${l2(i)} hit:${l2(i).hit(vpn_search, io.csr_dup(2).satp.asid, io.csr_dup(2).vsatp.asid, io.csr_dup(2).hgatp.vmid, s2xlate = h_search =/= noS2xlate)}\n")
3543ea4388cSHaoyuan Feng    }
3553ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l2] l2v:${Binary(l2v)} hitVecT:${Binary(VecInit(hitVecT).asUInt)}\n")
3563ea4388cSHaoyuan Feng    XSDebug(stageDelay(0).valid, p"[l2] l2Hit:${hit} l2HitPPN:0x${Hexadecimal(hitPPN)} hitVec:${VecInit(hitVec).asUInt}\n")
3573ea4388cSHaoyuan Feng
3583ea4388cSHaoyuan Feng    VecInit(hitVecT).suggestName(s"l2_hitVecT")
3593ea4388cSHaoyuan Feng    VecInit(hitVec).suggestName(s"l2_hitVec")
3606d5ddbceSLemover
3616c4dcc2dSLemover    // synchronize with other entries with RegEnable
3626c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
3636c4dcc2dSLemover     RegEnable(hitPPN, stageDelay(1).fire),
3646c4dcc2dSLemover     RegEnable(hitPre, stageDelay(1).fire))
3656d5ddbceSLemover  }
3666d5ddbceSLemover
3673ea4388cSHaoyuan Feng  // l1
3683ea4388cSHaoyuan Feng  val ptwl1replace = ReplacementPolicy.fromString(l2tlbParams.l1Replacer,l2tlbParams.l1nWays,l2tlbParams.l1nSets)
3693ea4388cSHaoyuan Feng  val (l1Hit, l1HitPPN, l1Pre, l1eccError) = {
3703ea4388cSHaoyuan Feng    val ridx = genPtwL1SetIdx(vpn_search)
3713ea4388cSHaoyuan Feng    l1.io.r.req.valid := stageReq.fire
3723ea4388cSHaoyuan Feng    l1.io.r.req.bits.apply(setIdx = ridx)
3733ea4388cSHaoyuan Feng    val vVec_req = getl1vSet(vpn_search)
3743ea4388cSHaoyuan Feng    val hVec_req = getl1hSet(vpn_search)
3756c4dcc2dSLemover
3766c4dcc2dSLemover    // delay one cycle after sram read
37782978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
3786f508cb5Speixiaokun    val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq(
379980ddf4cSpeixiaokun      allStage -> onlyStage1,
380980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
381980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
382980ddf4cSpeixiaokun    ))
3833ea4388cSHaoyuan Feng    val data_resp = DataHoldBypass(l1.io.r.resp.data, stageDelay_valid_1cycle)
3847797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
385d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
386d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
38797929664SXiaokun-Pei      wayData.entries.hit(delay_vpn, io.csr_dup(1).satp.asid, io.csr_dup(1).vsatp.asid, io.csr_dup(1).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
3886c4dcc2dSLemover
3896c4dcc2dSLemover    // check hit and ecc
39082978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
3916c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
392935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
3936c4dcc2dSLemover
3947797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
3957196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
3967196f5a2SLemover    val hitWayData = hitWayEntry.entries
3976c4dcc2dSLemover    val hit = ParallelOR(hitVec)
3983ea4388cSHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l1nWays).map(_.U(log2Up(l2tlbParams.l1nWays).W)))
399eef81af7SHaoyuan Feng    val eccError = WireInit(false.B)
400eef81af7SHaoyuan Feng    if (l2tlbParams.enablePTWECC) {
401eef81af7SHaoyuan Feng      eccError := hitWayEntry.decode()
402eef81af7SHaoyuan Feng    } else {
403eef81af7SHaoyuan Feng      eccError := false.B
404eef81af7SHaoyuan Feng    }
4057196f5a2SLemover
4063ea4388cSHaoyuan Feng    ridx.suggestName(s"l1_ridx")
4073ea4388cSHaoyuan Feng    ramDatas.suggestName(s"l1_ramDatas")
4083ea4388cSHaoyuan Feng    hitVec.suggestName(s"l1_hitVec")
4093ea4388cSHaoyuan Feng    hitWayData.suggestName(s"l1_hitWayData")
4103ea4388cSHaoyuan Feng    hitWay.suggestName(s"l1_hitWay")
4116d5ddbceSLemover
4123ea4388cSHaoyuan Feng    when (hit && stageCheck_valid_1cycle) { ptwl1replace.access(genPtwL1SetIdx(check_vpn), hitWay) }
4136d5ddbceSLemover
4143ea4388cSHaoyuan Feng    l1AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
4153ea4388cSHaoyuan Feng    XSDebug(stageDelay_valid_1cycle, p"[l1] ridx:0x${Hexadecimal(ridx)}\n")
4163ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l1nWays) {
4173ea4388cSHaoyuan Feng      XSDebug(stageCheck_valid_1cycle, p"[l1] ramDatas(${i.U}) ${ramDatas(i)}  l1v:${vVec(i)}  hit:${hit}\n")
4186d5ddbceSLemover    }
4193ea4388cSHaoyuan Feng    XSDebug(stageCheck_valid_1cycle, p"[l1] l1Hit:${hit} l1HitPPN:0x${Hexadecimal(hitWayData.ppns(genPtwL1SectorIdx(check_vpn)))} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} vidx:${vVec}\n")
4206d5ddbceSLemover
4213ea4388cSHaoyuan Feng    (hit, hitWayData.ppns(genPtwL1SectorIdx(check_vpn)), hitWayData.prefetch, eccError)
4226d5ddbceSLemover  }
4236d5ddbceSLemover
4243ea4388cSHaoyuan Feng  // l0
4253ea4388cSHaoyuan Feng  val ptwl0replace = ReplacementPolicy.fromString(l2tlbParams.l0Replacer,l2tlbParams.l0nWays,l2tlbParams.l0nSets)
4263ea4388cSHaoyuan Feng  val (l0Hit, l0HitData, l0Pre, l0eccError) = {
4273ea4388cSHaoyuan Feng    val ridx = genPtwL0SetIdx(vpn_search)
4283ea4388cSHaoyuan Feng    l0.io.r.req.valid := stageReq.fire
4293ea4388cSHaoyuan Feng    l0.io.r.req.bits.apply(setIdx = ridx)
4303ea4388cSHaoyuan Feng    val vVec_req = getl0vSet(vpn_search)
4313ea4388cSHaoyuan Feng    val hVec_req = getl0hSet(vpn_search)
4326c4dcc2dSLemover
4336c4dcc2dSLemover    // delay one cycle after sram read
43482978df9Speixiaokun    val delay_vpn = stageDelay(0).bits.req_info.vpn
4356f508cb5Speixiaokun    val delay_h = MuxLookup(stageDelay(0).bits.req_info.s2xlate, noS2xlate)(Seq(
436980ddf4cSpeixiaokun      allStage -> onlyStage1,
437980ddf4cSpeixiaokun      onlyStage1 -> onlyStage1,
438980ddf4cSpeixiaokun      onlyStage2 -> onlyStage2
439980ddf4cSpeixiaokun    ))
4403ea4388cSHaoyuan Feng    val data_resp = DataHoldBypass(l0.io.r.resp.data, stageDelay_valid_1cycle)
4417797f035SbugGenerator    val vVec_delay = RegEnable(vVec_req, stageReq.fire)
442d0de7e4aSpeixiaokun    val hVec_delay = RegEnable(hVec_req, stageReq.fire)
443d0de7e4aSpeixiaokun    val hitVec_delay = VecInit(data_resp.zip(vVec_delay.asBools).zip(hVec_delay).map { case ((wayData, v), h) =>
44497929664SXiaokun-Pei      wayData.entries.hit(delay_vpn, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = delay_h =/= noS2xlate) && v && (delay_h === h)})
4456c4dcc2dSLemover
4466c4dcc2dSLemover    // check hit and ecc
44782978df9Speixiaokun    val check_vpn = stageCheck(0).bits.req_info.vpn
4486c4dcc2dSLemover    val ramDatas = RegEnable(data_resp, stageDelay(1).fire)
449935edac4STang Haojin    val vVec = RegEnable(vVec_delay, stageDelay(1).fire).asBools
4506c4dcc2dSLemover
4517797f035SbugGenerator    val hitVec = RegEnable(hitVec_delay, stageDelay(1).fire)
4527196f5a2SLemover    val hitWayEntry = ParallelPriorityMux(hitVec zip ramDatas)
4537196f5a2SLemover    val hitWayData = hitWayEntry.entries
4547196f5a2SLemover    val hitWayEcc = hitWayEntry.ecc
4556c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4563ea4388cSHaoyuan Feng    val hitWay = ParallelPriorityMux(hitVec zip (0 until l2tlbParams.l0nWays).map(_.U(log2Up(l2tlbParams.l0nWays).W)))
457eef81af7SHaoyuan Feng    val eccError = WireInit(false.B)
458eef81af7SHaoyuan Feng    if (l2tlbParams.enablePTWECC) {
459eef81af7SHaoyuan Feng      eccError := hitWayEntry.decode()
460eef81af7SHaoyuan Feng    } else {
461eef81af7SHaoyuan Feng      eccError := false.B
462eef81af7SHaoyuan Feng    }
4636d5ddbceSLemover
4643ea4388cSHaoyuan Feng    when (hit && stageCheck_valid_1cycle) { ptwl0replace.access(genPtwL0SetIdx(check_vpn), hitWay) }
4657196f5a2SLemover
4663ea4388cSHaoyuan Feng    l0AccessPerf.zip(hitVec).map{ case (l, h) => l := h && stageCheck_valid_1cycle }
4673ea4388cSHaoyuan Feng    XSDebug(stageReq.fire, p"[l0] ridx:0x${Hexadecimal(ridx)}\n")
4683ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l0nWays) {
4693ea4388cSHaoyuan Feng      XSDebug(stageCheck_valid_1cycle, p"[l0] ramDatas(${i.U}) ${ramDatas(i)}  l0v:${vVec(i)}  hit:${hitVec(i)}\n")
4706d5ddbceSLemover    }
4713ea4388cSHaoyuan Feng    XSDebug(stageCheck_valid_1cycle, p"[l0] l0Hit:${hit} l0HitData:${hitWayData} hitVec:${Binary(hitVec.asUInt)} hitWay:${hitWay} v:${vVec}\n")
4726d5ddbceSLemover
4733ea4388cSHaoyuan Feng    ridx.suggestName(s"l0_ridx")
4743ea4388cSHaoyuan Feng    ramDatas.suggestName(s"l0_ramDatas")
4753ea4388cSHaoyuan Feng    hitVec.suggestName(s"l0_hitVec")
4763ea4388cSHaoyuan Feng    hitWay.suggestName(s"l0_hitWay")
4776d5ddbceSLemover
4783889e11eSLemover    (hit, hitWayData, hitWayData.prefetch, eccError)
4796d5ddbceSLemover  }
4803ea4388cSHaoyuan Feng  val l0HitPPN = l0HitData.ppns
4813ea4388cSHaoyuan Feng  val l0HitPerm = l0HitData.perms.getOrElse(0.U.asTypeOf(Vec(PtwL0SectorSize, new PtePermBundle)))
4823ea4388cSHaoyuan Feng  val l0HitValid = l0HitData.vs
4833ea4388cSHaoyuan Feng  val l0HitAf = l0HitData.af
4846d5ddbceSLemover
4856d5ddbceSLemover  // super page
4865854c1edSLemover  val spreplace = ReplacementPolicy.fromString(l2tlbParams.spReplacer, l2tlbParams.spSize)
4878d8ac704SLemover  val (spHit, spHitData, spPre, spValid) = {
48897929664SXiaokun-Pei    val hitVecT = sp.zipWithIndex.map { case (e, i) => e.hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = h_search =/= noS2xlate) && spv(i) && (sph(i) === h_search) }
4896c4dcc2dSLemover    val hitVec = hitVecT.map(RegEnable(_, stageReq.fire))
4906d5ddbceSLemover    val hitData = ParallelPriorityMux(hitVec zip sp)
4916c4dcc2dSLemover    val hit = ParallelOR(hitVec)
4926d5ddbceSLemover
4936c4dcc2dSLemover    when (hit && stageDelay_valid_1cycle) { spreplace.access(OHToUInt(hitVec)) }
4946d5ddbceSLemover
4956c4dcc2dSLemover    spAccessPerf.zip(hitVec).map{ case (s, h) => s := h && stageDelay_valid_1cycle }
4965854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
49797929664SXiaokun-Pei      XSDebug(stageReq.fire, p"[sp] sp(${i.U}) ${sp(i)} hit:${sp(i).hit(vpn_search, io.csr_dup(0).satp.asid, io.csr_dup(0).vsatp.asid, io.csr_dup(0).hgatp.vmid, s2xlate = h_search =/= noS2xlate)} spv:${spv(i)}\n")
4986d5ddbceSLemover    }
4996c4dcc2dSLemover    XSDebug(stageDelay_valid_1cycle, p"[sp] spHit:${hit} spHitData:${hitData} hitVec:${Binary(VecInit(hitVec).asUInt)}\n")
5006d5ddbceSLemover
5016d5ddbceSLemover    VecInit(hitVecT).suggestName(s"sp_hitVecT")
5026d5ddbceSLemover    VecInit(hitVec).suggestName(s"sp_hitVec")
5036d5ddbceSLemover
5046c4dcc2dSLemover    (RegEnable(hit, stageDelay(1).fire),
5056c4dcc2dSLemover     RegEnable(hitData, stageDelay(1).fire),
5066c4dcc2dSLemover     RegEnable(hitData.prefetch, stageDelay(1).fire),
507935edac4STang Haojin     RegEnable(hitData.v, stageDelay(1).fire))
5086d5ddbceSLemover  }
5096d5ddbceSLemover  val spHitPerm = spHitData.perm.getOrElse(0.U.asTypeOf(new PtePermBundle))
5106d5ddbceSLemover  val spHitLevel = spHitData.level.getOrElse(0.U)
5116d5ddbceSLemover
5126c4dcc2dSLemover  val check_res = Wire(new PageCacheRespBundle)
5133ea4388cSHaoyuan Feng  check_res.l3.map(_.apply(l3Hit.get, l3Pre.get, l3HitPPN.get))
5143ea4388cSHaoyuan Feng  check_res.l2.apply(l2Hit, l2Pre, l2HitPPN)
5153ea4388cSHaoyuan Feng  check_res.l1.apply(l1Hit, l1Pre, l1HitPPN, ecc = l1eccError)
5163ea4388cSHaoyuan Feng  check_res.l0.apply(l0Hit, l0Pre, l0HitPPN, l0HitPerm, l0eccError, valid = l0HitValid, accessFault = l0HitAf)
5176c4dcc2dSLemover  check_res.sp.apply(spHit, spPre, spHitData.ppn, spHitPerm, false.B, spHitLevel, spValid)
5186d5ddbceSLemover
5196c4dcc2dSLemover  val resp_res = Reg(new PageCacheRespBundle)
5206c4dcc2dSLemover  when (stageCheck(1).fire) { resp_res := check_res }
5213889e11eSLemover
5221f4a7c0cSLemover  // stageResp bypass
5233ea4388cSHaoyuan Feng  val bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool()))
5241f4a7c0cSLemover  bypassed.indices.foreach(i =>
5251f4a7c0cSLemover    bypassed(i) := stageResp.bits.bypassed(i) ||
5266967f5d5Speixiaokun      ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate),
5271f4a7c0cSLemover        OneCycleValid(stageCheck(1).fire, false.B) || io.refill.valid)
5281f4a7c0cSLemover  )
5291f4a7c0cSLemover
53083d93d53Speixiaokun  // stageResp bypass to hptw
5313ea4388cSHaoyuan Feng  val hptw_bypassed = if (EnableSv48) Wire(Vec(4, Bool())) else Wire(Vec(3, Bool()))
53283d93d53Speixiaokun  hptw_bypassed.indices.foreach(i =>
53383d93d53Speixiaokun    hptw_bypassed(i) := stageResp.bits.bypassed(i) ||
53483d93d53Speixiaokun      ValidHoldBypass(refill_bypass(stageResp.bits.req_info.vpn, i, stageResp.bits.req_info.s2xlate),
53583d93d53Speixiaokun        io.resp.fire)
53683d93d53Speixiaokun  )
53783d93d53Speixiaokun
53830104977Speixiaokun  val isAllStage = stageResp.bits.req_info.s2xlate === allStage
539c0991f6aSpeixiaokun  val isOnlyStage2 = stageResp.bits.req_info.s2xlate === onlyStage2
5403ea4388cSHaoyuan Feng  val stage1Hit = (resp_res.l0.hit || resp_res.sp.hit) && isAllStage
541da605600Speixiaokun  val idx = stageResp.bits.req_info.vpn(2, 0)
5423ea4388cSHaoyuan Feng  val stage1Pf = !Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v)
5436c4dcc2dSLemover  io.resp.bits.req_info   := stageResp.bits.req_info
5446c4dcc2dSLemover  io.resp.bits.isFirst  := stageResp.bits.isFirst
5453ea4388cSHaoyuan Feng  io.resp.bits.hit      := (resp_res.l0.hit || resp_res.sp.hit) && (!isAllStage || isAllStage && stage1Pf)
5463ea4388cSHaoyuan Feng  if (EnableSv48) {
5473ea4388cSHaoyuan Feng    io.resp.bits.bypassed := (bypassed(0) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit) || (bypassed(3) && !resp_res.l3.get.hit)) && !isAllStage
5483ea4388cSHaoyuan Feng  } else {
5493ea4388cSHaoyuan Feng    io.resp.bits.bypassed := (bypassed(0) || (bypassed(1) && !resp_res.l1.hit) || (bypassed(2) && !resp_res.l2.hit)) && !isAllStage
5503ea4388cSHaoyuan Feng  }
5513ea4388cSHaoyuan Feng  io.resp.bits.prefetch := resp_res.l0.pre && resp_res.l0.hit || resp_res.sp.pre && resp_res.sp.hit
5523ea4388cSHaoyuan Feng  io.resp.bits.toFsm.l3Hit.map(_ := resp_res.l3.get.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq)
553325f0a4eSpeixiaokun  io.resp.bits.toFsm.l2Hit := resp_res.l2.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq
5543ea4388cSHaoyuan Feng  io.resp.bits.toFsm.l1Hit := resp_res.l1.hit && !stage1Hit && !isOnlyStage2 && !stageResp.bits.isHptwReq
5553ea4388cSHaoyuan Feng  io.resp.bits.toFsm.ppn   := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn))
556980ddf4cSpeixiaokun  io.resp.bits.toFsm.stage1Hit := stage1Hit
557d0de7e4aSpeixiaokun
558325f0a4eSpeixiaokun  io.resp.bits.isHptwReq := stageResp.bits.isHptwReq
5593ea4388cSHaoyuan Feng  if (EnableSv48) {
5603ea4388cSHaoyuan Feng    io.resp.bits.toHptw.bypassed := (hptw_bypassed(0) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit) || (hptw_bypassed(3) && !resp_res.l3.get.hit)) && stageResp.bits.isHptwReq
5613ea4388cSHaoyuan Feng  } else {
5623ea4388cSHaoyuan Feng    io.resp.bits.toHptw.bypassed := (hptw_bypassed(0) || (hptw_bypassed(1) && !resp_res.l1.hit) || (hptw_bypassed(2) && !resp_res.l2.hit)) && stageResp.bits.isHptwReq
5633ea4388cSHaoyuan Feng  }
564d0de7e4aSpeixiaokun  io.resp.bits.toHptw.id := stageResp.bits.hptwId
5653ea4388cSHaoyuan Feng  io.resp.bits.toHptw.l3Hit.map(_ := resp_res.l3.get.hit && stageResp.bits.isHptwReq)
566325f0a4eSpeixiaokun  io.resp.bits.toHptw.l2Hit := resp_res.l2.hit && stageResp.bits.isHptwReq
5673ea4388cSHaoyuan Feng  io.resp.bits.toHptw.l1Hit := resp_res.l1.hit && stageResp.bits.isHptwReq
5683ea4388cSHaoyuan Feng  io.resp.bits.toHptw.ppn := Mux(resp_res.l1.hit, resp_res.l1.ppn, Mux(resp_res.l2.hit, resp_res.l2.ppn, resp_res.l3.getOrElse(0.U.asTypeOf(new PageCachePerPespBundle)).ppn))(ppnLen - 1, 0)
56982978df9Speixiaokun  io.resp.bits.toHptw.resp.entry.tag := stageResp.bits.req_info.vpn
570eb4bf3f2Speixiaokun  io.resp.bits.toHptw.resp.entry.asid := DontCare
57197929664SXiaokun-Pei  io.resp.bits.toHptw.resp.entry.vmid.map(_ := io.csr_dup(0).hgatp.vmid)
5723ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.level.map(_ := Mux(resp_res.l0.hit, 0.U, resp_res.sp.level))
573d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.entry.prefetch := from_pre(stageResp.bits.req_info.source)
5743ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(idx), resp_res.sp.ppn)(ppnLen - 1, 0)
5753ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(idx), resp_res.sp.perm))
5763ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.entry.v := Mux(resp_res.l0.hit, resp_res.l0.v(idx), resp_res.sp.v)
577d0de7e4aSpeixiaokun  io.resp.bits.toHptw.resp.gpf := !io.resp.bits.toHptw.resp.entry.v
5783ea4388cSHaoyuan Feng  io.resp.bits.toHptw.resp.gaf := Mux(resp_res.l0.hit, resp_res.l0.af(idx), false.B)
579d0de7e4aSpeixiaokun
5806979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.tag := stageResp.bits.req_info.vpn(vpnLen - 1, 3))
5816979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.asid := Mux(stageResp.bits.req_info.hasS2xlate(), io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid)) // DontCare
58297929664SXiaokun-Pei  io.resp.bits.stage1.entry.map(_.vmid.map(_ := io.csr_dup(0).hgatp.vmid))
5833ea4388cSHaoyuan Feng  if (EnableSv48) {
5843ea4388cSHaoyuan Feng    io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U,
5853ea4388cSHaoyuan Feng      Mux(resp_res.sp.hit, resp_res.sp.level,
5863ea4388cSHaoyuan Feng        Mux(resp_res.l1.hit, 1.U,
5873ea4388cSHaoyuan Feng          Mux(resp_res.l2.hit, 2.U, 3.U))))))
5883ea4388cSHaoyuan Feng  } else {
5893ea4388cSHaoyuan Feng    io.resp.bits.stage1.entry.map(_.level.map(_ := Mux(resp_res.l0.hit, 0.U,
5903ea4388cSHaoyuan Feng      Mux(resp_res.sp.hit, resp_res.sp.level,
5913ea4388cSHaoyuan Feng        Mux(resp_res.l1.hit, 1.U, 2.U)))))
5923ea4388cSHaoyuan Feng  }
5936979864eSXiaokun-Pei  io.resp.bits.stage1.entry.map(_.prefetch := from_pre(stageResp.bits.req_info.source))
59463632028SHaoyuan Feng  for (i <- 0 until tlbcontiguous) {
5953ea4388cSHaoyuan Feng    if (EnableSv48) {
5963ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth),
5973ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth),
5983ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth),
5993ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth),
6003ea4388cSHaoyuan Feng              resp_res.l3.get.ppn(gvpnLen - 1, sectortlbwidth)))))
6013ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0),
6023ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0),
6033ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0),
6043ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.ppn(sectortlbwidth - 1, 0),
6053ea4388cSHaoyuan Feng              resp_res.l3.get.ppn(sectortlbwidth - 1, 0)))))
6063ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i),
6073ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.v,
6083ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.v,
6093ea4388cSHaoyuan Feng            Mux(resp_res.l2.hit, resp_res.l2.v,
6103ea4388cSHaoyuan Feng              resp_res.l3.get.v))))
6113ea4388cSHaoyuan Feng    } else {
6123ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(gvpnLen - 1, sectortlbwidth),
6133ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(gvpnLen - 1, sectortlbwidth),
6143ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(gvpnLen - 1, sectortlbwidth),
6153ea4388cSHaoyuan Feng            resp_res.l2.ppn(gvpnLen - 1, sectortlbwidth))))
6163ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).ppn_low := Mux(resp_res.l0.hit, resp_res.l0.ppn(i)(sectortlbwidth - 1, 0),
6173ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.ppn(sectortlbwidth - 1, 0),
6183ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.ppn(sectortlbwidth - 1, 0),
6193ea4388cSHaoyuan Feng            resp_res.l2.ppn(sectortlbwidth - 1, 0))))
6203ea4388cSHaoyuan Feng      io.resp.bits.stage1.entry(i).v := Mux(resp_res.l0.hit, resp_res.l0.v(i),
6213ea4388cSHaoyuan Feng        Mux(resp_res.sp.hit, resp_res.sp.v,
6223ea4388cSHaoyuan Feng          Mux(resp_res.l1.hit, resp_res.l1.v,
6233ea4388cSHaoyuan Feng            resp_res.l2.v)))
6243ea4388cSHaoyuan Feng    }
62597929664SXiaokun-Pei    io.resp.bits.stage1.entry(i).perm.map(_ := Mux(resp_res.l0.hit, resp_res.l0.perm(i),  Mux(resp_res.sp.hit, resp_res.sp.perm, 0.U.asTypeOf(new PtePermBundle))))
6266979864eSXiaokun-Pei    io.resp.bits.stage1.entry(i).pf := !io.resp.bits.stage1.entry(i).v
6273ea4388cSHaoyuan Feng    io.resp.bits.stage1.entry(i).af := Mux(resp_res.l0.hit, resp_res.l0.af(i), false.B)
62863632028SHaoyuan Feng  }
629da605600Speixiaokun  io.resp.bits.stage1.pteidx := UIntToOH(idx).asBools
6303ea4388cSHaoyuan Feng  io.resp.bits.stage1.not_super := Mux(resp_res.l0.hit, true.B, false.B)
6316c4dcc2dSLemover  io.resp.valid := stageResp.valid
6323ea4388cSHaoyuan Feng  XSError(stageResp.valid && resp_res.l0.hit && resp_res.sp.hit, "normal page and super page both hit")
6333ea4388cSHaoyuan Feng  XSError(stageResp.valid && io.resp.bits.hit && bypassed(0), "page cache, bypassed but hit")
6346d5ddbceSLemover
6356d5ddbceSLemover  // refill Perf
6363ea4388cSHaoyuan Feng  val l3RefillPerf = if (EnableSv48) Some(Wire(Vec(l2tlbParams.l3Size, Bool()))) else None
6373ea4388cSHaoyuan Feng  val l2RefillPerf = Wire(Vec(l2tlbParams.l2Size, Bool()))
6383ea4388cSHaoyuan Feng  val l1RefillPerf = Wire(Vec(l2tlbParams.l1nWays, Bool()))
6393ea4388cSHaoyuan Feng  val l0RefillPerf = Wire(Vec(l2tlbParams.l0nWays, Bool()))
6405854c1edSLemover  val spRefillPerf = Wire(Vec(l2tlbParams.spSize, Bool()))
6413ea4388cSHaoyuan Feng  l3RefillPerf.map(_.map(_ := false.B))
6426d5ddbceSLemover  l2RefillPerf.map(_ := false.B)
6433ea4388cSHaoyuan Feng  l1RefillPerf.map(_ := false.B)
6443ea4388cSHaoyuan Feng  l0RefillPerf.map(_ := false.B)
6456d5ddbceSLemover  spRefillPerf.map(_ := false.B)
6466d5ddbceSLemover
6476d5ddbceSLemover  // refill
6483ea4388cSHaoyuan Feng  l1.io.w.req <> DontCare
6493ea4388cSHaoyuan Feng  l0.io.w.req <> DontCare
6503ea4388cSHaoyuan Feng  l1.io.w.req.valid := false.B
6513ea4388cSHaoyuan Feng  l0.io.w.req.valid := false.B
6526d5ddbceSLemover
6536d5ddbceSLemover  val memRdata = refill.ptes
6545854c1edSLemover  val memPtes = (0 until (l2tlbParams.blockBytes/(XLEN/8))).map(i => memRdata((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle))
6557797f035SbugGenerator  val memSelData = io.refill.bits.sel_pte_dup
6567797f035SbugGenerator  val memPte = memSelData.map(a => a.asTypeOf(new PteBundle))
657b848eea5SLemover
6586d5ddbceSLemover  // TODO: handle sfenceLatch outsize
6593ea4388cSHaoyuan Feng  if (EnableSv48) {
66097929664SXiaokun-Pei    when (!flush_dup(2) && refill.levelOH.l3.get && !memPte(2).isLeaf() && !memPte(2).isPf(refill.level_dup(2))
661*135df6a7SXiaokun-Pei    && Mux(refill.req_info_dup(2).s2xlate === allStage, !memPte(2).isStage1Gpf(), Mux(refill.req_info_dup(2).s2xlate === onlyStage1, !(memPte(2).isAf() || memPte(2).isStage1Gpf()), Mux(refill.req_info_dup(2).s2xlate === onlyStage2, !memPte(2).isGpf(refill.level_dup(2)), !memPte(2).isAf())))) {
6623ea4388cSHaoyuan Feng      val refillIdx = replaceWrapper(l3v.get, ptwl3replace.get.way)
6633ea4388cSHaoyuan Feng      refillIdx.suggestName(s"Ptwl3RefillIdx")
6646d5ddbceSLemover      val rfOH = UIntToOH(refillIdx)
6653ea4388cSHaoyuan Feng      l3.get(refillIdx).refill(
6663ea4388cSHaoyuan Feng        refill.req_info_dup(2).vpn,
6673ea4388cSHaoyuan Feng        Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
66897929664SXiaokun-Pei        io.csr_dup(2).hgatp.vmid,
6693ea4388cSHaoyuan Feng        memSelData(2),
6703ea4388cSHaoyuan Feng        3.U,
6713ea4388cSHaoyuan Feng        refill_prefetch_dup(2)
67245f497a4Shappy-lx      )
6733ea4388cSHaoyuan Feng      ptwl2replace.access(refillIdx)
6743ea4388cSHaoyuan Feng      l3v.get := l3v.get | rfOH
6753ea4388cSHaoyuan Feng      l3g.get := (l3g.get & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U)
6763ea4388cSHaoyuan Feng      l3h.get(refillIdx) := refill_h(2)
6776d5ddbceSLemover
6783ea4388cSHaoyuan Feng      for (i <- 0 until l2tlbParams.l3Size) {
6793ea4388cSHaoyuan Feng        l3RefillPerf.get(i) := i.U === refillIdx
6806d5ddbceSLemover      }
6816d5ddbceSLemover
6823ea4388cSHaoyuan Feng      XSDebug(p"[l3 refill] refillIdx:${refillIdx} refillEntry:${l3.get(refillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n")
6833ea4388cSHaoyuan Feng      XSDebug(p"[l3 refill] l3v:${Binary(l3v.get)}->${Binary(l3v.get | rfOH)} l3g:${Binary(l3g.get)}->${Binary((l3g.get & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U))}\n")
6846d5ddbceSLemover
6853ea4388cSHaoyuan Feng      refillIdx.suggestName(s"l3_refillIdx")
6863ea4388cSHaoyuan Feng      rfOH.suggestName(s"l3_rfOH")
6873ea4388cSHaoyuan Feng    }
6886d5ddbceSLemover  }
6896d5ddbceSLemover
69097929664SXiaokun-Pei  when (!flush_dup(2) && refill.levelOH.l2 && !memPte(2).isLeaf() && !memPte(2).isPf(refill.level_dup(2))
691*135df6a7SXiaokun-Pei    && Mux(refill.req_info_dup(2).s2xlate === allStage, !memPte(2).isStage1Gpf(), Mux(refill.req_info_dup(2).s2xlate === onlyStage1, !(memPte(2).isAf() || memPte(2).isStage1Gpf()), Mux(refill.req_info_dup(2).s2xlate === onlyStage2, !memPte(2).isGpf(refill.level_dup(2)), !memPte(2).isAf())))) {
6923ea4388cSHaoyuan Feng    val refillIdx = replaceWrapper(l2v, ptwl2replace.way)
6933ea4388cSHaoyuan Feng    refillIdx.suggestName(s"Ptwl2RefillIdx")
6943ea4388cSHaoyuan Feng    val rfOH = UIntToOH(refillIdx)
6953ea4388cSHaoyuan Feng    l2(refillIdx).refill(
6963ea4388cSHaoyuan Feng      refill.req_info_dup(2).vpn,
6973ea4388cSHaoyuan Feng      Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid),
69897929664SXiaokun-Pei      io.csr_dup(2).hgatp.vmid,
6993ea4388cSHaoyuan Feng      memSelData(2),
7003ea4388cSHaoyuan Feng      2.U,
7013ea4388cSHaoyuan Feng      refill_prefetch_dup(2)
7023ea4388cSHaoyuan Feng    )
7033ea4388cSHaoyuan Feng    ptwl2replace.access(refillIdx)
7043ea4388cSHaoyuan Feng    l2v := l2v | rfOH
7053ea4388cSHaoyuan Feng    l2g := (l2g & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U)
7063ea4388cSHaoyuan Feng    l2h(refillIdx) := refill_h(2)
7073ea4388cSHaoyuan Feng
7083ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l2Size) {
7093ea4388cSHaoyuan Feng      l2RefillPerf(i) := i.U === refillIdx
7103ea4388cSHaoyuan Feng    }
7113ea4388cSHaoyuan Feng
7123ea4388cSHaoyuan Feng    XSDebug(p"[l2 refill] refillIdx:${refillIdx} refillEntry:${l2(refillIdx).genPtwEntry(refill.req_info_dup(2).vpn, Mux(refill.req_info_dup(2).s2xlate =/= noS2xlate, io.csr_dup(2).vsatp.asid, io.csr_dup(2).satp.asid), memSelData(2), 0.U, prefetch = refill_prefetch_dup(2))}\n")
7133ea4388cSHaoyuan Feng    XSDebug(p"[l2 refill] l2v:${Binary(l2v)}->${Binary(l2v | rfOH)} l2g:${Binary(l2g)}->${Binary((l2g & ~rfOH) | Mux(memPte(2).perm.g, rfOH, 0.U))}\n")
7143ea4388cSHaoyuan Feng
7153ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l2_refillIdx")
7163ea4388cSHaoyuan Feng    rfOH.suggestName(s"l2_rfOH")
7173ea4388cSHaoyuan Feng  }
7183ea4388cSHaoyuan Feng
71997929664SXiaokun-Pei  when (!flush_dup(1) && refill.levelOH.l1 && !memPte(1).isLeaf() && !memPte(1).isPf(refill.level_dup(1))
720*135df6a7SXiaokun-Pei  && Mux(refill.req_info_dup(1).s2xlate === allStage, !memPte(1).isStage1Gpf(), Mux(refill.req_info_dup(1).s2xlate === onlyStage1, !(memPte(1).isAf() || memPte(1).isStage1Gpf()), Mux(refill.req_info_dup(1).s2xlate === onlyStage2, !memPte(1).isGpf(refill.level_dup(1)), !memPte(1).isAf())))) {
7213ea4388cSHaoyuan Feng    val refillIdx = genPtwL1SetIdx(refill.req_info_dup(1).vpn)
7223ea4388cSHaoyuan Feng    val victimWay = replaceWrapper(getl1vSet(refill.req_info_dup(1).vpn), ptwl1replace.way(refillIdx))
7236d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
7246d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
7253ea4388cSHaoyuan Feng    val wdata = Wire(l1EntryType)
7263889e11eSLemover    wdata.gen(
72782978df9Speixiaokun      vpn = refill.req_info_dup(1).vpn,
728cca17e78Speixiaokun      asid = Mux(refill.req_info_dup(1).s2xlate =/= noS2xlate, io.csr_dup(1).vsatp.asid, io.csr_dup(1).satp.asid),
72997929664SXiaokun-Pei      vmid = io.csr_dup(1).hgatp.vmid,
73045f497a4Shappy-lx      data = memRdata,
73145f497a4Shappy-lx      levelUInt = 1.U,
7324ed5afbdSXiaokun-Pei      refill_prefetch_dup(1),
7334ed5afbdSXiaokun-Pei      refill.req_info_dup(1).s2xlate
73445f497a4Shappy-lx    )
7353ea4388cSHaoyuan Feng    l1.io.w.apply(
7366d5ddbceSLemover      valid = true.B,
7376d5ddbceSLemover      setIdx = refillIdx,
7387196f5a2SLemover      data = wdata,
7396d5ddbceSLemover      waymask = victimWayOH
7406d5ddbceSLemover    )
7413ea4388cSHaoyuan Feng    ptwl1replace.access(refillIdx, victimWay)
7423ea4388cSHaoyuan Feng    l1v := l1v | rfvOH
7433ea4388cSHaoyuan Feng    l1g := l1g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
7443ea4388cSHaoyuan Feng    l1h(refillIdx)(victimWay) := refill_h(1)
7456d5ddbceSLemover
7463ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l1nWays) {
7473ea4388cSHaoyuan Feng      l1RefillPerf(i) := i.U === victimWay
7486d5ddbceSLemover    }
7496d5ddbceSLemover
7503ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
7513ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] refilldata:0x${wdata}\n")
7523ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] l1v:${Binary(l1v)} -> ${Binary(l1v | rfvOH)}\n")
7533ea4388cSHaoyuan Feng    XSDebug(p"[l1 refill] l1g:${Binary(l1g)} -> ${Binary(l1g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
7546d5ddbceSLemover
7553ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l1_refillIdx")
7563ea4388cSHaoyuan Feng    victimWay.suggestName(s"l1_victimWay")
7573ea4388cSHaoyuan Feng    victimWayOH.suggestName(s"l1_victimWayOH")
7583ea4388cSHaoyuan Feng    rfvOH.suggestName(s"l1_rfvOH")
7596d5ddbceSLemover  }
7606d5ddbceSLemover
76197929664SXiaokun-Pei  when (!flush_dup(0) && refill.levelOH.l0
762*135df6a7SXiaokun-Pei  && Mux(refill.req_info_dup(0).s2xlate === allStage, !memPte(0).isStage1Gpf(), Mux(refill.req_info_dup(0).s2xlate === onlyStage1, !(memPte(0).isAf() || memPte(0).isStage1Gpf()), Mux(refill.req_info_dup(0).s2xlate === onlyStage2, !memPte(0).isGpf(refill.level_dup(0)), !memPte(0).isAf())))) {
7633ea4388cSHaoyuan Feng    val refillIdx = genPtwL0SetIdx(refill.req_info_dup(0).vpn)
7643ea4388cSHaoyuan Feng    val victimWay = replaceWrapper(getl0vSet(refill.req_info_dup(0).vpn), ptwl0replace.way(refillIdx))
7656d5ddbceSLemover    val victimWayOH = UIntToOH(victimWay)
7666d5ddbceSLemover    val rfvOH = UIntToOH(Cat(refillIdx, victimWay))
7673ea4388cSHaoyuan Feng    val wdata = Wire(l0EntryType)
7683889e11eSLemover    wdata.gen(
7693ea4388cSHaoyuan Feng      vpn =  refill.req_info_dup(0).vpn,
7703ea4388cSHaoyuan Feng      asid = Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
77197929664SXiaokun-Pei      vmid = io.csr_dup(0).hgatp.vmid,
77245f497a4Shappy-lx      data = memRdata,
7733ea4388cSHaoyuan Feng      levelUInt = 0.U,
7743ea4388cSHaoyuan Feng      refill_prefetch_dup(0),
7753ea4388cSHaoyuan Feng      refill.req_info_dup(0).s2xlate
77645f497a4Shappy-lx    )
7773ea4388cSHaoyuan Feng    l0.io.w.apply(
7786d5ddbceSLemover      valid = true.B,
7796d5ddbceSLemover      setIdx = refillIdx,
7807196f5a2SLemover      data = wdata,
7816d5ddbceSLemover      waymask = victimWayOH
7826d5ddbceSLemover    )
7833ea4388cSHaoyuan Feng    ptwl0replace.access(refillIdx, victimWay)
7843ea4388cSHaoyuan Feng    l0v := l0v | rfvOH
7853ea4388cSHaoyuan Feng    l0g := l0g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U)
7863ea4388cSHaoyuan Feng    l0h(refillIdx)(victimWay) := refill_h(0)
7876d5ddbceSLemover
7883ea4388cSHaoyuan Feng    for (i <- 0 until l2tlbParams.l0nWays) {
7893ea4388cSHaoyuan Feng      l0RefillPerf(i) := i.U === victimWay
7906d5ddbceSLemover    }
7916d5ddbceSLemover
7923ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] refillIdx:0x${Hexadecimal(refillIdx)} victimWay:${victimWay} victimWayOH:${Binary(victimWayOH)} rfvOH(in UInt):${Cat(refillIdx, victimWay)}\n")
7933ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] refilldata:0x${wdata}\n")
7943ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] l0v:${Binary(l0v)} -> ${Binary(l0v | rfvOH)}\n")
7953ea4388cSHaoyuan Feng    XSDebug(p"[l0 refill] l0g:${Binary(l0g)} -> ${Binary(l0g & ~rfvOH | Mux(Cat(memPtes.map(_.perm.g)).andR, rfvOH, 0.U))}\n")
7966d5ddbceSLemover
7973ea4388cSHaoyuan Feng    refillIdx.suggestName(s"l0_refillIdx")
7983ea4388cSHaoyuan Feng    victimWay.suggestName(s"l0_victimWay")
7993ea4388cSHaoyuan Feng    victimWayOH.suggestName(s"l0_victimWayOH")
8003ea4388cSHaoyuan Feng    rfvOH.suggestName(s"l0_rfvOH")
8016d5ddbceSLemover  }
8027797f035SbugGenerator
8038d8ac704SLemover
8048d8ac704SLemover  // misc entries: super & invalid
805*135df6a7SXiaokun-Pei  when (!flush_dup(0) && refill.levelOH.sp && (memPte(0).isLeaf() || memPte(0).isPf(refill.level_dup(0)))
806*135df6a7SXiaokun-Pei  && Mux(refill.req_info_dup(0).s2xlate === allStage, !memPte(0).isStage1Gpf(), Mux(refill.req_info_dup(0).s2xlate === onlyStage1, !(memPte(0).isAf() || memPte(0).isStage1Gpf()), Mux(refill.req_info_dup(0).s2xlate === onlyStage2, !memPte(0).isGpf(refill.level_dup(0)), !memPte(0).isAf())))) {
8075854c1edSLemover    val refillIdx = spreplace.way// LFSR64()(log2Up(l2tlbParams.spSize)-1,0) // TODO: may be LRU
8086d5ddbceSLemover    val rfOH = UIntToOH(refillIdx)
80945f497a4Shappy-lx    sp(refillIdx).refill(
8107797f035SbugGenerator      refill.req_info_dup(0).vpn,
811b188e334Speixiaokun      Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid),
81297929664SXiaokun-Pei      io.csr_dup(0).hgatp.vmid,
8137797f035SbugGenerator      memSelData(0),
8143ea4388cSHaoyuan Feng      refill.level_dup(0),
8157797f035SbugGenerator      refill_prefetch_dup(0),
8167797f035SbugGenerator      !memPte(0).isPf(refill.level_dup(0)),
81745f497a4Shappy-lx    )
8186d5ddbceSLemover    spreplace.access(refillIdx)
8196d5ddbceSLemover    spv := spv | rfOH
8207797f035SbugGenerator    spg := spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U)
8214ed5afbdSXiaokun-Pei    sph(refillIdx) := refill_h(0)
8226d5ddbceSLemover
8235854c1edSLemover    for (i <- 0 until l2tlbParams.spSize) {
8246d5ddbceSLemover      spRefillPerf(i) := i.U === refillIdx
8256d5ddbceSLemover    }
8266d5ddbceSLemover
827b188e334Speixiaokun    XSDebug(p"[sp refill] refillIdx:${refillIdx} refillEntry:${sp(refillIdx).genPtwEntry(refill.req_info_dup(0).vpn, Mux(refill.req_info_dup(0).s2xlate =/= noS2xlate, io.csr_dup(0).vsatp.asid, io.csr_dup(0).satp.asid), memSelData(0), refill.level_dup(0), refill_prefetch_dup(0))}\n")
8287797f035SbugGenerator    XSDebug(p"[sp refill] spv:${Binary(spv)}->${Binary(spv | rfOH)} spg:${Binary(spg)}->${Binary(spg & ~rfOH | Mux(memPte(0).perm.g, rfOH, 0.U))}\n")
8296d5ddbceSLemover
8306d5ddbceSLemover    refillIdx.suggestName(s"sp_refillIdx")
8316d5ddbceSLemover    rfOH.suggestName(s"sp_rfOH")
8326d5ddbceSLemover  }
8336d5ddbceSLemover
8343ea4388cSHaoyuan Feng  val l1eccFlush = resp_res.l1.ecc && stageResp_valid_1cycle_dup(0) // RegNext(l1eccError, init = false.B)
8353ea4388cSHaoyuan Feng  val l0eccFlush = resp_res.l0.ecc && stageResp_valid_1cycle_dup(1) // RegNext(l0eccError, init = false.B)
8366c4dcc2dSLemover  val eccVpn = stageResp.bits.req_info.vpn
8377196f5a2SLemover
8383ea4388cSHaoyuan Feng  XSError(l1eccFlush, "l2tlb.cache.l1 ecc error. Should not happen at sim stage")
8393ea4388cSHaoyuan Feng  XSError(l0eccFlush, "l2tlb.cache.l0 ecc error. Should not happen at sim stage")
8403ea4388cSHaoyuan Feng  when (l1eccFlush) {
8413ea4388cSHaoyuan Feng    val flushSetIdxOH = UIntToOH(genPtwL1SetIdx(eccVpn))
8423ea4388cSHaoyuan Feng    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l1nWays, a.asUInt) }).asUInt
8433ea4388cSHaoyuan Feng    l1v := l1v & ~flushMask
8443ea4388cSHaoyuan Feng    l1g := l1g & ~flushMask
8457196f5a2SLemover  }
8467196f5a2SLemover
8473ea4388cSHaoyuan Feng  when (l0eccFlush) {
8483ea4388cSHaoyuan Feng    val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(eccVpn))
8493ea4388cSHaoyuan Feng    val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt
8503ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask
8513ea4388cSHaoyuan Feng    l0g := l0g & ~flushMask
8527196f5a2SLemover  }
8537196f5a2SLemover
8543ea4388cSHaoyuan Feng  // sfence for l0
8553ea4388cSHaoyuan Feng  val sfence_valid_l0 = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
8563ea4388cSHaoyuan Feng  when (sfence_valid_l0) {
8573ea4388cSHaoyuan Feng    val l0hhit = VecInit(l0h.flatMap(_.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate})).asUInt
8583ea4388cSHaoyuan Feng    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
8593ea4388cSHaoyuan Feng    when (sfence_dup(0).bits.rs1/*va*/) {
8603ea4388cSHaoyuan Feng      when (sfence_dup(0).bits.rs2) {
8617797f035SbugGenerator        // all va && all asid
8623ea4388cSHaoyuan Feng        l0v := l0v & ~l0hhit
8637797f035SbugGenerator      } .otherwise {
8647797f035SbugGenerator        // all va && specific asid except global
8653ea4388cSHaoyuan Feng        l0v := l0v & (l0g | ~l0hhit)
8667797f035SbugGenerator      }
8677797f035SbugGenerator    } .otherwise {
8683ea4388cSHaoyuan Feng      // val flushMask = UIntToOH(genTlbl1Idx(sfence.bits.addr(sfence.bits.addr.getWidth-1, offLen)))
8693ea4388cSHaoyuan Feng      val flushSetIdxOH = UIntToOH(genPtwL0SetIdx(sfence_vpn))
8703ea4388cSHaoyuan Feng      // val flushMask = VecInit(flushSetIdxOH.asBools.map(Fill(l2tlbParams.l0nWays, _.asUInt))).asUInt
8713ea4388cSHaoyuan Feng      val flushMask = VecInit(flushSetIdxOH.asBools.map { a => Fill(l2tlbParams.l0nWays, a.asUInt) }).asUInt
8727797f035SbugGenerator      flushSetIdxOH.suggestName(s"sfence_nrs1_flushSetIdxOH")
8737797f035SbugGenerator      flushMask.suggestName(s"sfence_nrs1_flushMask")
8747797f035SbugGenerator
8753ea4388cSHaoyuan Feng      when (sfence_dup(0).bits.rs2) {
8767797f035SbugGenerator        // specific leaf of addr && all asid
8773ea4388cSHaoyuan Feng        l0v := l0v & ~flushMask & ~l0hhit
8787797f035SbugGenerator      } .otherwise {
8797797f035SbugGenerator        // specific leaf of addr && specific asid
8803ea4388cSHaoyuan Feng        l0v := l0v & (~flushMask | l0g | ~l0hhit)
8817797f035SbugGenerator      }
8827797f035SbugGenerator    }
8837797f035SbugGenerator  }
8847797f035SbugGenerator
8853ea4388cSHaoyuan Feng  // hfencev, simple implementation for l0
8863ea4388cSHaoyuan Feng  val hfencev_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hv
8873ea4388cSHaoyuan Feng  when(hfencev_valid_l0) {
8883ea4388cSHaoyuan Feng    val flushMask = VecInit(l0h.flatMap(_.map(_  === onlyStage1))).asUInt
8893ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask // all VS-stage l0 pte
890d0de7e4aSpeixiaokun  }
891d0de7e4aSpeixiaokun
8923ea4388cSHaoyuan Feng  // hfenceg, simple implementation for l0
8933ea4388cSHaoyuan Feng  val hfenceg_valid_l0 = sfence_dup(0).valid && sfence_dup(0).bits.hg
8943ea4388cSHaoyuan Feng  when(hfenceg_valid_l0) {
8953ea4388cSHaoyuan Feng    val flushMask = VecInit(l0h.flatMap(_.map(_ === onlyStage2))).asUInt
8963ea4388cSHaoyuan Feng    l0v := l0v & ~flushMask // all G-stage l0 pte
897d0de7e4aSpeixiaokun  }
898d0de7e4aSpeixiaokun
8993ea4388cSHaoyuan Feng  val l2asidhit = VecInit(l2asids.map(_ === sfence_dup(2).bits.id)).asUInt
900d0de7e4aSpeixiaokun  val spasidhit = VecInit(spasids.map(_ === sfence_dup(0).bits.id)).asUInt
901d0de7e4aSpeixiaokun  val sfence_valid = sfence_dup(0).valid && !sfence_dup(0).bits.hg && !sfence_dup(0).bits.hv
902d0de7e4aSpeixiaokun  when (sfence_valid) {
90397929664SXiaokun-Pei    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
90497929664SXiaokun-Pei    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt
9053ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
906e5da58f0Speixiaokun    val sphhit = VecInit(sph.map{a => io.csr_dup(0).priv.virt && a === onlyStage1 || !io.csr_dup(0).priv.virt && a === noS2xlate}).asUInt
9073ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map{a => io.csr_dup(1).priv.virt && a === onlyStage1 || !io.csr_dup(1).priv.virt && a === noS2xlate})).asUInt
9087797f035SbugGenerator    val sfence_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
9097797f035SbugGenerator
9107797f035SbugGenerator    when (sfence_dup(0).bits.rs1/*va*/) {
9117797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
9126d5ddbceSLemover        // all va && all asid
9133ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
9143ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)
915447c794eSpeixiaokun        spv := spv & ~(sphhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt)
9166d5ddbceSLemover      } .otherwise {
9176d5ddbceSLemover        // all va && specific asid except global
9183ea4388cSHaoyuan Feng        l1v := l1v & (l1g | ~l1hhit)
9193ea4388cSHaoyuan Feng        l2v := l2v & ~(~l2g & l2hhit & l2asidhit & VecInit(l2vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt)
9205f64f303Speixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & VecInit(spvmidhit.asBools.map{a => io.csr_dup(0).priv.virt && a || !io.csr_dup(0).priv.virt}).asUInt)
9216d5ddbceSLemover      }
9226d5ddbceSLemover    } .otherwise {
9237797f035SbugGenerator      when (sfence_dup(0).bits.rs2) {
9246d5ddbceSLemover        // specific leaf of addr && all asid
92597929664SXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = io.csr_dup(0).priv.virt))).asUInt)
9266d5ddbceSLemover      } .otherwise {
9276d5ddbceSLemover        // specific leaf of addr && specific asid
92897929664SXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(sfence_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = io.csr_dup(0).priv.virt))).asUInt)
929d0de7e4aSpeixiaokun      }
930d0de7e4aSpeixiaokun    }
931d0de7e4aSpeixiaokun  }
932d0de7e4aSpeixiaokun
933d0de7e4aSpeixiaokun  val hfencev_valid = sfence_dup(0).valid && sfence_dup(0).bits.hv
934d0de7e4aSpeixiaokun  when (hfencev_valid) {
93597929664SXiaokun-Pei    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
93697929664SXiaokun-Pei    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === io.csr_dup(0).hgatp.vmid)).asUInt
9373ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map(_ === onlyStage1)).asUInt
938cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage1)).asUInt
9393ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage1))).asUInt
940d0de7e4aSpeixiaokun    val hfencev_vpn = sfence_dup(0).bits.addr(sfence_dup(0).bits.addr.getWidth-1, offLen)
941d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
942d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
9433ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
9443ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & l2vmidhit)
945447c794eSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
946d0de7e4aSpeixiaokun      }.otherwise {
9473ea4388cSHaoyuan Feng        l1v := l1v & (l1g | ~l1hhit)
9483ea4388cSHaoyuan Feng        l2v := l2v & ~(~l2g & l2hhit & l2asidhit & l2vmidhit)
949d0de7e4aSpeixiaokun        spv := spv & ~(~spg & sphhit & spasidhit & spvmidhit)
950d0de7e4aSpeixiaokun      }
951d0de7e4aSpeixiaokun    }.otherwise {
952d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
95397929664SXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, ignoreAsid = true, s2xlate = true.B))).asUInt)
954d0de7e4aSpeixiaokun      }.otherwise {
95597929664SXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfencev_vpn, sfence_dup(0).bits.id, sfence_dup(0).bits.id, io.csr_dup(0).hgatp.vmid, s2xlate = true.B))).asUInt)
956d0de7e4aSpeixiaokun      }
957d0de7e4aSpeixiaokun    }
958d0de7e4aSpeixiaokun  }
959d0de7e4aSpeixiaokun
960d0de7e4aSpeixiaokun
961d0de7e4aSpeixiaokun  val hfenceg_valid = sfence_dup(0).valid && sfence_dup(0).bits.hg
962d0de7e4aSpeixiaokun  when(hfenceg_valid) {
9633ea4388cSHaoyuan Feng    val l2vmidhit = VecInit(l2vmids.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt
964cca17e78Speixiaokun    val spvmidhit = VecInit(spvmids.map(_.getOrElse(0.U) === sfence_dup(0).bits.id)).asUInt
9653ea4388cSHaoyuan Feng    val l2hhit = VecInit(l2h.map(_ === onlyStage2)).asUInt
966cca17e78Speixiaokun    val sphhit = VecInit(sph.map(_ === onlyStage2)).asUInt
9673ea4388cSHaoyuan Feng    val l1hhit = VecInit(l1h.flatMap(_.map(_ === onlyStage2))).asUInt
968887df0f4Speixiaokun    val hfenceg_gvpn = (sfence_dup(0).bits.addr << 2)(sfence_dup(0).bits.addr.getWidth - 1, offLen)
969d0de7e4aSpeixiaokun    when(sfence_dup(0).bits.rs1) {
970d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
971d0de7e4aSpeixiaokun        l1v := l1v & ~l1hhit
9723ea4388cSHaoyuan Feng        l2v := l2v & ~l2hhit
973d0de7e4aSpeixiaokun        spv := spv & ~sphhit
974d0de7e4aSpeixiaokun      }.otherwise {
9753ea4388cSHaoyuan Feng        l1v := l1v & ~l1hhit
9763ea4388cSHaoyuan Feng        l2v := l2v & ~(l2hhit & l2vmidhit)
977d0de7e4aSpeixiaokun        spv := spv & ~(sphhit & spvmidhit)
978d0de7e4aSpeixiaokun      }
979d0de7e4aSpeixiaokun    }.otherwise {
980d0de7e4aSpeixiaokun      when(sfence_dup(0).bits.rs2) {
9818fe4f15fSXiaokun-Pei        spv := spv & ~(sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = false.B))).asUInt)
982d0de7e4aSpeixiaokun      }.otherwise {
9838fe4f15fSXiaokun-Pei        spv := spv & ~(~spg & sphhit & VecInit(sp.map(_.hit(hfenceg_gvpn, 0.U, 0.U, sfence_dup(0).bits.id, ignoreAsid = true, s2xlate = true.B))).asUInt)
9846d5ddbceSLemover      }
9856d5ddbceSLemover    }
9866d5ddbceSLemover  }
9876d5ddbceSLemover
9883ea4388cSHaoyuan Feng  if (EnableSv48) {
9893ea4388cSHaoyuan Feng    val l3asidhit = VecInit(l3asids.get.map(_ === sfence_dup(2).bits.id)).asUInt
99097929664SXiaokun-Pei    val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
9913ea4388cSHaoyuan Feng    val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
9923ea4388cSHaoyuan Feng
9933ea4388cSHaoyuan Feng    when (sfence_valid) {
99497929664SXiaokun-Pei      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
9953ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map{a => io.csr_dup(2).priv.virt && a === onlyStage1 || !io.csr_dup(2).priv.virt && a === noS2xlate}).asUInt
9963ea4388cSHaoyuan Feng      val sfence_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen)
9973ea4388cSHaoyuan Feng
9983ea4388cSHaoyuan Feng      when (sfence_dup(2).bits.rs1/*va*/) {
9993ea4388cSHaoyuan Feng        when (sfence_dup(2).bits.rs2) {
10003ea4388cSHaoyuan Feng          // all va && all asid
10013ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt))
10023ea4388cSHaoyuan Feng        } .otherwise {
10033ea4388cSHaoyuan Feng          // all va && specific asid except global
10043ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & VecInit(l3vmidhit.asBools.map{a => io.csr_dup(2).priv.virt && a || !io.csr_dup(2).priv.virt}).asUInt))
10053ea4388cSHaoyuan Feng        }
10063ea4388cSHaoyuan Feng      }
10073ea4388cSHaoyuan Feng    }
10083ea4388cSHaoyuan Feng
10093ea4388cSHaoyuan Feng    when (hfencev_valid) {
101097929664SXiaokun-Pei      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === io.csr_dup(2).hgatp.vmid)).asUInt
10113ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map(_ === onlyStage1)).asUInt
10123ea4388cSHaoyuan Feng      val hfencev_vpn = sfence_dup(2).bits.addr(sfence_dup(2).bits.addr.getWidth-1, offLen)
10133ea4388cSHaoyuan Feng      when(sfence_dup(2).bits.rs1) {
10143ea4388cSHaoyuan Feng        when(sfence_dup(2).bits.rs2) {
10153ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit))
10163ea4388cSHaoyuan Feng        }.otherwise {
10173ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(~l3g.get & l3hhit & l3asidhit & l3vmidhit))
10183ea4388cSHaoyuan Feng        }
10193ea4388cSHaoyuan Feng      }
10203ea4388cSHaoyuan Feng    }
10213ea4388cSHaoyuan Feng
10223ea4388cSHaoyuan Feng    when (hfenceg_valid) {
10233ea4388cSHaoyuan Feng      val l3vmidhit = VecInit(l3vmids.get.map(_.getOrElse(0.U) === sfence_dup(2).bits.id)).asUInt
10243ea4388cSHaoyuan Feng      val l3hhit = VecInit(l3h.get.map(_ === onlyStage2)).asUInt
10253ea4388cSHaoyuan Feng      val hfenceg_gvpn = (sfence_dup(2).bits.addr << 2)(sfence_dup(2).bits.addr.getWidth - 1, offLen)
10263ea4388cSHaoyuan Feng      when(sfence_dup(2).bits.rs1) {
10273ea4388cSHaoyuan Feng        when(sfence_dup(2).bits.rs2) {
10283ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~l3hhit)
10293ea4388cSHaoyuan Feng        }.otherwise {
10303ea4388cSHaoyuan Feng          l3v.map(_ := l3v.get & ~(l3hhit & l3vmidhit))
10313ea4388cSHaoyuan Feng        }
10323ea4388cSHaoyuan Feng      }
10333ea4388cSHaoyuan Feng    }
10343ea4388cSHaoyuan Feng  }
10353ea4388cSHaoyuan Feng
10367797f035SbugGenerator  def InsideStageConnect(in: DecoupledIO[PtwCacheReq], out: DecoupledIO[PtwCacheReq], inFire: Bool): Unit = {
10372c86e165SZhangZifei    in.ready := !in.valid || out.ready
10382c86e165SZhangZifei    out.valid := in.valid
10392c86e165SZhangZifei    out.bits := in.bits
10401f4a7c0cSLemover    out.bits.bypassed.zip(in.bits.bypassed).zipWithIndex.map{ case (b, i) =>
10417797f035SbugGenerator      val bypassed_reg = Reg(Bool())
1042d0de7e4aSpeixiaokun      val bypassed_wire = refill_bypass(in.bits.req_info.vpn, i, in.bits.req_info.s2xlate) && io.refill.valid
10437797f035SbugGenerator      when (inFire) { bypassed_reg := bypassed_wire }
10447797f035SbugGenerator      .elsewhen (io.refill.valid) { bypassed_reg := bypassed_reg || bypassed_wire }
10457797f035SbugGenerator
10467797f035SbugGenerator      b._1 := b._2 || (bypassed_wire || (bypassed_reg && !inFire))
10471f4a7c0cSLemover    }
10482c86e165SZhangZifei  }
10492c86e165SZhangZifei
10506d5ddbceSLemover  // Perf Count
10513ea4388cSHaoyuan Feng  val resp_l0 = resp_res.l0.hit
10526c4dcc2dSLemover  val resp_sp = resp_res.sp.hit
10533ea4388cSHaoyuan Feng  val resp_l3_pre = if (EnableSv48) Some(resp_res.l3.get.pre) else None
10546c4dcc2dSLemover  val resp_l2_pre = resp_res.l2.pre
10553ea4388cSHaoyuan Feng  val resp_l1_pre = resp_res.l1.pre
10563ea4388cSHaoyuan Feng  val resp_l0_pre = resp_res.l0.pre
10576c4dcc2dSLemover  val resp_sp_pre = resp_res.sp.pre
1058935edac4STang Haojin  val base_valid_access_0 = !from_pre(io.resp.bits.req_info.source) && io.resp.fire
1059bc063562SLemover  XSPerfAccumulate("access", base_valid_access_0)
10603ea4388cSHaoyuan Feng  if (EnableSv48) {
10613ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit", base_valid_access_0 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10623ea4388cSHaoyuan Feng  }
10633ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit", base_valid_access_0 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10643ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit", base_valid_access_0 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10653ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit", base_valid_access_0 && resp_l0)
1066bc063562SLemover  XSPerfAccumulate("sp_hit", base_valid_access_0 && resp_sp)
1067bc063562SLemover  XSPerfAccumulate("pte_hit",base_valid_access_0 && io.resp.bits.hit)
1068bc063562SLemover
10693ea4388cSHaoyuan Feng  if (EnableSv48) {
10703ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_pre", base_valid_access_0 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10713ea4388cSHaoyuan Feng  }
10723ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_pre", base_valid_access_0 && resp_l2_pre && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10733ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_pre", base_valid_access_0 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10743ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_pre", base_valid_access_0 && resp_l0_pre && resp_l0)
1075bc063562SLemover  XSPerfAccumulate("sp_hit_pre", base_valid_access_0 && resp_sp_pre && resp_sp)
10763ea4388cSHaoyuan Feng  XSPerfAccumulate("pte_hit_pre",base_valid_access_0 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1077bc063562SLemover
1078935edac4STang Haojin  val base_valid_access_1 = from_pre(io.resp.bits.req_info.source) && io.resp.fire
1079bc063562SLemover  XSPerfAccumulate("pre_access", base_valid_access_1)
10803ea4388cSHaoyuan Feng  if (EnableSv48) {
10813ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit", base_valid_access_1 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10823ea4388cSHaoyuan Feng  }
10833ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit", base_valid_access_1 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10843ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit", base_valid_access_1 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10853ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit", base_valid_access_1 && resp_l0)
1086bc063562SLemover  XSPerfAccumulate("pre_sp_hit", base_valid_access_1 && resp_sp)
1087bc063562SLemover  XSPerfAccumulate("pre_pte_hit",base_valid_access_1 && io.resp.bits.hit)
1088bc063562SLemover
10893ea4388cSHaoyuan Feng  if (EnableSv48) {
10903ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_pre", base_valid_access_1 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10913ea4388cSHaoyuan Feng  }
10923ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_pre", base_valid_access_1 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10933ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_pre", base_valid_access_1 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
10943ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_pre", base_valid_access_1 && resp_l0_pre && resp_l0)
1095bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre", base_valid_access_1 && resp_sp_pre && resp_sp)
10963ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_pte_hit_pre",base_valid_access_1 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1097bc063562SLemover
1098935edac4STang Haojin  val base_valid_access_2 = stageResp.bits.isFirst && !from_pre(io.resp.bits.req_info.source) && io.resp.fire
1099bc063562SLemover  XSPerfAccumulate("access_first", base_valid_access_2)
11003ea4388cSHaoyuan Feng  if (EnableSv48) {
11013ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11023ea4388cSHaoyuan Feng  }
11033ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11043ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_first", base_valid_access_2 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11053ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_first", base_valid_access_2 && resp_l0)
1106bc063562SLemover  XSPerfAccumulate("sp_hit_first", base_valid_access_2 && resp_sp)
1107bc063562SLemover  XSPerfAccumulate("pte_hit_first",base_valid_access_2 && io.resp.bits.hit)
1108bc063562SLemover
11093ea4388cSHaoyuan Feng  if (EnableSv48) {
11103ea4388cSHaoyuan Feng    XSPerfAccumulate("l3_hit_pre_first", base_valid_access_2 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11113ea4388cSHaoyuan Feng  }
11123ea4388cSHaoyuan Feng  XSPerfAccumulate("l2_hit_pre_first", base_valid_access_2 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11133ea4388cSHaoyuan Feng  XSPerfAccumulate("l1_hit_pre_first", base_valid_access_2 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11143ea4388cSHaoyuan Feng  XSPerfAccumulate("l0_hit_pre_first", base_valid_access_2 && resp_l0_pre && resp_l0)
1115bc063562SLemover  XSPerfAccumulate("sp_hit_pre_first", base_valid_access_2 && resp_sp_pre && resp_sp)
11163ea4388cSHaoyuan Feng  XSPerfAccumulate("pte_hit_pre_first",base_valid_access_2 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1117bc063562SLemover
1118935edac4STang Haojin  val base_valid_access_3 = stageResp.bits.isFirst && from_pre(io.resp.bits.req_info.source) && io.resp.fire
1119bc063562SLemover  XSPerfAccumulate("pre_access_first", base_valid_access_3)
11203ea4388cSHaoyuan Feng  if (EnableSv48) {
11213ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11223ea4388cSHaoyuan Feng  }
11233ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11243ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_first", base_valid_access_3 && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11253ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_first", base_valid_access_3 && resp_l0)
1126bc063562SLemover  XSPerfAccumulate("pre_sp_hit_first", base_valid_access_3 && resp_sp)
1127bc063562SLemover  XSPerfAccumulate("pre_pte_hit_first", base_valid_access_3 && io.resp.bits.hit)
1128bc063562SLemover
11293ea4388cSHaoyuan Feng  if (EnableSv48) {
11303ea4388cSHaoyuan Feng    XSPerfAccumulate("pre_l3_hit_pre_first", base_valid_access_3 && resp_l3_pre.get && io.resp.bits.toFsm.l3Hit.get && !io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11313ea4388cSHaoyuan Feng  }
11323ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l2_hit_pre_first", base_valid_access_3 && resp_l2_pre && io.resp.bits.toFsm.l2Hit && !io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11333ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l1_hit_pre_first", base_valid_access_3 && resp_l1_pre && io.resp.bits.toFsm.l1Hit && !io.resp.bits.hit)
11343ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_l0_hit_pre_first", base_valid_access_3 && resp_l0_pre && resp_l0)
1135bc063562SLemover  XSPerfAccumulate("pre_sp_hit_pre_first", base_valid_access_3 && resp_sp_pre && resp_sp)
11363ea4388cSHaoyuan Feng  XSPerfAccumulate("pre_pte_hit_pre_first",base_valid_access_3 && (resp_l0_pre && resp_l0 || resp_sp_pre && resp_sp) && io.resp.bits.hit)
1137bc063562SLemover
11386d5ddbceSLemover  XSPerfAccumulate("rwHarzad", io.req.valid && !io.req.ready)
11396d5ddbceSLemover  XSPerfAccumulate("out_blocked", io.resp.valid && !io.resp.ready)
11403ea4388cSHaoyuan Feng  if (EnableSv48) {
11413ea4388cSHaoyuan Feng    l3AccessPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3AccessIndex${i}", l) }
11423ea4388cSHaoyuan Feng  }
11433ea4388cSHaoyuan Feng  l2AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2AccessIndex${i}", l) }
11443ea4388cSHaoyuan Feng  l1AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1AccessIndex${i}", l) }
11453ea4388cSHaoyuan Feng  l0AccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0AccessIndex${i}", l) }
11466d5ddbceSLemover  spAccessPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPAccessIndex${i}", l) }
11473ea4388cSHaoyuan Feng  if (EnableSv48) {
11483ea4388cSHaoyuan Feng    l3RefillPerf.get.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l3RefillIndex${i}", l) }
11493ea4388cSHaoyuan Feng  }
11503ea4388cSHaoyuan Feng  l2RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l2RefillIndex${i}", l) }
11513ea4388cSHaoyuan Feng  l1RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l1RefillIndex${i}", l) }
11523ea4388cSHaoyuan Feng  l0RefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"l0RefillIndex${i}", l) }
11536d5ddbceSLemover  spRefillPerf.zipWithIndex.map{ case (l, i) => XSPerfAccumulate(s"SPRefillIndex${i}", l) }
11546d5ddbceSLemover
11553ea4388cSHaoyuan Feng  if (EnableSv48) {
11563ea4388cSHaoyuan Feng    XSPerfAccumulate("l3Refill", Cat(l3RefillPerf.get).orR)
11573ea4388cSHaoyuan Feng  }
1158bc063562SLemover  XSPerfAccumulate("l2Refill", Cat(l2RefillPerf).orR)
11593ea4388cSHaoyuan Feng  XSPerfAccumulate("l1Refill", Cat(l1RefillPerf).orR)
11603ea4388cSHaoyuan Feng  XSPerfAccumulate("l0Refill", Cat(l0RefillPerf).orR)
1161bc063562SLemover  XSPerfAccumulate("spRefill", Cat(spRefillPerf).orR)
11623ea4388cSHaoyuan Feng  if (EnableSv48) {
11633ea4388cSHaoyuan Feng    XSPerfAccumulate("l3Refill_pre", Cat(l3RefillPerf.get).orR && refill_prefetch_dup(0))
11643ea4388cSHaoyuan Feng  }
11657797f035SbugGenerator  XSPerfAccumulate("l2Refill_pre", Cat(l2RefillPerf).orR && refill_prefetch_dup(0))
11663ea4388cSHaoyuan Feng  XSPerfAccumulate("l1Refill_pre", Cat(l1RefillPerf).orR && refill_prefetch_dup(0))
11673ea4388cSHaoyuan Feng  XSPerfAccumulate("l0Refill_pre", Cat(l0RefillPerf).orR && refill_prefetch_dup(0))
11687797f035SbugGenerator  XSPerfAccumulate("spRefill_pre", Cat(spRefillPerf).orR && refill_prefetch_dup(0))
1169bc063562SLemover
11706d5ddbceSLemover  // debug
11717797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] original v and g vector:\n")
11723ea4388cSHaoyuan Feng  if (EnableSv48) {
11733ea4388cSHaoyuan Feng    XSDebug(sfence_dup(0).valid, p"[sfence] l3v:${Binary(l3v.get)}\n")
11743ea4388cSHaoyuan Feng  }
11757797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] l2v:${Binary(l2v)}\n")
11763ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l1v:${Binary(l1v)}\n")
11773ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l0v:${Binary(l0v)}\n")
11783ea4388cSHaoyuan Feng  XSDebug(sfence_dup(0).valid, p"[sfence] l0g:${Binary(l0g)}\n")
11797797f035SbugGenerator  XSDebug(sfence_dup(0).valid, p"[sfence] spv:${Binary(spv)}\n")
11807797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] new v and g vector:\n")
11813ea4388cSHaoyuan Feng  if (EnableSv48) {
11823ea4388cSHaoyuan Feng    XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l3v:${Binary(l3v.get)}\n")
11833ea4388cSHaoyuan Feng  }
11847797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l2v:${Binary(l2v)}\n")
11853ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l1v:${Binary(l1v)}\n")
11863ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0v:${Binary(l0v)}\n")
11873ea4388cSHaoyuan Feng  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] l0g:${Binary(l0g)}\n")
11887797f035SbugGenerator  XSDebug(RegNext(sfence_dup(0).valid), p"[sfence] spv:${Binary(spv)}\n")
1189cd365d4cSrvcoresjw
1190cd365d4cSrvcoresjw  val perfEvents = Seq(
119156be8e20SYinan Xu    ("access           ", base_valid_access_0             ),
1192cd365d4cSrvcoresjw    ("l2_hit           ", l2Hit                           ),
11933ea4388cSHaoyuan Feng    ("l1_hit           ", l1Hit                           ),
11943ea4388cSHaoyuan Feng    ("l0_hit           ", l0Hit                           ),
1195cd365d4cSrvcoresjw    ("sp_hit           ", spHit                           ),
11963ea4388cSHaoyuan Feng    ("pte_hit          ", l0Hit || spHit                  ),
1197cd365d4cSrvcoresjw    ("rwHarzad         ",  io.req.valid && !io.req.ready  ),
1198cd365d4cSrvcoresjw    ("out_blocked      ",  io.resp.valid && !io.resp.ready),
1199cd365d4cSrvcoresjw  )
12001ca0e4f3SYinan Xu  generatePerfEvent()
12016d5ddbceSLemover}
1202