16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 256d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 266d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 276d5ddbceSLemover 28*a0301c0dSLemovercase class TLBParameters 29*a0301c0dSLemover( 30*a0301c0dSLemover name: String = "none", 31*a0301c0dSLemover fetchi: Boolean = false, // TODO: remove it 32*a0301c0dSLemover useDmode: Boolean = true, 33*a0301c0dSLemover sameCycle: Boolean = false, 34*a0301c0dSLemover normalNSets: Int = 1, // when da or sa 35*a0301c0dSLemover normalNWays: Int = 8, // when fa or sa 36*a0301c0dSLemover superNSets: Int = 1, 37*a0301c0dSLemover superNWays: Int = 2, 38*a0301c0dSLemover normalReplacer: Option[String] = Some("random"), 39*a0301c0dSLemover superReplacer: Option[String] = Some("plru"), 40*a0301c0dSLemover normalAssociative: String = "fa", // "fa", "sa", "da", "sa" is not supported 41*a0301c0dSLemover superAssociative: String = "fa", // must be fa 42*a0301c0dSLemover normalAsVictim: Boolean = false, // when get replace from fa, store it into sram 43*a0301c0dSLemover outReplace: Boolean = false, 44*a0301c0dSLemover shouldBlock: Boolean = false // only for perf, not support for io 45*a0301c0dSLemover) 46*a0301c0dSLemover 475854c1edSLemovercase class L2TLBParameters 485854c1edSLemover( 495854c1edSLemover name: String = "l2tlb", 505854c1edSLemover // l1 515854c1edSLemover l1Size: Int = 16, 525854c1edSLemover l1Associative: String = "fa", 535854c1edSLemover l1Replacer: Option[String] = Some("plru"), 545854c1edSLemover // l2 555854c1edSLemover l2nSets: Int = 8, 565854c1edSLemover l2nWays: Int = 4, 575854c1edSLemover l2Replacer: Option[String] = Some("setplru"), 585854c1edSLemover // l3 595854c1edSLemover l3nSets: Int = 64, 605854c1edSLemover l3nWays: Int = 8, 615854c1edSLemover l3Replacer: Option[String] = Some("setplru"), 625854c1edSLemover // sp 635854c1edSLemover spSize: Int = 16, 645854c1edSLemover spReplacer: Option[String] = Some("plru"), 655854c1edSLemover // miss queue 665854c1edSLemover missQueueSize: Int = 8, 675854c1edSLemover // way size 685854c1edSLemover blockBytes: Int = 64 695854c1edSLemover) 705854c1edSLemover 716d5ddbceSLemovertrait HasTlbConst extends HasXSParameter { 726d5ddbceSLemover val Level = 3 736d5ddbceSLemover 746d5ddbceSLemover val offLen = 12 756d5ddbceSLemover val ppnLen = PAddrBits - offLen 766d5ddbceSLemover val vpnnLen = 9 776d5ddbceSLemover val vpnLen = VAddrBits - offLen 786d5ddbceSLemover val flagLen = 8 796d5ddbceSLemover val pteResLen = XLEN - ppnLen - 2 - flagLen 806d5ddbceSLemover val asidLen = 16 816d5ddbceSLemover 82*a0301c0dSLemover val sramSinglePort = true 83*a0301c0dSLemover 84*a0301c0dSLemover def get_idx(vpn: UInt, nSets: Int): UInt = { 85*a0301c0dSLemover vpn(log2Up(nSets)-1, 0) 866d5ddbceSLemover } 876d5ddbceSLemover 886d5ddbceSLemover def replaceWrapper(v: UInt, lruIdx: UInt): UInt = { 896d5ddbceSLemover val width = v.getWidth 906d5ddbceSLemover val emptyIdx = ParallelPriorityMux((0 until width).map( i => (!v(i), i.U))) 916d5ddbceSLemover val full = Cat(v).andR 926d5ddbceSLemover Mux(full, lruIdx, emptyIdx) 936d5ddbceSLemover } 946d5ddbceSLemover 956d5ddbceSLemover def replaceWrapper(v: Seq[Bool], lruIdx: UInt): UInt = { 966d5ddbceSLemover replaceWrapper(VecInit(v).asUInt, lruIdx) 976d5ddbceSLemover } 98*a0301c0dSLemover 996d5ddbceSLemover} 1006d5ddbceSLemover 1016d5ddbceSLemovertrait HasPtwConst extends HasTlbConst with MemoryOpConstants{ 1026d5ddbceSLemover val PtwWidth = 2 1035854c1edSLemover val blockBits = l2tlbParams.blockBytes * 8 1046d5ddbceSLemover 1056d5ddbceSLemover val bPtwWidth = log2Up(PtwWidth) 1066d5ddbceSLemover 1076d5ddbceSLemover // ptwl1: fully-associated 1086d5ddbceSLemover val PtwL1TagLen = vpnnLen 1096d5ddbceSLemover 1106d5ddbceSLemover /* +-------+----------+-------------+ 1116d5ddbceSLemover * | Tag | SetIdx | SectorIdx | 1126d5ddbceSLemover * +-------+----------+-------------+ 1136d5ddbceSLemover */ 1146d5ddbceSLemover // ptwl2: 8-way group-associated 1155854c1edSLemover val l2tlbParams.l2nWays = l2tlbParams.l2nWays 1165854c1edSLemover val PtwL2SetNum = l2tlbParams.l2nSets 1175854c1edSLemover val PtwL2SectorSize = blockBits /XLEN 1185854c1edSLemover val PtwL2IdxLen = log2Up(PtwL2SetNum * PtwL2SectorSize) 1196d5ddbceSLemover val PtwL2SectorIdxLen = log2Up(PtwL2SectorSize) 1205854c1edSLemover val PtwL2SetIdxLen = log2Up(PtwL2SetNum) 1216d5ddbceSLemover val PtwL2TagLen = vpnnLen * 2 - PtwL2IdxLen 1226d5ddbceSLemover 1236d5ddbceSLemover // ptwl3: 16-way group-associated 1245854c1edSLemover val l2tlbParams.l3nWays = l2tlbParams.l3nWays 1255854c1edSLemover val PtwL3SetNum = l2tlbParams.l3nSets 1265854c1edSLemover val PtwL3SectorSize = blockBits / XLEN 1275854c1edSLemover val PtwL3IdxLen = log2Up(PtwL3SetNum * PtwL3SectorSize) 1286d5ddbceSLemover val PtwL3SectorIdxLen = log2Up(PtwL3SectorSize) 1295854c1edSLemover val PtwL3SetIdxLen = log2Up(PtwL3SetNum) 1306d5ddbceSLemover val PtwL3TagLen = vpnnLen * 3 - PtwL3IdxLen 1316d5ddbceSLemover 1326d5ddbceSLemover // super page, including 1GB and 2MB page 1336d5ddbceSLemover val SPTagLen = vpnnLen * 2 1346d5ddbceSLemover 1355854c1edSLemover val MSHRSize = l2tlbParams.missQueueSize 1366d5ddbceSLemover 1376d5ddbceSLemover def genPtwL2Idx(vpn: UInt) = { 1386d5ddbceSLemover (vpn(vpnLen - 1, vpnnLen))(PtwL2IdxLen - 1, 0) 1396d5ddbceSLemover } 1406d5ddbceSLemover 1416d5ddbceSLemover def genPtwL2SectorIdx(vpn: UInt) = { 1426d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SectorIdxLen - 1, 0) 1436d5ddbceSLemover } 1446d5ddbceSLemover 1456d5ddbceSLemover def genPtwL2SetIdx(vpn: UInt) = { 1466d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SetIdxLen + PtwL2SectorIdxLen - 1, PtwL2SectorIdxLen) 1476d5ddbceSLemover } 1486d5ddbceSLemover 1496d5ddbceSLemover def genPtwL3Idx(vpn: UInt) = { 1506d5ddbceSLemover vpn(PtwL3IdxLen - 1, 0) 1516d5ddbceSLemover } 1526d5ddbceSLemover 1536d5ddbceSLemover def genPtwL3SectorIdx(vpn: UInt) = { 1546d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SectorIdxLen - 1, 0) 1556d5ddbceSLemover } 1566d5ddbceSLemover 1576d5ddbceSLemover def genPtwL3SetIdx(vpn: UInt) = { 1586d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SetIdxLen + PtwL3SectorIdxLen - 1, PtwL3SectorIdxLen) 1596d5ddbceSLemover } 1606d5ddbceSLemover 1616d5ddbceSLemover def MakeAddr(ppn: UInt, off: UInt) = { 1626d5ddbceSLemover require(off.getWidth == 9) 1636d5ddbceSLemover Cat(ppn, off, 0.U(log2Up(XLEN/8).W))(PAddrBits-1, 0) 1646d5ddbceSLemover } 1656d5ddbceSLemover 1666d5ddbceSLemover def getVpnn(vpn: UInt, idx: Int) = { 1676d5ddbceSLemover vpn(vpnnLen*(idx+1)-1, vpnnLen*idx) 1686d5ddbceSLemover } 1696d5ddbceSLemover 1706d5ddbceSLemover def getVpnClip(vpn: UInt, level: Int) = { 1716d5ddbceSLemover // level 0 /* vpnn2 */ 1726d5ddbceSLemover // level 1 /* vpnn2 * vpnn1 */ 1736d5ddbceSLemover // level 2 /* vpnn2 * vpnn1 * vpnn0*/ 1746d5ddbceSLemover vpn(vpnLen - 1, (2 - level) * vpnnLen) 1756d5ddbceSLemover } 1766d5ddbceSLemover 1776d5ddbceSLemover def printVec[T <: Data](x: Seq[T]): Printable = { 1786d5ddbceSLemover (0 until x.length).map(i => p"(${i.U})${x(i)} ").reduce(_+_) 1796d5ddbceSLemover } 1806d5ddbceSLemover 1816d5ddbceSLemover} 182