16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 256d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 266d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 276d5ddbceSLemover 28f1fe8698SLemover 29a0301c0dSLemovercase class TLBParameters 30a0301c0dSLemover( 31a0301c0dSLemover name: String = "none", 32a0301c0dSLemover fetchi: Boolean = false, // TODO: remove it 33f1fe8698SLemover fenceDelay: Int = 2, 34a0301c0dSLemover useDmode: Boolean = true, 35a0301c0dSLemover normalNSets: Int = 1, // when da or sa 36a0301c0dSLemover normalNWays: Int = 8, // when fa or sa 37a0301c0dSLemover superNSets: Int = 1, 38a0301c0dSLemover superNWays: Int = 2, 39a0301c0dSLemover normalReplacer: Option[String] = Some("random"), 40a0301c0dSLemover superReplacer: Option[String] = Some("plru"), 41a0301c0dSLemover normalAssociative: String = "fa", // "fa", "sa", "da", "sa" is not supported 42a0301c0dSLemover superAssociative: String = "fa", // must be fa 43a0301c0dSLemover normalAsVictim: Boolean = false, // when get replace from fa, store it into sram 44a0301c0dSLemover outReplace: Boolean = false, 45f1fe8698SLemover partialStaticPMP: Boolean = false, // partial static pmp result stored in entries 46f1fe8698SLemover outsideRecvFlush: Boolean = false, // if outside moudle waiting for tlb recv flush pipe 475cf62c1aSLemover saveLevel: Boolean = false 48a0301c0dSLemover) 49a0301c0dSLemover 505854c1edSLemovercase class L2TLBParameters 515854c1edSLemover( 525854c1edSLemover name: String = "l2tlb", 535854c1edSLemover // l1 545854c1edSLemover l1Size: Int = 16, 555854c1edSLemover l1Associative: String = "fa", 565854c1edSLemover l1Replacer: Option[String] = Some("plru"), 575854c1edSLemover // l2 58ecf1a4b8SLemover l2nSets: Int = 32, 59ecf1a4b8SLemover l2nWays: Int = 2, 605854c1edSLemover l2Replacer: Option[String] = Some("setplru"), 615854c1edSLemover // l3 62fa086d5eSLemover l3nSets: Int = 128, 63fa086d5eSLemover l3nWays: Int = 4, 645854c1edSLemover l3Replacer: Option[String] = Some("setplru"), 655854c1edSLemover // sp 665854c1edSLemover spSize: Int = 16, 675854c1edSLemover spReplacer: Option[String] = Some("plru"), 68f1fe8698SLemover // filter 69f1fe8698SLemover ifilterSize: Int = 4, 70f1fe8698SLemover dfilterSize: Int = 8, 71d74a7bd3SLemover // miss queue, add more entries than 'must require' 72d74a7bd3SLemover // 0 for easier bug trigger, please set as big as u can, 8 maybe 73d74a7bd3SLemover missqueueExtendSize: Int = 0, 7492e3bfefSLemover // llptw 7592e3bfefSLemover llptwsize: Int = 6, 765854c1edSLemover // way size 777196f5a2SLemover blockBytes: Int = 64, 78bc063562SLemover // prefetch 79bc063562SLemover enablePrefetch: Boolean = true, 807196f5a2SLemover // ecc 817196f5a2SLemover ecc: Option[String] = Some("secded") 825854c1edSLemover) 835854c1edSLemover 846d5ddbceSLemovertrait HasTlbConst extends HasXSParameter { 856d5ddbceSLemover val Level = 3 866d5ddbceSLemover 876d5ddbceSLemover val offLen = 12 886d5ddbceSLemover val ppnLen = PAddrBits - offLen 896d5ddbceSLemover val vpnnLen = 9 906d5ddbceSLemover val vpnLen = VAddrBits - offLen 916d5ddbceSLemover val flagLen = 8 926d5ddbceSLemover val pteResLen = XLEN - ppnLen - 2 - flagLen 936d5ddbceSLemover 94a0301c0dSLemover val sramSinglePort = true 95a0301c0dSLemover 96*914b8455SHaoyuan Feng val timeOutThreshold = 10000 979bd9cdfaSLemover 98f1fe8698SLemover def get_pn(addr: UInt) = { 99f1fe8698SLemover require(addr.getWidth > offLen) 100f1fe8698SLemover addr(addr.getWidth-1, offLen) 101f1fe8698SLemover } 102f1fe8698SLemover def get_off(addr: UInt) = { 103f1fe8698SLemover require(addr.getWidth > offLen) 104f1fe8698SLemover addr(offLen-1, 0) 105f1fe8698SLemover } 106f1fe8698SLemover 1073889e11eSLemover def get_set_idx(vpn: UInt, nSets: Int): UInt = { 108e9092fe2SLemover require(nSets >= 1) 109a0301c0dSLemover vpn(log2Up(nSets)-1, 0) 1106d5ddbceSLemover } 1116d5ddbceSLemover 112e9092fe2SLemover def drop_set_idx(vpn: UInt, nSets: Int): UInt = { 113e9092fe2SLemover require(nSets >= 1) 114e9092fe2SLemover require(vpn.getWidth > log2Ceil(nSets)) 115e9092fe2SLemover vpn(vpn.getWidth-1, log2Ceil(nSets)) 116e9092fe2SLemover } 117e9092fe2SLemover 118e9092fe2SLemover def drop_set_equal(vpn1: UInt, vpn2: UInt, nSets: Int): Bool = { 119e9092fe2SLemover require(nSets >= 1) 120e9092fe2SLemover require(vpn1.getWidth == vpn2.getWidth) 121e9092fe2SLemover if (vpn1.getWidth <= log2Ceil(nSets)) { 122e9092fe2SLemover true.B 123e9092fe2SLemover } else { 124e9092fe2SLemover drop_set_idx(vpn1, nSets) === drop_set_idx(vpn2, nSets) 125e9092fe2SLemover } 126e9092fe2SLemover } 127e9092fe2SLemover 1286d5ddbceSLemover def replaceWrapper(v: UInt, lruIdx: UInt): UInt = { 1296d5ddbceSLemover val width = v.getWidth 130f3034303SHaoyuan Feng val emptyIdx = ParallelPriorityMux((0 until width).map( i => (!v(i), i.U(log2Up(width).W)))) 1316d5ddbceSLemover val full = Cat(v).andR 1326d5ddbceSLemover Mux(full, lruIdx, emptyIdx) 1336d5ddbceSLemover } 1346d5ddbceSLemover 1356d5ddbceSLemover def replaceWrapper(v: Seq[Bool], lruIdx: UInt): UInt = { 1366d5ddbceSLemover replaceWrapper(VecInit(v).asUInt, lruIdx) 1376d5ddbceSLemover } 138a0301c0dSLemover 139cb8f2f2aSLemover implicit def ptwresp_to_tlbperm(ptwResp: PtwResp): TlbPermBundle = { 140f1fe8698SLemover val tp = Wire(new TlbPermBundle) 141f1fe8698SLemover val ptePerm = ptwResp.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 142f1fe8698SLemover tp.pf := ptwResp.pf 143f1fe8698SLemover tp.af := ptwResp.af 144f1fe8698SLemover tp.d := ptePerm.d 145f1fe8698SLemover tp.a := ptePerm.a 146f1fe8698SLemover tp.g := ptePerm.g 147f1fe8698SLemover tp.u := ptePerm.u 148f1fe8698SLemover tp.x := ptePerm.x 149f1fe8698SLemover tp.w := ptePerm.w 150f1fe8698SLemover tp.r := ptePerm.r 151f1fe8698SLemover tp.pm := DontCare 152f1fe8698SLemover tp 153f1fe8698SLemover } 1546d5ddbceSLemover} 1556d5ddbceSLemover 1566d5ddbceSLemovertrait HasPtwConst extends HasTlbConst with MemoryOpConstants{ 1576d5ddbceSLemover val PtwWidth = 2 158bc063562SLemover val sourceWidth = { if (l2tlbParams.enablePrefetch) PtwWidth + 1 else PtwWidth} 159bc063562SLemover val prefetchID = PtwWidth 160bc063562SLemover 1615854c1edSLemover val blockBits = l2tlbParams.blockBytes * 8 1626d5ddbceSLemover 1636d5ddbceSLemover val bPtwWidth = log2Up(PtwWidth) 164bc063562SLemover val bSourceWidth = log2Up(sourceWidth) 1656d5ddbceSLemover // ptwl1: fully-associated 1666d5ddbceSLemover val PtwL1TagLen = vpnnLen 1676d5ddbceSLemover 1686d5ddbceSLemover /* +-------+----------+-------------+ 1696d5ddbceSLemover * | Tag | SetIdx | SectorIdx | 1706d5ddbceSLemover * +-------+----------+-------------+ 1716d5ddbceSLemover */ 1726d5ddbceSLemover // ptwl2: 8-way group-associated 1735854c1edSLemover val l2tlbParams.l2nWays = l2tlbParams.l2nWays 1745854c1edSLemover val PtwL2SetNum = l2tlbParams.l2nSets 1755854c1edSLemover val PtwL2SectorSize = blockBits /XLEN 1765854c1edSLemover val PtwL2IdxLen = log2Up(PtwL2SetNum * PtwL2SectorSize) 1776d5ddbceSLemover val PtwL2SectorIdxLen = log2Up(PtwL2SectorSize) 1785854c1edSLemover val PtwL2SetIdxLen = log2Up(PtwL2SetNum) 1796d5ddbceSLemover val PtwL2TagLen = vpnnLen * 2 - PtwL2IdxLen 1806d5ddbceSLemover 1816d5ddbceSLemover // ptwl3: 16-way group-associated 1825854c1edSLemover val l2tlbParams.l3nWays = l2tlbParams.l3nWays 1835854c1edSLemover val PtwL3SetNum = l2tlbParams.l3nSets 1845854c1edSLemover val PtwL3SectorSize = blockBits / XLEN 1855854c1edSLemover val PtwL3IdxLen = log2Up(PtwL3SetNum * PtwL3SectorSize) 1866d5ddbceSLemover val PtwL3SectorIdxLen = log2Up(PtwL3SectorSize) 1875854c1edSLemover val PtwL3SetIdxLen = log2Up(PtwL3SetNum) 1886d5ddbceSLemover val PtwL3TagLen = vpnnLen * 3 - PtwL3IdxLen 1896d5ddbceSLemover 1906d5ddbceSLemover // super page, including 1GB and 2MB page 1916d5ddbceSLemover val SPTagLen = vpnnLen * 2 1926d5ddbceSLemover 193d74a7bd3SLemover // miss queue 194f1fe8698SLemover val MissQueueSize = l2tlbParams.ifilterSize + l2tlbParams.dfilterSize 19592e3bfefSLemover val MemReqWidth = l2tlbParams.llptwsize + 1 19692e3bfefSLemover val FsmReqID = l2tlbParams.llptwsize 19792e3bfefSLemover val bMemID = log2Up(MemReqWidth) 1986d5ddbceSLemover 1996d5ddbceSLemover def genPtwL2Idx(vpn: UInt) = { 2006d5ddbceSLemover (vpn(vpnLen - 1, vpnnLen))(PtwL2IdxLen - 1, 0) 2016d5ddbceSLemover } 2026d5ddbceSLemover 2036d5ddbceSLemover def genPtwL2SectorIdx(vpn: UInt) = { 2046d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SectorIdxLen - 1, 0) 2056d5ddbceSLemover } 2066d5ddbceSLemover 2076d5ddbceSLemover def genPtwL2SetIdx(vpn: UInt) = { 2086d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SetIdxLen + PtwL2SectorIdxLen - 1, PtwL2SectorIdxLen) 2096d5ddbceSLemover } 2106d5ddbceSLemover 2116d5ddbceSLemover def genPtwL3Idx(vpn: UInt) = { 2126d5ddbceSLemover vpn(PtwL3IdxLen - 1, 0) 2136d5ddbceSLemover } 2146d5ddbceSLemover 2156d5ddbceSLemover def genPtwL3SectorIdx(vpn: UInt) = { 2166d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SectorIdxLen - 1, 0) 2176d5ddbceSLemover } 2186d5ddbceSLemover 219cc5a5f22SLemover def dropL3SectorBits(vpn: UInt) = { 220cc5a5f22SLemover vpn(vpn.getWidth-1, PtwL3SectorIdxLen) 221cc5a5f22SLemover } 222cc5a5f22SLemover 2236d5ddbceSLemover def genPtwL3SetIdx(vpn: UInt) = { 2246d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SetIdxLen + PtwL3SectorIdxLen - 1, PtwL3SectorIdxLen) 2256d5ddbceSLemover } 2266d5ddbceSLemover 2276d5ddbceSLemover def MakeAddr(ppn: UInt, off: UInt) = { 2286d5ddbceSLemover require(off.getWidth == 9) 2296d5ddbceSLemover Cat(ppn, off, 0.U(log2Up(XLEN/8).W))(PAddrBits-1, 0) 2306d5ddbceSLemover } 2316d5ddbceSLemover 232b848eea5SLemover def getVpnn(vpn: UInt, idx: Int): UInt = { 2336d5ddbceSLemover vpn(vpnnLen*(idx+1)-1, vpnnLen*idx) 2346d5ddbceSLemover } 2356d5ddbceSLemover 2366d5ddbceSLemover def getVpnClip(vpn: UInt, level: Int) = { 2376d5ddbceSLemover // level 0 /* vpnn2 */ 2386d5ddbceSLemover // level 1 /* vpnn2 * vpnn1 */ 2396d5ddbceSLemover // level 2 /* vpnn2 * vpnn1 * vpnn0*/ 2406d5ddbceSLemover vpn(vpnLen - 1, (2 - level) * vpnnLen) 2416d5ddbceSLemover } 2426d5ddbceSLemover 243bc063562SLemover def get_next_line(vpn: UInt) = { 244bc063562SLemover Cat(dropL3SectorBits(vpn) + 1.U, 0.U(PtwL3SectorIdxLen.W)) 245bc063562SLemover } 246bc063562SLemover 247bc063562SLemover def same_l2entry(vpn1: UInt, vpn2: UInt) = { 248bc063562SLemover vpn1(vpnLen-1, vpnnLen) === vpn2(vpnLen-1, vpnnLen) 249bc063562SLemover } 250bc063562SLemover 251bc063562SLemover def from_pre(source: UInt) = { 252bc063562SLemover (source === prefetchID.U) 253bc063562SLemover } 254bc063562SLemover 2557797f035SbugGenerator def sel_data(data: UInt, index: UInt): UInt = { 2567797f035SbugGenerator val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W))) 2577797f035SbugGenerator inner_data(index) 2587797f035SbugGenerator } 2597797f035SbugGenerator 2607797f035SbugGenerator // vpn1 and vpn2 is at same cacheline 2617797f035SbugGenerator def dup(vpn1: UInt, vpn2: UInt): Bool = { 2627797f035SbugGenerator dropL3SectorBits(vpn1) === dropL3SectorBits(vpn2) 2637797f035SbugGenerator } 2647797f035SbugGenerator 2657797f035SbugGenerator 2666d5ddbceSLemover def printVec[T <: Data](x: Seq[T]): Printable = { 2676d5ddbceSLemover (0 until x.length).map(i => p"(${i.U})${x(i)} ").reduce(_+_) 2686d5ddbceSLemover } 2696d5ddbceSLemover} 270