16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 253c02ee8fSwakafaimport utility._ 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 286d5ddbceSLemover 29f1fe8698SLemover 30a0301c0dSLemovercase class TLBParameters 31a0301c0dSLemover( 32a0301c0dSLemover name: String = "none", 33a0301c0dSLemover fetchi: Boolean = false, // TODO: remove it 34f1fe8698SLemover fenceDelay: Int = 2, 35a0301c0dSLemover useDmode: Boolean = true, 36a0301c0dSLemover normalNSets: Int = 1, // when da or sa 37a0301c0dSLemover normalNWays: Int = 8, // when fa or sa 38a0301c0dSLemover superNSets: Int = 1, 39a0301c0dSLemover superNWays: Int = 2, 40a0301c0dSLemover normalReplacer: Option[String] = Some("random"), 41a0301c0dSLemover superReplacer: Option[String] = Some("plru"), 42a0301c0dSLemover normalAssociative: String = "fa", // "fa", "sa", "da", "sa" is not supported 43a0301c0dSLemover superAssociative: String = "fa", // must be fa 44a0301c0dSLemover normalAsVictim: Boolean = false, // when get replace from fa, store it into sram 45a0301c0dSLemover outReplace: Boolean = false, 46f1fe8698SLemover partialStaticPMP: Boolean = false, // partial static pmp result stored in entries 47f1fe8698SLemover outsideRecvFlush: Boolean = false, // if outside moudle waiting for tlb recv flush pipe 485cf62c1aSLemover saveLevel: Boolean = false 49a0301c0dSLemover) 50a0301c0dSLemover 515854c1edSLemovercase class L2TLBParameters 525854c1edSLemover( 535854c1edSLemover name: String = "l2tlb", 545854c1edSLemover // l1 555854c1edSLemover l1Size: Int = 16, 565854c1edSLemover l1Associative: String = "fa", 575854c1edSLemover l1Replacer: Option[String] = Some("plru"), 585854c1edSLemover // l2 59ecf1a4b8SLemover l2nSets: Int = 32, 60ecf1a4b8SLemover l2nWays: Int = 2, 615854c1edSLemover l2Replacer: Option[String] = Some("setplru"), 625854c1edSLemover // l3 63fa086d5eSLemover l3nSets: Int = 128, 64fa086d5eSLemover l3nWays: Int = 4, 655854c1edSLemover l3Replacer: Option[String] = Some("setplru"), 665854c1edSLemover // sp 675854c1edSLemover spSize: Int = 16, 685854c1edSLemover spReplacer: Option[String] = Some("plru"), 69f1fe8698SLemover // filter 70f1fe8698SLemover ifilterSize: Int = 4, 71f1fe8698SLemover dfilterSize: Int = 8, 72d74a7bd3SLemover // miss queue, add more entries than 'must require' 73d74a7bd3SLemover // 0 for easier bug trigger, please set as big as u can, 8 maybe 74d74a7bd3SLemover missqueueExtendSize: Int = 0, 7592e3bfefSLemover // llptw 7692e3bfefSLemover llptwsize: Int = 6, 775854c1edSLemover // way size 787196f5a2SLemover blockBytes: Int = 64, 79bc063562SLemover // prefetch 80bc063562SLemover enablePrefetch: Boolean = true, 817196f5a2SLemover // ecc 827196f5a2SLemover ecc: Option[String] = Some("secded") 835854c1edSLemover) 845854c1edSLemover 856d5ddbceSLemovertrait HasTlbConst extends HasXSParameter { 866d5ddbceSLemover val Level = 3 876d5ddbceSLemover 886d5ddbceSLemover val offLen = 12 896d5ddbceSLemover val ppnLen = PAddrBits - offLen 906d5ddbceSLemover val vpnnLen = 9 916d5ddbceSLemover val vpnLen = VAddrBits - offLen 926d5ddbceSLemover val flagLen = 8 930d94d540SHaoyuan Feng val pteResLen = XLEN - 44 - 2 - flagLen 940d94d540SHaoyuan Feng val ppnHignLen = 44 - ppnLen 956d5ddbceSLemover 96*63632028SHaoyuan Feng val tlbcontiguous = 8 97*63632028SHaoyuan Feng val sectortlbwidth = log2Up(tlbcontiguous) 98*63632028SHaoyuan Feng val sectorppnLen = ppnLen - sectortlbwidth 99*63632028SHaoyuan Feng val sectorvpnLen = vpnLen - sectortlbwidth 100*63632028SHaoyuan Feng 101a0301c0dSLemover val sramSinglePort = true 102a0301c0dSLemover 103914b8455SHaoyuan Feng val timeOutThreshold = 10000 1049bd9cdfaSLemover 105f1fe8698SLemover def get_pn(addr: UInt) = { 106f1fe8698SLemover require(addr.getWidth > offLen) 107f1fe8698SLemover addr(addr.getWidth-1, offLen) 108f1fe8698SLemover } 109f1fe8698SLemover def get_off(addr: UInt) = { 110f1fe8698SLemover require(addr.getWidth > offLen) 111f1fe8698SLemover addr(offLen-1, 0) 112f1fe8698SLemover } 113f1fe8698SLemover 1143889e11eSLemover def get_set_idx(vpn: UInt, nSets: Int): UInt = { 115e9092fe2SLemover require(nSets >= 1) 116a0301c0dSLemover vpn(log2Up(nSets)-1, 0) 1176d5ddbceSLemover } 1186d5ddbceSLemover 119e9092fe2SLemover def drop_set_idx(vpn: UInt, nSets: Int): UInt = { 120e9092fe2SLemover require(nSets >= 1) 121e9092fe2SLemover require(vpn.getWidth > log2Ceil(nSets)) 122e9092fe2SLemover vpn(vpn.getWidth-1, log2Ceil(nSets)) 123e9092fe2SLemover } 124e9092fe2SLemover 125e9092fe2SLemover def drop_set_equal(vpn1: UInt, vpn2: UInt, nSets: Int): Bool = { 126e9092fe2SLemover require(nSets >= 1) 127e9092fe2SLemover require(vpn1.getWidth == vpn2.getWidth) 128e9092fe2SLemover if (vpn1.getWidth <= log2Ceil(nSets)) { 129e9092fe2SLemover true.B 130e9092fe2SLemover } else { 131e9092fe2SLemover drop_set_idx(vpn1, nSets) === drop_set_idx(vpn2, nSets) 132e9092fe2SLemover } 133e9092fe2SLemover } 134e9092fe2SLemover 1356d5ddbceSLemover def replaceWrapper(v: UInt, lruIdx: UInt): UInt = { 1366d5ddbceSLemover val width = v.getWidth 137f3034303SHaoyuan Feng val emptyIdx = ParallelPriorityMux((0 until width).map( i => (!v(i), i.U(log2Up(width).W)))) 1386d5ddbceSLemover val full = Cat(v).andR 1396d5ddbceSLemover Mux(full, lruIdx, emptyIdx) 1406d5ddbceSLemover } 1416d5ddbceSLemover 1426d5ddbceSLemover def replaceWrapper(v: Seq[Bool], lruIdx: UInt): UInt = { 1436d5ddbceSLemover replaceWrapper(VecInit(v).asUInt, lruIdx) 1446d5ddbceSLemover } 145a0301c0dSLemover 146*63632028SHaoyuan Feng implicit def ptwresp_to_tlbperm(ptwResp: PtwSectorRespwithMemIdx): TlbPermBundle = { 147f1fe8698SLemover val tp = Wire(new TlbPermBundle) 148f1fe8698SLemover val ptePerm = ptwResp.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 149f1fe8698SLemover tp.pf := ptwResp.pf 150f1fe8698SLemover tp.af := ptwResp.af 151f1fe8698SLemover tp.d := ptePerm.d 152f1fe8698SLemover tp.a := ptePerm.a 153f1fe8698SLemover tp.g := ptePerm.g 154f1fe8698SLemover tp.u := ptePerm.u 155f1fe8698SLemover tp.x := ptePerm.x 156f1fe8698SLemover tp.w := ptePerm.w 157f1fe8698SLemover tp.r := ptePerm.r 158f1fe8698SLemover tp.pm := DontCare 159f1fe8698SLemover tp 160f1fe8698SLemover } 1616d5ddbceSLemover} 1626d5ddbceSLemover 1636d5ddbceSLemovertrait HasPtwConst extends HasTlbConst with MemoryOpConstants{ 1646d5ddbceSLemover val PtwWidth = 2 165bc063562SLemover val sourceWidth = { if (l2tlbParams.enablePrefetch) PtwWidth + 1 else PtwWidth} 166bc063562SLemover val prefetchID = PtwWidth 167bc063562SLemover 1685854c1edSLemover val blockBits = l2tlbParams.blockBytes * 8 1696d5ddbceSLemover 1706d5ddbceSLemover val bPtwWidth = log2Up(PtwWidth) 171bc063562SLemover val bSourceWidth = log2Up(sourceWidth) 1726d5ddbceSLemover // ptwl1: fully-associated 1736d5ddbceSLemover val PtwL1TagLen = vpnnLen 1746d5ddbceSLemover 1756d5ddbceSLemover /* +-------+----------+-------------+ 1766d5ddbceSLemover * | Tag | SetIdx | SectorIdx | 1776d5ddbceSLemover * +-------+----------+-------------+ 1786d5ddbceSLemover */ 1796d5ddbceSLemover // ptwl2: 8-way group-associated 1805854c1edSLemover val l2tlbParams.l2nWays = l2tlbParams.l2nWays 1815854c1edSLemover val PtwL2SetNum = l2tlbParams.l2nSets 1825854c1edSLemover val PtwL2SectorSize = blockBits / XLEN 1835854c1edSLemover val PtwL2IdxLen = log2Up(PtwL2SetNum * PtwL2SectorSize) 1846d5ddbceSLemover val PtwL2SectorIdxLen = log2Up(PtwL2SectorSize) 1855854c1edSLemover val PtwL2SetIdxLen = log2Up(PtwL2SetNum) 1866d5ddbceSLemover val PtwL2TagLen = vpnnLen * 2 - PtwL2IdxLen 1876d5ddbceSLemover 1886d5ddbceSLemover // ptwl3: 16-way group-associated 1895854c1edSLemover val l2tlbParams.l3nWays = l2tlbParams.l3nWays 1905854c1edSLemover val PtwL3SetNum = l2tlbParams.l3nSets 1915854c1edSLemover val PtwL3SectorSize = blockBits / XLEN 1925854c1edSLemover val PtwL3IdxLen = log2Up(PtwL3SetNum * PtwL3SectorSize) 1936d5ddbceSLemover val PtwL3SectorIdxLen = log2Up(PtwL3SectorSize) 1945854c1edSLemover val PtwL3SetIdxLen = log2Up(PtwL3SetNum) 1956d5ddbceSLemover val PtwL3TagLen = vpnnLen * 3 - PtwL3IdxLen 1966d5ddbceSLemover 1976d5ddbceSLemover // super page, including 1GB and 2MB page 1986d5ddbceSLemover val SPTagLen = vpnnLen * 2 1996d5ddbceSLemover 200d74a7bd3SLemover // miss queue 201f1fe8698SLemover val MissQueueSize = l2tlbParams.ifilterSize + l2tlbParams.dfilterSize 20292e3bfefSLemover val MemReqWidth = l2tlbParams.llptwsize + 1 20392e3bfefSLemover val FsmReqID = l2tlbParams.llptwsize 20492e3bfefSLemover val bMemID = log2Up(MemReqWidth) 2056d5ddbceSLemover 2066d5ddbceSLemover def genPtwL2Idx(vpn: UInt) = { 2076d5ddbceSLemover (vpn(vpnLen - 1, vpnnLen))(PtwL2IdxLen - 1, 0) 2086d5ddbceSLemover } 2096d5ddbceSLemover 2106d5ddbceSLemover def genPtwL2SectorIdx(vpn: UInt) = { 2116d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SectorIdxLen - 1, 0) 2126d5ddbceSLemover } 2136d5ddbceSLemover 2146d5ddbceSLemover def genPtwL2SetIdx(vpn: UInt) = { 2156d5ddbceSLemover genPtwL2Idx(vpn)(PtwL2SetIdxLen + PtwL2SectorIdxLen - 1, PtwL2SectorIdxLen) 2166d5ddbceSLemover } 2176d5ddbceSLemover 2186d5ddbceSLemover def genPtwL3Idx(vpn: UInt) = { 2196d5ddbceSLemover vpn(PtwL3IdxLen - 1, 0) 2206d5ddbceSLemover } 2216d5ddbceSLemover 2226d5ddbceSLemover def genPtwL3SectorIdx(vpn: UInt) = { 2236d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SectorIdxLen - 1, 0) 2246d5ddbceSLemover } 2256d5ddbceSLemover 226cc5a5f22SLemover def dropL3SectorBits(vpn: UInt) = { 227cc5a5f22SLemover vpn(vpn.getWidth-1, PtwL3SectorIdxLen) 228cc5a5f22SLemover } 229cc5a5f22SLemover 2306d5ddbceSLemover def genPtwL3SetIdx(vpn: UInt) = { 2316d5ddbceSLemover genPtwL3Idx(vpn)(PtwL3SetIdxLen + PtwL3SectorIdxLen - 1, PtwL3SectorIdxLen) 2326d5ddbceSLemover } 2336d5ddbceSLemover 2346d5ddbceSLemover def MakeAddr(ppn: UInt, off: UInt) = { 2356d5ddbceSLemover require(off.getWidth == 9) 2366d5ddbceSLemover Cat(ppn, off, 0.U(log2Up(XLEN/8).W))(PAddrBits-1, 0) 2376d5ddbceSLemover } 2386d5ddbceSLemover 239b848eea5SLemover def getVpnn(vpn: UInt, idx: Int): UInt = { 2406d5ddbceSLemover vpn(vpnnLen*(idx+1)-1, vpnnLen*idx) 2416d5ddbceSLemover } 2426d5ddbceSLemover 2436d5ddbceSLemover def getVpnClip(vpn: UInt, level: Int) = { 2446d5ddbceSLemover // level 0 /* vpnn2 */ 2456d5ddbceSLemover // level 1 /* vpnn2 * vpnn1 */ 2466d5ddbceSLemover // level 2 /* vpnn2 * vpnn1 * vpnn0*/ 2476d5ddbceSLemover vpn(vpnLen - 1, (2 - level) * vpnnLen) 2486d5ddbceSLemover } 2496d5ddbceSLemover 250bc063562SLemover def get_next_line(vpn: UInt) = { 251bc063562SLemover Cat(dropL3SectorBits(vpn) + 1.U, 0.U(PtwL3SectorIdxLen.W)) 252bc063562SLemover } 253bc063562SLemover 254bc063562SLemover def same_l2entry(vpn1: UInt, vpn2: UInt) = { 255bc063562SLemover vpn1(vpnLen-1, vpnnLen) === vpn2(vpnLen-1, vpnnLen) 256bc063562SLemover } 257bc063562SLemover 258bc063562SLemover def from_pre(source: UInt) = { 259bc063562SLemover (source === prefetchID.U) 260bc063562SLemover } 261bc063562SLemover 2627797f035SbugGenerator def sel_data(data: UInt, index: UInt): UInt = { 2637797f035SbugGenerator val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W))) 2647797f035SbugGenerator inner_data(index) 2657797f035SbugGenerator } 2667797f035SbugGenerator 2677797f035SbugGenerator // vpn1 and vpn2 is at same cacheline 2687797f035SbugGenerator def dup(vpn1: UInt, vpn2: UInt): Bool = { 2697797f035SbugGenerator dropL3SectorBits(vpn1) === dropL3SectorBits(vpn2) 2707797f035SbugGenerator } 2717797f035SbugGenerator 2727797f035SbugGenerator 2736d5ddbceSLemover def printVec[T <: Data](x: Seq[T]): Printable = { 2746d5ddbceSLemover (0 until x.length).map(i => p"(${i.U})${x(i)} ").reduce(_+_) 2756d5ddbceSLemover } 2766d5ddbceSLemover} 277