16d5ddbceSLemover/*************************************************************************************** 2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 56d5ddbceSLemover* 66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 96d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 106d5ddbceSLemover* 116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 146d5ddbceSLemover* 156d5ddbceSLemover* See the Mulan PSL v2 for more details. 166d5ddbceSLemover***************************************************************************************/ 176d5ddbceSLemover 186d5ddbceSLemoverpackage xiangshan.cache.mmu 196d5ddbceSLemover 208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 216d5ddbceSLemoverimport chisel3._ 226d5ddbceSLemoverimport chisel3.util._ 236d5ddbceSLemoverimport xiangshan._ 246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 256d5ddbceSLemoverimport utils._ 263c02ee8fSwakafaimport utility._ 276d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 286d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 296d5ddbceSLemover 30f1fe8698SLemover 31a0301c0dSLemovercase class TLBParameters 32a0301c0dSLemover( 33a0301c0dSLemover name: String = "none", 34a0301c0dSLemover fetchi: Boolean = false, // TODO: remove it 35f1fe8698SLemover fenceDelay: Int = 2, 36a0301c0dSLemover useDmode: Boolean = true, 37f9ac118cSHaoyuan Feng NSets: Int = 1, 38f9ac118cSHaoyuan Feng NWays: Int = 2, 39f9ac118cSHaoyuan Feng Replacer: Option[String] = Some("plru"), 40f9ac118cSHaoyuan Feng Associative: String = "fa", // must be fa 41a0301c0dSLemover outReplace: Boolean = false, 42f1fe8698SLemover partialStaticPMP: Boolean = false, // partial static pmp result stored in entries 43f1fe8698SLemover outsideRecvFlush: Boolean = false, // if outside moudle waiting for tlb recv flush pipe 4426af847eSgood-circle saveLevel: Boolean = false, 4526af847eSgood-circle lgMaxSize: Int = 3 46a0301c0dSLemover) 47a0301c0dSLemover 485854c1edSLemovercase class L2TLBParameters 495854c1edSLemover( 505854c1edSLemover name: String = "l2tlb", 515854c1edSLemover // l3 523ea4388cSHaoyuan Feng l3Size: Int = 16, 533ea4388cSHaoyuan Feng l3Associative: String = "fa", 543ea4388cSHaoyuan Feng l3Replacer: Option[String] = Some("plru"), 553ea4388cSHaoyuan Feng // l2 563ea4388cSHaoyuan Feng l2Size: Int = 16, 573ea4388cSHaoyuan Feng l2Associative: String = "fa", 583ea4388cSHaoyuan Feng l2Replacer: Option[String] = Some("plru"), 593ea4388cSHaoyuan Feng // l1 603ea4388cSHaoyuan Feng l1nSets: Int = 8, 613ea4388cSHaoyuan Feng l1nWays: Int = 4, 623ea4388cSHaoyuan Feng l1Replacer: Option[String] = Some("setplru"), 633ea4388cSHaoyuan Feng // l0 643ea4388cSHaoyuan Feng l0nSets: Int = 32, 653ea4388cSHaoyuan Feng l0nWays: Int = 8, 663ea4388cSHaoyuan Feng l0Replacer: Option[String] = Some("setplru"), 675854c1edSLemover // sp 685854c1edSLemover spSize: Int = 16, 695854c1edSLemover spReplacer: Option[String] = Some("plru"), 70f1fe8698SLemover // filter 71040c6105Sguohongyu ifilterSize: Int = 8, 722072875bSHaoyuan Feng dfilterSize: Int = 32, 73d74a7bd3SLemover // miss queue, add more entries than 'must require' 74d74a7bd3SLemover // 0 for easier bug trigger, please set as big as u can, 8 maybe 75d74a7bd3SLemover missqueueExtendSize: Int = 0, 7692e3bfefSLemover // llptw 7792e3bfefSLemover llptwsize: Int = 6, 785854c1edSLemover // way size 797196f5a2SLemover blockBytes: Int = 64, 80bc063562SLemover // prefetch 81bc063562SLemover enablePrefetch: Boolean = true, 827196f5a2SLemover // ecc 83eef81af7SHaoyuan Feng ecc: Option[String] = Some("secded"), 84eef81af7SHaoyuan Feng // enable ecc 85eef81af7SHaoyuan Feng enablePTWECC: Boolean = false 865854c1edSLemover) 875854c1edSLemover 886d5ddbceSLemovertrait HasTlbConst extends HasXSParameter { 893ea4388cSHaoyuan Feng val Level = if (EnableSv48) 3 else 2 906d5ddbceSLemover 916d5ddbceSLemover val offLen = 12 926d5ddbceSLemover val ppnLen = PAddrBits - offLen 936d5ddbceSLemover val vpnnLen = 9 942a4a3520Speixiaokun val extendVpnnBits = if (HasHExtension) 2 else 0 9582978df9Speixiaokun val vpnLen = VAddrBits - offLen // when opening H extention, vpnlen broaden two bits 96002c10a4SYanqin Li /* 97002c10a4SYanqin Li Sv39 page table entry 98002c10a4SYanqin Li +--+------+--------+----------------------+-----+--------+ 99002c10a4SYanqin Li |63|62 61|60 54|53 10|9 8|7 0| 100002c10a4SYanqin Li +--+------+--------+----------------------+-----+--------+ 101002c10a4SYanqin Li |N | PBMT |Reserved| PPNs | RSW | FALG | 102002c10a4SYanqin Li +--+------+--------+----------------------+-----+--------+ 103002c10a4SYanqin Li */ 104002c10a4SYanqin Li val pteFlagLen = 8 105002c10a4SYanqin Li val pteRswLen = 2 10697929664SXiaokun-Pei val ptePPNLen = 44 107002c10a4SYanqin Li val pteResLen = 7 108002c10a4SYanqin Li val ptePbmtLen = 2 109002c10a4SYanqin Li val pteNLen = 1 11097929664SXiaokun-Pei val ppnHignLen = ptePPNLen - ppnLen 1114c0e0181SXiaokun-Pei val gvpnLen = GPAddrBits - offLen 1126d5ddbceSLemover 11363632028SHaoyuan Feng val tlbcontiguous = 8 11463632028SHaoyuan Feng val sectortlbwidth = log2Up(tlbcontiguous) 11563632028SHaoyuan Feng val sectorppnLen = ppnLen - sectortlbwidth 1164c0e0181SXiaokun-Pei val sectorgvpnLen = gvpnLen - sectortlbwidth 11763632028SHaoyuan Feng val sectorvpnLen = vpnLen - sectortlbwidth 11897929664SXiaokun-Pei val sectorptePPNLen = ptePPNLen - sectortlbwidth 11963632028SHaoyuan Feng 1208ef35e01SXuan Hu val loadfiltersize = 16 // 4*3(LduCnt:2 + HyuCnt:1) + 4(prefetch:1) 121202674aeSHaojin Tang val storefiltersize = if (StorePipelineWidth >= 3) 16 else 8 122185e6164SHaoyuan Feng val prefetchfiltersize = 8 123185e6164SHaoyuan Feng 124a0301c0dSLemover val sramSinglePort = true 125a0301c0dSLemover 126914b8455SHaoyuan Feng val timeOutThreshold = 10000 1279bd9cdfaSLemover 128cca17e78Speixiaokun def noS2xlate = "b00".U 129cca17e78Speixiaokun def allStage = "b11".U 130eb4bf3f2Speixiaokun def onlyStage1 = "b01".U 131eb4bf3f2Speixiaokun def onlyStage2 = "b10".U 132d0de7e4aSpeixiaokun 1333ea4388cSHaoyuan Feng def Sv39 = "h8".U 1343ea4388cSHaoyuan Feng def Sv48 = "h9".U 1353ea4388cSHaoyuan Feng 136*08ae0d20SXiaokun-Pei def Sv39x4 = "h8".U 137*08ae0d20SXiaokun-Pei def Sv48x4 = "h9".U 138*08ae0d20SXiaokun-Pei 139f1fe8698SLemover def get_pn(addr: UInt) = { 140f1fe8698SLemover require(addr.getWidth > offLen) 141f1fe8698SLemover addr(addr.getWidth-1, offLen) 142f1fe8698SLemover } 143f1fe8698SLemover def get_off(addr: UInt) = { 144f1fe8698SLemover require(addr.getWidth > offLen) 145f1fe8698SLemover addr(offLen-1, 0) 146f1fe8698SLemover } 147f1fe8698SLemover 1483889e11eSLemover def get_set_idx(vpn: UInt, nSets: Int): UInt = { 149e9092fe2SLemover require(nSets >= 1) 150a0301c0dSLemover vpn(log2Up(nSets)-1, 0) 1516d5ddbceSLemover } 1526d5ddbceSLemover 153e9092fe2SLemover def drop_set_idx(vpn: UInt, nSets: Int): UInt = { 154e9092fe2SLemover require(nSets >= 1) 155e9092fe2SLemover require(vpn.getWidth > log2Ceil(nSets)) 156e9092fe2SLemover vpn(vpn.getWidth-1, log2Ceil(nSets)) 157e9092fe2SLemover } 158e9092fe2SLemover 159e9092fe2SLemover def drop_set_equal(vpn1: UInt, vpn2: UInt, nSets: Int): Bool = { 160e9092fe2SLemover require(nSets >= 1) 161e9092fe2SLemover require(vpn1.getWidth == vpn2.getWidth) 162e9092fe2SLemover if (vpn1.getWidth <= log2Ceil(nSets)) { 163e9092fe2SLemover true.B 164e9092fe2SLemover } else { 165e9092fe2SLemover drop_set_idx(vpn1, nSets) === drop_set_idx(vpn2, nSets) 166e9092fe2SLemover } 167e9092fe2SLemover } 168e9092fe2SLemover 1696d5ddbceSLemover def replaceWrapper(v: UInt, lruIdx: UInt): UInt = { 1706d5ddbceSLemover val width = v.getWidth 171f3034303SHaoyuan Feng val emptyIdx = ParallelPriorityMux((0 until width).map( i => (!v(i), i.U(log2Up(width).W)))) 1726d5ddbceSLemover val full = Cat(v).andR 1736d5ddbceSLemover Mux(full, lruIdx, emptyIdx) 1746d5ddbceSLemover } 1756d5ddbceSLemover 1766d5ddbceSLemover def replaceWrapper(v: Seq[Bool], lruIdx: UInt): UInt = { 1776d5ddbceSLemover replaceWrapper(VecInit(v).asUInt, lruIdx) 1786d5ddbceSLemover } 179a0301c0dSLemover 180e3da8badSTang Haojin import scala.language.implicitConversions 181e3da8badSTang Haojin 182cca17e78Speixiaokun implicit def hptwresp_to_tlbperm(hptwResp: HptwResp): TlbPermBundle = { 183d0de7e4aSpeixiaokun val tp = Wire(new TlbPermBundle) 184d0de7e4aSpeixiaokun val ptePerm = hptwResp.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 185d61cd5eeSpeixiaokun tp.pf := hptwResp.gpf 186d61cd5eeSpeixiaokun tp.af := hptwResp.gaf 187d0de7e4aSpeixiaokun tp.d := ptePerm.d 188d0de7e4aSpeixiaokun tp.a := ptePerm.a 189d0de7e4aSpeixiaokun tp.g := ptePerm.g 190d0de7e4aSpeixiaokun tp.u := ptePerm.u 191d0de7e4aSpeixiaokun tp.x := ptePerm.x 192d0de7e4aSpeixiaokun tp.w := ptePerm.w 193d0de7e4aSpeixiaokun tp.r := ptePerm.r 194d0de7e4aSpeixiaokun tp 195d0de7e4aSpeixiaokun } 196cca17e78Speixiaokun 197cca17e78Speixiaokun implicit def ptwresp_to_tlbperm(ptwResp: PtwSectorResp): TlbPermBundle = { 198f1fe8698SLemover val tp = Wire(new TlbPermBundle) 199f1fe8698SLemover val ptePerm = ptwResp.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 200f1fe8698SLemover tp.pf := ptwResp.pf 201f1fe8698SLemover tp.af := ptwResp.af 202f1fe8698SLemover tp.d := ptePerm.d 203f1fe8698SLemover tp.a := ptePerm.a 204f1fe8698SLemover tp.g := ptePerm.g 205f1fe8698SLemover tp.u := ptePerm.u 206f1fe8698SLemover tp.x := ptePerm.x 207f1fe8698SLemover tp.w := ptePerm.w 208f1fe8698SLemover tp.r := ptePerm.r 209f1fe8698SLemover tp 210f1fe8698SLemover } 2116d5ddbceSLemover} 2126d5ddbceSLemover 2136d5ddbceSLemovertrait HasPtwConst extends HasTlbConst with MemoryOpConstants{ 2146d5ddbceSLemover val PtwWidth = 2 215bc063562SLemover val sourceWidth = { if (l2tlbParams.enablePrefetch) PtwWidth + 1 else PtwWidth} 216bc063562SLemover val prefetchID = PtwWidth 217bc063562SLemover 2185854c1edSLemover val blockBits = l2tlbParams.blockBytes * 8 2196d5ddbceSLemover 2206d5ddbceSLemover val bPtwWidth = log2Up(PtwWidth) 221bc063562SLemover val bSourceWidth = log2Up(sourceWidth) 2223ea4388cSHaoyuan Feng // ptwl3: fully-associated 2233ea4388cSHaoyuan Feng val PtwL3TagLen = if (EnableSv48) vpnnLen + extendVpnnBits else 0 2243ea4388cSHaoyuan Feng // ptwl2: fully-associated 2253ea4388cSHaoyuan Feng val PtwL2TagLen = if (EnableSv48) vpnnLen * 2 + extendVpnnBits else vpnnLen + extendVpnnBits 2266d5ddbceSLemover 2276d5ddbceSLemover /* +-------+----------+-------------+ 2286d5ddbceSLemover * | Tag | SetIdx | SectorIdx | 2296d5ddbceSLemover * +-------+----------+-------------+ 2306d5ddbceSLemover */ 2313ea4388cSHaoyuan Feng // ptwl1: 8-way group-associated 2323ea4388cSHaoyuan Feng val PtwL1SetNum = l2tlbParams.l1nSets 2333ea4388cSHaoyuan Feng val PtwL1SectorSize = blockBits / XLEN 2343ea4388cSHaoyuan Feng val PtwL1IdxLen = log2Up(PtwL1SetNum * PtwL1SectorSize) 2353ea4388cSHaoyuan Feng val PtwL1SectorIdxLen = log2Up(PtwL1SectorSize) 2363ea4388cSHaoyuan Feng val PtwL1SetIdxLen = log2Up(PtwL1SetNum) 2373ea4388cSHaoyuan Feng val PtwL1TagLen = if (EnableSv48) vpnnLen * 3 - PtwL1IdxLen + extendVpnnBits else vpnnLen * 2 - PtwL1IdxLen + extendVpnnBits 2386d5ddbceSLemover 2393ea4388cSHaoyuan Feng // ptwl0: 16-way group-associated 2403ea4388cSHaoyuan Feng val PtwL0SetNum = l2tlbParams.l0nSets 2413ea4388cSHaoyuan Feng val PtwL0SectorSize = blockBits / XLEN 2423ea4388cSHaoyuan Feng val PtwL0IdxLen = log2Up(PtwL0SetNum * PtwL0SectorSize) 2433ea4388cSHaoyuan Feng val PtwL0SectorIdxLen = log2Up(PtwL0SectorSize) 2443ea4388cSHaoyuan Feng val PtwL0SetIdxLen = log2Up(PtwL0SetNum) 2453ea4388cSHaoyuan Feng val PtwL0TagLen = if (EnableSv48) vpnnLen * 4 - PtwL0IdxLen + extendVpnnBits else vpnnLen * 3 - PtwL0IdxLen + extendVpnnBits 2466d5ddbceSLemover 2476d5ddbceSLemover // super page, including 1GB and 2MB page 2483ea4388cSHaoyuan Feng val SPTagLen = if (EnableSv48) vpnnLen * 3 + extendVpnnBits else vpnnLen * 2 + extendVpnnBits 2496d5ddbceSLemover 250d74a7bd3SLemover // miss queue 251f1fe8698SLemover val MissQueueSize = l2tlbParams.ifilterSize + l2tlbParams.dfilterSize 252d0de7e4aSpeixiaokun val MemReqWidth = l2tlbParams.llptwsize + 1 + 1 253d0de7e4aSpeixiaokun val HptwReqId = l2tlbParams.llptwsize + 1 25492e3bfefSLemover val FsmReqID = l2tlbParams.llptwsize 25592e3bfefSLemover val bMemID = log2Up(MemReqWidth) 2566d5ddbceSLemover 2573ea4388cSHaoyuan Feng def genPtwL1Idx(vpn: UInt) = { 2583ea4388cSHaoyuan Feng (vpn(vpnLen - 1, vpnnLen))(PtwL1IdxLen - 1, 0) 2596d5ddbceSLemover } 2606d5ddbceSLemover 2613ea4388cSHaoyuan Feng def genPtwL1SectorIdx(vpn: UInt) = { 2623ea4388cSHaoyuan Feng genPtwL1Idx(vpn)(PtwL1SectorIdxLen - 1, 0) 2636d5ddbceSLemover } 2646d5ddbceSLemover 2653ea4388cSHaoyuan Feng def genPtwL1SetIdx(vpn: UInt) = { 2663ea4388cSHaoyuan Feng genPtwL1Idx(vpn)(PtwL1SetIdxLen + PtwL1SectorIdxLen - 1, PtwL1SectorIdxLen) 2676d5ddbceSLemover } 2686d5ddbceSLemover 2693ea4388cSHaoyuan Feng def genPtwL0Idx(vpn: UInt) = { 2703ea4388cSHaoyuan Feng vpn(PtwL0IdxLen - 1, 0) 2716d5ddbceSLemover } 2726d5ddbceSLemover 2733ea4388cSHaoyuan Feng def genPtwL0SectorIdx(vpn: UInt) = { 2743ea4388cSHaoyuan Feng genPtwL0Idx(vpn)(PtwL0SectorIdxLen - 1, 0) 2756d5ddbceSLemover } 2766d5ddbceSLemover 2773ea4388cSHaoyuan Feng def dropL0SectorBits(vpn: UInt) = { 2783ea4388cSHaoyuan Feng vpn(vpn.getWidth-1, PtwL0SectorIdxLen) 279cc5a5f22SLemover } 280cc5a5f22SLemover 2813ea4388cSHaoyuan Feng def genPtwL0SetIdx(vpn: UInt) = { 2823ea4388cSHaoyuan Feng genPtwL0Idx(vpn)(PtwL0SetIdxLen + PtwL0SectorIdxLen - 1, PtwL0SectorIdxLen) 2836d5ddbceSLemover } 2846d5ddbceSLemover 2856d5ddbceSLemover def MakeAddr(ppn: UInt, off: UInt) = { 2866d5ddbceSLemover require(off.getWidth == 9) 28797929664SXiaokun-Pei Cat(ppn, off, 0.U(log2Up(XLEN/8).W)) 2886d5ddbceSLemover } 2896d5ddbceSLemover 290b24e0a78Speixiaokun def MakeGPAddr(ppn: UInt, off: UInt) = { 291d0de7e4aSpeixiaokun require(off.getWidth == 9 || off.getWidth == 11) 292d0de7e4aSpeixiaokun (Cat(ppn, 0.U(offLen.W)) + Cat(off, 0.U(log2Up(XLEN / 8).W)))(GPAddrBits - 1, 0) 293d0de7e4aSpeixiaokun } 294d0de7e4aSpeixiaokun 295b848eea5SLemover def getVpnn(vpn: UInt, idx: Int): UInt = { 2966d5ddbceSLemover vpn(vpnnLen*(idx+1)-1, vpnnLen*idx) 2976d5ddbceSLemover } 2986d5ddbceSLemover 299d0de7e4aSpeixiaokun def getVpnn(vpn: UInt, idx: UInt): UInt = { 3003ea4388cSHaoyuan Feng MuxLookup(idx, 0.U)(Seq( 3013ea4388cSHaoyuan Feng 0.U -> vpn(vpnnLen - 1, 0), 3023ea4388cSHaoyuan Feng 1.U -> vpn(vpnnLen * 2 - 1, vpnnLen), 3033ea4388cSHaoyuan Feng 2.U -> vpn(vpnnLen * 3 - 1, vpnnLen * 2), 3043ea4388cSHaoyuan Feng 3.U -> vpn(vpnnLen * 4 - 1, vpnnLen * 3)) 3053ea4388cSHaoyuan Feng ) 306d0de7e4aSpeixiaokun } 307d0de7e4aSpeixiaokun 3083ea4388cSHaoyuan Feng def getGVpnn(vpn: UInt, idx: UInt, mode: UInt): UInt = { 3093ea4388cSHaoyuan Feng MuxLookup(idx, 0.U)(Seq( 3103ea4388cSHaoyuan Feng 0.U -> vpn(vpnnLen - 1, 0), 3113ea4388cSHaoyuan Feng 1.U -> vpn(vpnnLen * 2 - 1, vpnnLen), 3123ea4388cSHaoyuan Feng 2.U -> Mux(mode === Sv48, vpn(vpnnLen * 3 - 1, vpnnLen * 2), vpn(vpnnLen * 3 + 1, vpnnLen * 2)), 3133ea4388cSHaoyuan Feng 3.U -> vpn(vpnnLen * 4 + 1, vpnnLen * 3)) 3143ea4388cSHaoyuan Feng ) 315d0de7e4aSpeixiaokun } 316d0de7e4aSpeixiaokun 3176d5ddbceSLemover def getVpnClip(vpn: UInt, level: Int) = { 3183ea4388cSHaoyuan Feng // level 2 /* vpnn2 */ 3196d5ddbceSLemover // level 1 /* vpnn2 * vpnn1 */ 3203ea4388cSHaoyuan Feng // level 0 /* vpnn2 * vpnn1 * vpnn0*/ 3213ea4388cSHaoyuan Feng vpn(vpnLen - 1, level * vpnnLen) 3226d5ddbceSLemover } 3236d5ddbceSLemover 324bc063562SLemover def get_next_line(vpn: UInt) = { 3253ea4388cSHaoyuan Feng Cat(dropL0SectorBits(vpn) + 1.U, 0.U(PtwL0SectorIdxLen.W)) 326bc063562SLemover } 327bc063562SLemover 3283ea4388cSHaoyuan Feng def same_l1entry(vpn1: UInt, vpn2: UInt) = { 329bc063562SLemover vpn1(vpnLen-1, vpnnLen) === vpn2(vpnLen-1, vpnnLen) 330bc063562SLemover } 331bc063562SLemover 332bc063562SLemover def from_pre(source: UInt) = { 333bc063562SLemover (source === prefetchID.U) 334bc063562SLemover } 335bc063562SLemover 3367797f035SbugGenerator def sel_data(data: UInt, index: UInt): UInt = { 3377797f035SbugGenerator val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W))) 3387797f035SbugGenerator inner_data(index) 3397797f035SbugGenerator } 3407797f035SbugGenerator 3417797f035SbugGenerator // vpn1 and vpn2 is at same cacheline 3427797f035SbugGenerator def dup(vpn1: UInt, vpn2: UInt): Bool = { 3433ea4388cSHaoyuan Feng dropL0SectorBits(vpn1) === dropL0SectorBits(vpn2) 3447797f035SbugGenerator } 3457797f035SbugGenerator 3467797f035SbugGenerator 3476d5ddbceSLemover def printVec[T <: Data](x: Seq[T]): Printable = { 3486d5ddbceSLemover (0 until x.length).map(i => p"(${i.U})${x(i)} ").reduce(_+_) 3496d5ddbceSLemover } 3506d5ddbceSLemover} 351