1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache.mmu 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import xiangshan._ 23import utils._ 24import utility._ 25import xiangshan.backend.rob.RobPtr 26import xiangshan.backend.fu.util.HasCSRConst 27import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 28import freechips.rocketchip.tilelink._ 29import xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 30import xiangshan.backend.fu.PMPBundle 31 32 33abstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 34abstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 35 36 37class PtePermBundle(implicit p: Parameters) extends TlbBundle { 38 val d = Bool() 39 val a = Bool() 40 val g = Bool() 41 val u = Bool() 42 val x = Bool() 43 val w = Bool() 44 val r = Bool() 45 46 override def toPrintable: Printable = { 47 p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 48 //(if(hasV) (p"v:${v}") else p"") 49 } 50} 51 52class TlbPMBundle(implicit p: Parameters) extends TlbBundle { 53 val r = Bool() 54 val w = Bool() 55 val x = Bool() 56 val c = Bool() 57 val atomic = Bool() 58 59 def assign_ap(pm: PMPConfig) = { 60 r := pm.r 61 w := pm.w 62 x := pm.x 63 c := pm.c 64 atomic := pm.atomic 65 } 66} 67 68class TlbPermBundle(implicit p: Parameters) extends TlbBundle { 69 val pf = Bool() // NOTE: if this is true, just raise pf 70 val af = Bool() // NOTE: if this is true, just raise af 71 // pagetable perm (software defined) 72 val d = Bool() 73 val a = Bool() 74 val g = Bool() 75 val u = Bool() 76 val x = Bool() 77 val w = Bool() 78 val r = Bool() 79 80 def apply(item: PtwSectorResp) = { 81 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 82 this.pf := item.pf 83 this.af := item.af 84 this.d := ptePerm.d 85 this.a := ptePerm.a 86 this.g := ptePerm.g 87 this.u := ptePerm.u 88 this.x := ptePerm.x 89 this.w := ptePerm.w 90 this.r := ptePerm.r 91 92 this 93 } 94 95 def applyS2(item: HptwResp) = { 96 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 97 this.pf := item.gpf 98 this.af := item.gaf 99 this.d := ptePerm.d 100 this.a := ptePerm.a 101 this.g := ptePerm.g 102 this.u := ptePerm.u 103 this.x := ptePerm.x 104 this.w := ptePerm.w 105 this.r := ptePerm.r 106 107 this 108 } 109 110 override def toPrintable: Printable = { 111 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 112 } 113} 114 115class TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 116 val pf = Bool() // NOTE: if this is true, just raise pf 117 val af = Bool() // NOTE: if this is true, just raise af 118 // pagetable perm (software defined) 119 val d = Bool() 120 val a = Bool() 121 val g = Bool() 122 val u = Bool() 123 val x = Bool() 124 val w = Bool() 125 val r = Bool() 126 127 def apply(item: PtwSectorResp) = { 128 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 129 this.pf := item.pf 130 this.af := item.af 131 this.d := ptePerm.d 132 this.a := ptePerm.a 133 this.g := ptePerm.g 134 this.u := ptePerm.u 135 this.x := ptePerm.x 136 this.w := ptePerm.w 137 this.r := ptePerm.r 138 139 this 140 } 141 override def toPrintable: Printable = { 142 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 143 } 144} 145 146// multi-read && single-write 147// input is data, output is hot-code(not one-hot) 148class CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 149 val io = IO(new Bundle { 150 val r = new Bundle { 151 val req = Input(Vec(readWidth, gen)) 152 val resp = Output(Vec(readWidth, Vec(set, Bool()))) 153 } 154 val w = Input(new Bundle { 155 val valid = Bool() 156 val bits = new Bundle { 157 val index = UInt(log2Up(set).W) 158 val data = gen 159 } 160 }) 161 }) 162 163 val wordType = UInt(gen.getWidth.W) 164 val array = Reg(Vec(set, wordType)) 165 166 io.r.resp.zipWithIndex.map{ case (a,i) => 167 a := array.map(io.r.req(i).asUInt === _) 168 } 169 170 when (io.w.valid) { 171 array(io.w.bits.index) := io.w.bits.data.asUInt 172 } 173} 174 175class TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 176 require(pageNormal || pageSuper) 177 178 val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 179 else UInt(vpnLen.W) 180 val asid = UInt(asidLen.W) 181 val level = if (!pageNormal) Some(UInt(1.W)) 182 else if (!pageSuper) None 183 else Some(UInt(2.W)) 184 val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 185 else UInt(ppnLen.W) 186 val perm = new TlbPermBundle 187 188 val g_perm = new TlbPermBundle 189 val vmid = UInt(vmidLen.W) 190 val s2xlate = UInt(2.W) 191 192 /** s2xlate usage: 193 * bits0 0: disable s2xlate 194 * 1: enable s2xlate 195 * bits1 0: stage 1 and stage 2 if bits0 is 1 196 * 1: Only stage 2 if bits0 is 1 197 * */ 198 199 /** level usage: 200 * !PageSuper: page is only normal, level is None, match all the tag 201 * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 202 * bits0 0: need mid 9bits 203 * 1: no need mid 9bits 204 * PageSuper && PageNormal: page hold all the three type, 205 * bits0 0: need low 9bits 206 * bits1 0: need mid 9bits 207 */ 208 209 210 def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool): Bool = { 211 val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 212 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 213 214 // NOTE: for timing, dont care low set index bits at hit check 215 // do not need store the low bits actually 216 if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets) && vmid_hit 217 else if (!pageNormal) { 218 val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2) 219 val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen) 220 val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 221 asid_hit && tag_match && vmid_hit 222 } 223 else { 224 val tmp_level = level.get 225 val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2) 226 val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen) 227 val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false 228 val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 229 asid_hit && tag_match && vmid_hit 230 } 231 } 232 233 def apply(item: PtwRespS2, pm: PMPConfig): TlbEntry = { 234 this.asid := item.s1.entry.asid 235 val inner_level = item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U) 236 this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 237 0.U -> 3.U, 238 1.U -> 1.U, 239 2.U -> 0.U )) 240 else if (pageSuper) ~inner_level(0) 241 else 0.U }) 242 val s1tag = {if (pageNormal) Cat(item.s1.entry.tag, OHToUInt(item.s1.pteidx)) else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 243 val s2tag = {if (pageNormal) item.s2.entry.tag else item.s2.entry.tag(vpnLen - 1, vpnnLen)} 244 this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 245 246 val s1ppn = { 247 if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) 248 else Cat(item.s1.entry.ppn, item.s1.ppn_low(OHToUInt(item.s1.pteidx))) 249 } 250 val s2ppn = { 251 if (!pageNormal) item.s2.entry.ppn(ppnLen - 1, vpnnLen) 252 else item.s2.entry.ppn 253 } 254 this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 255 this.perm.apply(item.s1) 256 this.vmid := item.s1.entry.vmid.getOrElse(0.U) 257 this.g_perm.applyS2(item.s2) 258 this.s2xlate := item.s2xlate 259 this 260 } 261 262 // 4KB is normal entry, 2MB/1GB is considered as super entry 263 def is_normalentry(): Bool = { 264 if (!pageSuper) { true.B } 265 else if (!pageNormal) { false.B } 266 else { level.get === 0.U } 267 } 268 269 270 def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 271 val inner_level = level.getOrElse(0.U) 272 val ppn_res = if (!pageSuper) ppn 273 else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen), 274 Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)), 275 vpn(vpnnLen-1, 0)) 276 else Cat(ppn(ppnLen-1, vpnnLen*2), 277 Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)), 278 Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0))) 279 280 if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid)) 281 else ppn_res 282 } 283 284 override def toPrintable: Printable = { 285 val inner_level = level.getOrElse(2.U) 286 p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 287 } 288 289} 290 291class TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 292 require(pageNormal || pageSuper) 293 294 val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 295 else UInt(sectorvpnLen.W) 296 val asid = UInt(asidLen.W) 297 val level = if (!pageNormal) Some(UInt(1.W)) 298 else if (!pageSuper) None 299 else Some(UInt(2.W)) 300 val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 301 else UInt(sectorppnLen.W) //only used when disable s2xlate 302 val perm = new TlbSectorPermBundle 303 val valididx = Vec(tlbcontiguous, Bool()) 304 val pteidx = Vec(tlbcontiguous, Bool()) 305 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 306 307 val g_perm = new TlbPermBundle 308 val vmid = UInt(vmidLen.W) 309 val s2xlate = UInt(2.W) 310 311 /** s2xlate usage: 312 * bits0 0: disable s2xlate 313 * 1: enable s2xlate 314 * bits1 0: stage 1 and stage 2 if bits0 is 1 315 * 1: Only stage 2 if bits0 is 1 316 * */ 317 318 /** level usage: 319 * !PageSuper: page is only normal, level is None, match all the tag 320 * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 321 * bits0 0: need mid 9bits 322 * 1: no need mid 9bits 323 * PageSuper && PageNormal: page hold all the three type, 324 * bits0 0: need low 9bits 325 * bits1 0: need mid 9bits 326 */ 327 328 def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = { 329 val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 330 val addr_low_hit = valididx(vpn(2, 0)) 331 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 332 val isPageSuper = !(level.getOrElse(0.U) === 0.U) 333 val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B) 334 // NOTE: for timing, dont care low set index bits at hit check 335 // do not need store the low bits actually 336 if (!pageSuper) asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) && addr_low_hit && vmid_hit && pteidx_hit 337 else if (!pageNormal) { 338 val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 339 val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 340 val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 341 asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 342 } 343 else { 344 val tmp_level = level.get 345 val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 346 val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 347 val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 348 val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 349 asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 350 } 351 } 352 353 def wbhit(data: PtwRespS2, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = { 354 val s1vpn = data.s1.entry.tag 355 val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth) 356 val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn) 357 val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W)) 358 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 359 val vpn_hit = Wire(Bool()) 360 val index_hit = Wire(Vec(tlbcontiguous, Bool())) 361 val wb_valididx = Wire(Vec(tlbcontiguous, Bool())) 362 val hasS2xlate = this.s2xlate =/= noS2xlate 363 val onlyS1 = this.s2xlate === onlyStage1 364 val onlyS2 = this.s2xlate === onlyStage2 365 val pteidx_hit = MuxCase(true.B, Seq( 366 onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt), 367 hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt) 368 )) 369 //for onlystage2 entry, every valididx is true 370 wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx) 371 val s2xlate_hit = s2xlate === this.s2xlate 372 // NOTE: for timing, dont care low set index bits at hit check 373 // do not need store the low bits actually 374 if (!pageSuper) { 375 vpn_hit := asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) 376 } 377 else if (!pageNormal) { 378 val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 379 val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 380 val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 381 vpn_hit := asid_hit && tag_match 382 } 383 else { 384 val tmp_level = level.get 385 val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 386 val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 387 val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 388 val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 389 vpn_hit := asid_hit && tag_match 390 } 391 392 for (i <- 0 until tlbcontiguous) { 393 index_hit(i) := wb_valididx(i) && valididx(i) 394 } 395 396 // For example, tlb req to page cache with vpn 0x10 397 // At this time, 0x13 has not been paged, so page cache only resp 0x10 398 // When 0x13 refill to page cache, previous item will be flushed 399 // Now 0x10 and 0x13 are both valid in page cache 400 // However, when 0x13 refill to tlb, will trigger multi hit 401 // So will only trigger multi-hit when PopCount(data.valididx) = 1 402 vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit 403 } 404 405 def apply(item: PtwRespS2): TlbSectorEntry = { 406 this.asid := item.s1.entry.asid 407 val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq( 408 onlyStage1 -> item.s1.entry.level.getOrElse(0.U), 409 onlyStage2 -> item.s2.entry.level.getOrElse(0.U), 410 allStage -> (item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U)), 411 noS2xlate -> item.s1.entry.level.getOrElse(0.U) 412 )) 413 this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 414 0.U -> 3.U, 415 1.U -> 1.U, 416 2.U -> 0.U )) 417 else if (pageSuper) ~inner_level(0) 418 else 0.U }) 419 this.perm.apply(item.s1) 420 421 val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 2.U 422 this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), item.s1.pteidx) 423 val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 424 this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx) 425 426 val s1tag = {if (pageNormal) item.s1.entry.tag else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 427 val s2tag = {if (pageNormal) item.s2.entry.tag(vpnLen - 1, sectortlbwidth) else item.s2.entry.tag(vpnLen - 1, vpnnLen)} 428 this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 429 430 val s1ppn = { 431 if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) else item.s1.entry.ppn 432 } 433 val s1ppn_low = item.s1.ppn_low 434 val s2ppn = { 435 if (!pageNormal) 436 MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, vpnnLen))(Seq( 437 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen)), 438 )) 439 else 440 MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq( 441 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 442 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 443 )) 444 } 445 val s2ppn_tmp = { 446 MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq( 447 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)), 448 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0)) 449 )) 450 } 451 val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0))) 452 this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 453 this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 454 this.vmid := item.s1.entry.vmid.getOrElse(0.U) 455 this.g_perm.applyS2(item.s2) 456 this.s2xlate := item.s2xlate 457 this 458 } 459 460 // 4KB is normal entry, 2MB/1GB is considered as super entry 461 def is_normalentry(): Bool = { 462 if (!pageSuper) { true.B } 463 else if (!pageNormal) { false.B } 464 else { level.get === 0.U } 465 } 466 467 468 def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 469 val inner_level = level.getOrElse(0.U) 470 val ppn_res = if (!pageSuper) Cat(ppn, ppn_low(vpn(sectortlbwidth - 1, 0))) 471 else if (!pageNormal) Cat(ppn(ppnLen - vpnnLen - 1, vpnnLen), 472 Mux(inner_level(0), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen - 1,0)), 473 vpn(vpnnLen - 1, 0)) 474 else Cat(ppn(sectorppnLen - 1, vpnnLen * 2 - sectortlbwidth), 475 Mux(inner_level(1), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 476 Mux(inner_level(0), vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))) 477 478 if (saveLevel) { 479 if (ppn.getWidth == ppnLen - vpnnLen) { 480 Cat(ppn(ppn.getWidth - 1, vpnnLen * 2), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 481 } else { 482 require(ppn.getWidth == sectorppnLen) 483 Cat(ppn(ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 484 } 485 } 486 else ppn_res 487 } 488 489 def hasS2xlate(): Bool = { 490 this.s2xlate =/= noS2xlate 491 } 492 493 override def toPrintable: Printable = { 494 val inner_level = level.getOrElse(2.U) 495 p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 496 } 497 498} 499 500object TlbCmd { 501 def read = "b00".U 502 def write = "b01".U 503 def exec = "b10".U 504 505 def atom_read = "b100".U // lr 506 def atom_write = "b101".U // sc / amo 507 508 def apply() = UInt(3.W) 509 def isRead(a: UInt) = a(1,0)===read 510 def isWrite(a: UInt) = a(1,0)===write 511 def isExec(a: UInt) = a(1,0)===exec 512 513 def isAtom(a: UInt) = a(2) 514 def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 515} 516 517class TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 518 val r = new Bundle { 519 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 520 val vpn = Output(UInt(vpnLen.W)) 521 val s2xlate = Output(UInt(2.W)) // 0 bit: has s2xlate, 1 bit: Only valid when 0 bit is 1. If 0, all stage; if 1, only stage 2 522 }))) 523 val resp = Vec(ports, ValidIO(new Bundle{ 524 val hit = Output(Bool()) 525 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 526 val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 527 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 528 val s2xlate = Vec(nDups, Output(UInt(2.W))) 529 })) 530 } 531 val w = Flipped(ValidIO(new Bundle { 532 val wayIdx = Output(UInt(log2Up(nWays).W)) 533 val data = Output(new PtwRespS2) 534 })) 535 val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 536 537 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 538 this.r.req(i).valid := valid 539 this.r.req(i).bits.vpn := vpn 540 this.r.req(i).bits.s2xlate := s2xlate 541 542 } 543 544 def r_resp_apply(i: Int) = { 545 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm) 546 } 547 548 def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 549 this.w.valid := valid 550 this.w.bits.wayIdx := wayIdx 551 this.w.bits.data := data 552 } 553 554} 555 556class TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 557 val r = new Bundle { 558 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 559 val vpn = Output(UInt(vpnLen.W)) 560 val s2xlate = Output(UInt(2.W)) 561 }))) 562 val resp = Vec(ports, ValidIO(new Bundle{ 563 val hit = Output(Bool()) 564 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 565 val perm = Vec(nDups, Output(new TlbPermBundle())) 566 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 567 val s2xlate = Vec(nDups, Output(UInt(2.W))) 568 })) 569 } 570 val w = Flipped(ValidIO(new Bundle { 571 val data = Output(new PtwRespS2) 572 })) 573 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 574 575 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 576 this.r.req(i).valid := valid 577 this.r.req(i).bits.vpn := vpn 578 this.r.req(i).bits.s2xlate := s2xlate 579 } 580 581 def r_resp_apply(i: Int) = { 582 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate) 583 } 584 585 def w_apply(valid: Bool, data: PtwRespS2): Unit = { 586 this.w.valid := valid 587 this.w.bits.data := data 588 } 589} 590 591class ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 592 val sets = Output(UInt(log2Up(nSets).W)) 593 val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 594} 595 596class ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 597 val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 598 599 val refillIdx = Output(UInt(log2Up(nWays).W)) 600 val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 601 602 def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 603 for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 604 ac_rep := ac_tlb 605 } 606 this.chosen_set := get_set_idx(vpn, nSets) 607 in.map(a => a.refillIdx := this.refillIdx) 608 } 609} 610 611class TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 612 TlbBundle { 613 val page = new ReplaceIO(Width, q.NSets, q.NWays) 614 615 def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 616 this.page.apply_sep(in.map(_.page), vpn) 617 } 618 619} 620 621class MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 622 val is_ld = Bool() 623 val is_st = Bool() 624 val idx = 625 if (VirtualLoadQueueSize >= StoreQueueSize) { 626 val idx = UInt(log2Ceil(VirtualLoadQueueSize).W) 627 idx 628 } else { 629 val idx = UInt(log2Ceil(StoreQueueSize).W) 630 idx 631 } 632} 633 634class TlbReq(implicit p: Parameters) extends TlbBundle { 635 val vaddr = Output(UInt(VAddrBits.W)) 636 val cmd = Output(TlbCmd()) 637 val hyperinst = Output(Bool()) 638 val hlvx = Output(Bool()) 639 val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W)) 640 val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 641 val memidx = Output(new MemBlockidxBundle) 642 // do not translate, but still do pmp/pma check 643 val no_translate = Output(Bool()) 644 val debug = new Bundle { 645 val pc = Output(UInt(XLEN.W)) 646 val robIdx = Output(new RobPtr) 647 val isFirstIssue = Output(Bool()) 648 } 649 650 // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 651 override def toPrintable: Printable = { 652 p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 653 } 654} 655 656class TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 657 val ld = Output(Bool()) 658 val st = Output(Bool()) 659 val instr = Output(Bool()) 660} 661 662class TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 663 val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 664 val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W))) 665 val miss = Output(Bool()) 666 val excp = Vec(nDups, new Bundle { 667 val gpf = new TlbExceptionBundle() 668 val pf = new TlbExceptionBundle() 669 val af = new TlbExceptionBundle() 670 }) 671 val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 672 val memidx = Output(new MemBlockidxBundle) 673 674 val debug = new Bundle { 675 val robIdx = Output(new RobPtr) 676 val isFirstIssue = Output(Bool()) 677 } 678 override def toPrintable: Printable = { 679 p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 680 } 681} 682 683class TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 684 val req = DecoupledIO(new TlbReq) 685 val req_kill = Output(Bool()) 686 val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 687} 688 689class TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 690 val req = Vec(Width, DecoupledIO(new PtwReq)) 691 val resp = Flipped(DecoupledIO(new PtwRespS2)) 692 693 694 override def toPrintable: Printable = { 695 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 696 } 697} 698 699class TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 700 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 701 val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 702 703 704 override def toPrintable: Printable = { 705 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 706 } 707} 708 709class TlbHintReq(implicit p: Parameters) extends TlbBundle { 710 val id = Output(UInt(log2Up(loadfiltersize).W)) 711 val full = Output(Bool()) 712} 713 714class TLBHintResp(implicit p: Parameters) extends TlbBundle { 715 val id = Output(UInt(log2Up(loadfiltersize).W)) 716 // When there are multiple matching entries for PTW resp in filter 717 // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 718 // these two vaddrs are not in a same 4K Page, so will send to ptw twice 719 // However, when ptw resp, if they are in a 1G or 2M huge page 720 // The two entries will both hit, and both need to replay 721 val replay_all = Output(Bool()) 722} 723 724class TlbHintIO(implicit p: Parameters) extends TlbBundle { 725 val req = Vec(backendParams.LdExuCnt, new TlbHintReq) 726 val resp = ValidIO(new TLBHintResp) 727} 728 729class MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 730 val sfence = Input(new SfenceBundle) 731 val csr = Input(new TlbCsrBundle) 732 733 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 734 this.sfence <> sfence 735 this.csr <> csr 736 } 737 738 // overwrite satp. write satp will cause flushpipe but csr.priv won't 739 // satp will be dealyed several cycles from writing, but csr.priv won't 740 // so inside mmu, these two signals should be divided 741 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 742 this.sfence <> sfence 743 this.csr <> csr 744 this.csr.satp := satp 745 } 746} 747 748class TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 749 val valid = Bool() 750 val memidx = new MemBlockidxBundle 751} 752 753class TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 754 MMUIOBaseBundle { 755 val hartId = Input(UInt(hartIdLen.W)) 756 val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 757 val flushPipe = Vec(Width, Input(Bool())) 758 val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb 759 val ptw = new TlbPtwIOwithMemIdx(Width) 760 val refill_to_mem = Output(new TlbRefilltoMemIO()) 761 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 762 val pmp = Vec(Width, ValidIO(new PMPReqBundle())) 763 val tlbreplay = Vec(Width, Output(Bool())) 764} 765 766class VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 767 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 768 val resp = Flipped(DecoupledIO(new Bundle { 769 val data = new PtwRespS2withMemIdx 770 val vector = Output(Vec(Width, Bool())) 771 val getGpa = Output(Vec(Width, Bool())) 772 })) 773 774 def connect(normal: TlbPtwIOwithMemIdx): Unit = { 775 req <> normal.req 776 resp.ready := normal.resp.ready 777 normal.resp.bits := resp.bits.data 778 normal.resp.valid := resp.valid 779 } 780} 781 782/**************************** L2TLB *************************************/ 783abstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 784abstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 785 with HasXSParameter with HasPtwConst 786 787class PteBundle(implicit p: Parameters) extends PtwBundle{ 788 val reserved = UInt(pteResLen.W) 789 val ppn_high = UInt(ppnHignLen.W) 790 val ppn = UInt(ppnLen.W) 791 val rsw = UInt(2.W) 792 val perm = new Bundle { 793 val d = Bool() 794 val a = Bool() 795 val g = Bool() 796 val u = Bool() 797 val x = Bool() 798 val w = Bool() 799 val r = Bool() 800 val v = Bool() 801 } 802 803 def unaligned(level: UInt) = { 804 isLeaf() && !(level === 2.U || 805 level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 806 level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U) 807 } 808 809 def isPf(level: UInt) = { 810 !perm.v || (!perm.r && perm.w) || unaligned(level) 811 } 812 813 // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits 814 // access fault will be raised when ppn >> ppnLen is not zero 815 def isAf() = { 816 !(ppn_high === 0.U) 817 } 818 819 def isLeaf() = { 820 perm.r || perm.x || perm.w 821 } 822 823 def getPerm() = { 824 val pm = Wire(new PtePermBundle) 825 pm.d := perm.d 826 pm.a := perm.a 827 pm.g := perm.g 828 pm.u := perm.u 829 pm.x := perm.x 830 pm.w := perm.w 831 pm.r := perm.r 832 pm 833 } 834 835 override def toPrintable: Printable = { 836 p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 837 } 838} 839 840class PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 841 val tag = UInt(tagLen.W) 842 val asid = UInt(asidLen.W) 843 val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 844 val ppn = UInt(ppnLen.W) 845 val perm = if (hasPerm) Some(new PtePermBundle) else None 846 val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None 847 val prefetch = Bool() 848 val v = Bool() 849 850 def is_normalentry(): Bool = { 851 if (!hasLevel) true.B 852 else level.get === 2.U 853 } 854 855 def genPPN(vpn: UInt): UInt = { 856 if (!hasLevel) ppn 857 else MuxLookup(level.get, 0.U)(Seq( 858 0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 859 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 860 2.U -> ppn) 861 ) 862 } 863 864 //s2xlate control whether compare vmid or not 865 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 866 require(vpn.getWidth == vpnLen) 867// require(this.asid.getWidth <= asid.getWidth) 868 val asid_value = Mux(s2xlate, vasid, asid) 869 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 870 val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 871 if (allType) { 872 require(hasLevel) 873 val hit0 = tag(tagLen - 1, vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2) 874 val hit1 = tag(vpnnLen*2 - 1, vpnnLen) === vpn(vpnnLen*2 - 1, vpnnLen) 875 val hit2 = tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 876 877 asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 878 } else if (hasLevel) { 879 val hit0 = tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 880 val hit1 = tag(tagLen - vpnnLen - extendVpnnBits - 1, tagLen - vpnnLen * 2 - extendVpnnBits) === vpn(vpnLen - vpnnLen - extendVpnnBits - 1, vpnLen - vpnnLen * 2 - extendVpnnBits) 881 882 asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) 883 } else { 884 asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 885 } 886 } 887 888 def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) { 889 require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 890 891 tag := vpn(vpnLen - 1, vpnLen - tagLen) 892 ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 893 perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 894 this.asid := asid 895 this.vmid.map(_ := vmid) 896 this.prefetch := prefetch 897 this.v := valid 898 this.level.map(_ := level) 899 } 900 901 def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 902 val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 903 e.refill(vpn, asid, pte, level, prefetch, valid) 904 e 905 } 906 907 908 909 override def toPrintable: Printable = { 910 // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 911 p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 912 (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 913 (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 914 p"prefetch:${prefetch}" 915 } 916} 917 918class PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) { 919 override val ppn = UInt(sectorppnLen.W) 920} 921 922class PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) { 923 val ppn_low = UInt(sectortlbwidth.W) 924 val af = Bool() 925 val pf = Bool() 926} 927 928class HptwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwMergeEntry(tagLen, hasPerm, hasLevel) 929 930class PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 931 require(log2Up(num)==log2Down(num)) 932 // NOTE: hasPerm means that is leaf or not. 933 934 val tag = UInt(tagLen.W) 935 val asid = UInt(asidLen.W) 936 val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 937 val ppns = if (HasHExtension) Vec(num, UInt((vpnLen.max(ppnLen)).W)) else Vec(num, UInt(ppnLen.W)) 938 val vs = Vec(num, Bool()) 939 val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 940 val prefetch = Bool() 941 // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 942 // NOTE: vs is used for different usage: 943 // for l3, which store the leaf(leaves), vs is page fault or not. 944 // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 945 // Because, l2 should not store leaf(no perm), it doesn't store perm. 946 // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 947 // TODO: divide vs into validVec and pfVec 948 // for l2: may valid but pf, so no need for page walk, return random pte with pf. 949 950 def tagClip(vpn: UInt) = { 951 require(vpn.getWidth == vpnLen) 952 vpn(vpnLen - 1, vpnLen - tagLen) 953 } 954 955 def sectorIdxClip(vpn: UInt, level: Int) = { 956 getVpnClip(vpn, level)(log2Up(num) - 1, 0) 957 } 958 959 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 960 val asid_value = Mux(s2xlate, vasid, asid) 961 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 962 val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 963 asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level))) 964 } 965 966 def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 967 require((data.getWidth / XLEN) == num, 968 s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 969 970 val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm)) 971 ps.tag := tagClip(vpn) 972 ps.asid := asid 973 ps.vmid.map(_ := vmid) 974 ps.prefetch := prefetch 975 for (i <- 0 until num) { 976 val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 977 ps.ppns(i) := pte.ppn 978 ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 979 ps.perms.map(_(i) := pte.perm) 980 } 981 ps 982 } 983 984 override def toPrintable: Printable = { 985 // require(num == 4, "if num is not 4, please comment this toPrintable") 986 // NOTE: if num is not 4, please comment this toPrintable 987 val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 988 p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 989 (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 990 } 991} 992 993class PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 994 val entries = new PtwEntries(num, tagLen, level, hasPerm) 995 996 val ecc_block = XLEN 997 val ecc_info = get_ecc_info() 998 val ecc = UInt(ecc_info._1.W) 999 1000 def get_ecc_info(): (Int, Int, Int, Int) = { 1001 val eccBits_per = eccCode.width(ecc_block) - ecc_block 1002 1003 val data_length = entries.getWidth 1004 val data_align_num = data_length / ecc_block 1005 val data_not_align = (data_length % ecc_block) != 0 // ugly code 1006 val data_unalign_length = data_length - data_align_num * ecc_block 1007 val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 1008 1009 val eccBits = eccBits_per * data_align_num + eccBits_unalign 1010 (eccBits, eccBits_per, data_align_num, data_unalign_length) 1011 } 1012 1013 def encode() = { 1014 val data = entries.asUInt 1015 val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 1016 for (i <- 0 until ecc_info._3) { 1017 ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 1018 } 1019 if (ecc_info._4 != 0) { 1020 val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 1021 ecc := Cat(ecc_unaligned, ecc_slices.asUInt) 1022 } else { ecc := ecc_slices.asUInt } 1023 } 1024 1025 def decode(): Bool = { 1026 val data = entries.asUInt 1027 val res = Wire(Vec(ecc_info._3 + 1, Bool())) 1028 for (i <- 0 until ecc_info._3) { 1029 res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 1030 } 1031 if (ecc_info._2 != 0 && ecc_info._4 != 0) { 1032 res(ecc_info._3) := eccCode.decode( 1033 Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 1034 } else { res(ecc_info._3) := false.B } 1035 1036 Cat(res).orR 1037 } 1038 1039 def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 1040 this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch) 1041 this.encode() 1042 } 1043} 1044 1045class PtwReq(implicit p: Parameters) extends PtwBundle { 1046 val vpn = UInt(vpnLen.W) //vpn or gvpn 1047 val s2xlate = UInt(2.W) 1048 def hasS2xlate(): Bool = { 1049 this.s2xlate =/= noS2xlate 1050 } 1051 def isOnlyStage2(): Bool = { 1052 this.s2xlate === onlyStage2 1053 } 1054 override def toPrintable: Printable = { 1055 p"vpn:0x${Hexadecimal(vpn)}" 1056 } 1057} 1058 1059class PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 1060 val memidx = new MemBlockidxBundle 1061 val getGpa = Bool() // this req is to get gpa when having guest page fault 1062} 1063 1064class PtwResp(implicit p: Parameters) extends PtwBundle { 1065 val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1066 val pf = Bool() 1067 val af = Bool() 1068 1069 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 1070 this.entry.level.map(_ := level) 1071 this.entry.tag := vpn 1072 this.entry.perm.map(_ := pte.getPerm()) 1073 this.entry.ppn := pte.ppn 1074 this.entry.prefetch := DontCare 1075 this.entry.asid := asid 1076 this.entry.v := !pf 1077 this.pf := pf 1078 this.af := af 1079 } 1080 1081 override def toPrintable: Printable = { 1082 p"entry:${entry} pf:${pf} af:${af}" 1083 } 1084} 1085 1086class HptwResp(implicit p: Parameters) extends PtwBundle { 1087 val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1088 val gpf = Bool() 1089 val gaf = Bool() 1090 1091 def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 1092 this.entry.level.map(_ := level) 1093 this.entry.tag := vpn 1094 this.entry.perm.map(_ := pte.getPerm()) 1095 this.entry.ppn := pte.ppn 1096 this.entry.prefetch := DontCare 1097 this.entry.asid := DontCare 1098 this.entry.vmid.map(_ := vmid) 1099 this.entry.v := !gpf 1100 this.gpf := gpf 1101 this.gaf := gaf 1102 } 1103 1104 // def genPPNS2(): UInt = { 1105 // MuxLookup(entry.level.get, 0.U, Seq( 1106 // 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), entry.tag(vpnnLen * 2 - 1, 0)), 1107 // 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), entry.tag(vpnnLen - 1, 0)), 1108 // 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1109 // )) 1110 // } 1111 1112 def genPPNS2(vpn: UInt): UInt = { 1113 MuxLookup(entry.level.get, 0.U)(Seq( 1114 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 1115 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)), 1116 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1117 )) 1118 } 1119 1120 def hit(gvpn: UInt, vmid: UInt): Bool = { 1121 val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 1122 val hit0 = entry.tag(vpnLen - 1, vpnnLen * 2) === gvpn(vpnLen - 1, vpnnLen * 2) 1123 val hit1 = entry.tag(vpnnLen * 2 - 1, vpnnLen) === gvpn(vpnnLen * 2 - 1, vpnnLen) 1124 val hit2 = entry.tag(vpnnLen - 1, 0) === gvpn(vpnnLen - 1, 0) 1125 vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 1126 } 1127} 1128 1129class PtwResptomerge (implicit p: Parameters) extends PtwBundle { 1130 val entry = UInt(blockBits.W) 1131 val vpn = UInt(vpnLen.W) 1132 val level = UInt(log2Up(Level).W) 1133 val pf = Bool() 1134 val af = Bool() 1135 val asid = UInt(asidLen.W) 1136 1137 def apply(pf: Bool, af: Bool, level: UInt, pte: UInt, vpn: UInt, asid: UInt) = { 1138 this.entry := pte 1139 this.pf := pf 1140 this.af := af 1141 this.level := level 1142 this.vpn := vpn 1143 this.asid := asid 1144 } 1145 1146 override def toPrintable: Printable = { 1147 p"entry:${entry} pf:${pf} af:${af}" 1148 } 1149} 1150 1151class PtwRespwithMemIdx(implicit p: Parameters) extends PtwResp { 1152 val memidx = new MemBlockidxBundle 1153} 1154 1155class PtwSectorRespwithMemIdx(implicit p: Parameters) extends PtwSectorResp { 1156 val memidx = new MemBlockidxBundle 1157} 1158 1159class PtwSectorResp(implicit p: Parameters) extends PtwBundle { 1160 val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true) 1161 val addr_low = UInt(sectortlbwidth.W) 1162 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 1163 val valididx = Vec(tlbcontiguous, Bool()) 1164 val pteidx = Vec(tlbcontiguous, Bool()) 1165 val pf = Bool() 1166 val af = Bool() 1167 1168 1169 def genPPN(vpn: UInt): UInt = { 1170 MuxLookup(entry.level.get, 0.U)(Seq( 1171 0.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen*2-1, 0)), 1172 1.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen - sectortlbwidth), vpn(vpnnLen-1, 0)), 1173 2.U -> Cat(entry.ppn(entry.ppn.getWidth-1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))) 1174 ) 1175 } 1176 1177 def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 1178 require(vpn.getWidth == vpnLen) 1179 // require(this.asid.getWidth <= asid.getWidth) 1180 val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1181 val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 1182 if (allType) { 1183 val hit0 = entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 2) 1184 val hit1 = entry.tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 1185 val hit2 = entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 1186 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1187 1188 asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) && addr_low_hit 1189 } else { 1190 val hit0 = entry.tag(sectorvpnLen - 1, sectorvpnLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen) 1191 val hit1 = entry.tag(sectorvpnLen - vpnnLen - 1, sectorvpnLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2) 1192 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1193 1194 asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) && addr_low_hit 1195 } 1196 } 1197} 1198 1199class PtwMergeResp(implicit p: Parameters) extends PtwBundle { 1200 val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1201 val pteidx = Vec(tlbcontiguous, Bool()) 1202 val not_super = Bool() 1203 1204 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true) = { 1205 assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1206 1207 val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1208 ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 1209 ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 1210 ptw_resp.level.map(_ := level) 1211 ptw_resp.perm.map(_ := pte.getPerm()) 1212 ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1213 ptw_resp.pf := pf 1214 ptw_resp.af := af 1215 ptw_resp.v := !pf 1216 ptw_resp.prefetch := DontCare 1217 ptw_resp.asid := asid 1218 ptw_resp.vmid.map(_ := vmid) 1219 this.pteidx := UIntToOH(addr_low).asBools 1220 this.not_super := not_super.B 1221 1222 1223 for (i <- 0 until tlbcontiguous) { 1224 this.entry(i) := ptw_resp 1225 } 1226 } 1227 1228 def genPPN(): UInt = { 1229 val idx = OHToUInt(pteidx) 1230 val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0)) 1231 MuxLookup(entry(idx).level.get, 0.U)(Seq( 1232 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)), 1233 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)), 1234 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1235 ) 1236 } 1237} 1238 1239class HptwMergeResp(implicit p: Parameters) extends PtwBundle { 1240 val entry = Vec(tlbcontiguous, new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1241 val pteidx = Vec(tlbcontiguous, Bool()) 1242 val not_super = Bool() 1243 1244 def genPPN(): UInt = { 1245 val idx = OHToUInt(pteidx) 1246 MuxLookup(entry(idx).level.get, 0.U)(Seq( 1247 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), entry(idx).tag(vpnnLen * 2 - 1, 0)), 1248 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), entry(idx).tag(vpnnLen - 1, 0)), 1249 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1250 ) 1251 } 1252 1253 def isAf(): Bool = { 1254 val idx = OHToUInt(pteidx) 1255 entry(idx).af 1256 } 1257 1258 def isPf(): Bool = { 1259 val idx = OHToUInt(pteidx) 1260 entry(idx).pf 1261 } 1262 1263 def MergeRespToPte(): PteBundle = { 1264 val idx = OHToUInt(pteidx) 1265 val resp = Wire(new PteBundle()) 1266 resp.ppn := Cat(entry(idx).ppn, entry(idx).ppn_low) 1267 resp.perm := entry(idx).perm.getOrElse(0.U) 1268 resp 1269 } 1270 1271 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt, addr_low: UInt, not_super: Boolean = true) = { 1272 assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1273 1274 val ptw_resp = Wire(new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1275 ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 1276 ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 1277 ptw_resp.level.map(_ := level) 1278 ptw_resp.perm.map(_ := pte.getPerm()) 1279 ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1280 ptw_resp.pf := pf 1281 ptw_resp.af := af 1282 ptw_resp.v := !pf 1283 ptw_resp.prefetch := DontCare 1284 ptw_resp.vmid.map(_ := vmid) 1285 this.pteidx := UIntToOH(addr_low).asBools 1286 this.not_super := not_super.B 1287 1288 1289 for (i <- 0 until tlbcontiguous) { 1290 this.entry(i) := ptw_resp 1291 } 1292 } 1293} 1294 1295class PtwRespS2(implicit p: Parameters) extends PtwBundle { 1296 val s2xlate = UInt(2.W) 1297 val s1 = new PtwSectorResp() 1298 val s2 = new HptwResp() 1299 1300 def hasS2xlate(): Bool = { 1301 this.s2xlate =/= noS2xlate 1302 } 1303 1304 def isOnlyStage2(): Bool = { 1305 this.s2xlate === onlyStage2 1306 } 1307 1308 def getVpn: UInt = { 1309 val s1_tag = Cat(s1.entry.tag, s1.addr_low) 1310 val s2_tag = s2.entry.tag 1311 Mux(s2xlate === onlyStage2, s2_tag, s1_tag) 1312 } 1313 1314 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = { 1315 val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate(), vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate) 1316 val onlyS2_hit = s2.hit(vpn, vmid) 1317 // allstage and onlys1 hit 1318 val s1vpn = Cat(s1.entry.tag, s1.addr_low) 1319 val level = s1.entry.level.getOrElse(0.U) max s2.entry.level.getOrElse(0.U) 1320 val hit0 = vpn(vpnnLen * 3 - 1, vpnnLen * 2) === s1vpn(vpnnLen * 3 - 1, vpnnLen * 2) 1321 val hit1 = vpn(vpnnLen * 2 - 1, vpnnLen) === s1vpn(vpnnLen * 2 - 1, vpnnLen) 1322 val hit2 = vpn(vpnnLen - 1, 0) === s1vpn(vpnnLen - 1, 0) 1323 val vpn_hit = Mux(level === 2.U, hit2 && hit1 && hit0, Mux(level === 1.U, hit1 && hit0, hit0)) 1324 val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B) 1325 val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid) 1326 val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit 1327 Mux(this.s2xlate === noS2xlate, noS2_hit, 1328 Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit)) 1329 } 1330} 1331 1332class PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1333 val memidx = new MemBlockidxBundle() 1334 val getGpa = Bool() // this req is to get gpa when having guest page fault 1335} 1336 1337class L2TLBIO(implicit p: Parameters) extends PtwBundle { 1338 val hartId = Input(UInt(hartIdLen.W)) 1339 val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 1340 val sfence = Input(new SfenceBundle) 1341 val csr = new Bundle { 1342 val tlb = Input(new TlbCsrBundle) 1343 val distribute_csr = Flipped(new DistributedCSRIO) 1344 } 1345} 1346 1347class L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1348 val addr = UInt(PAddrBits.W) 1349 val id = UInt(bMemID.W) 1350 val hptw_bypassed = Bool() 1351} 1352 1353class L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 1354 val source = UInt(bSourceWidth.W) 1355} 1356 1357class L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle { 1358 val req_info = new L2TlbInnerBundle 1359 val isHptwReq = Bool() 1360 val isLLptw = Bool() 1361 val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 1362} 1363 1364object ValidHoldBypass{ 1365 def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1366 val valid = RegInit(false.B) 1367 when (infire) { valid := true.B } 1368 when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1369 when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1370 valid || infire 1371 } 1372} 1373 1374class L1TlbDB(implicit p: Parameters) extends TlbBundle { 1375 val vpn = UInt(vpnLen.W) 1376} 1377 1378class PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1379 val vpn = UInt(vpnLen.W) 1380 val source = UInt(bSourceWidth.W) 1381 val bypassed = Bool() 1382 val is_first = Bool() 1383 val prefetched = Bool() 1384 val prefetch = Bool() 1385 val l2Hit = Bool() 1386 val l1Hit = Bool() 1387 val hit = Bool() 1388} 1389 1390class PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1391 val vpn = UInt(vpnLen.W) 1392 val source = UInt(bSourceWidth.W) 1393} 1394 1395class L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 1396 val vpn = UInt(vpnLen.W) 1397} 1398 1399class L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 1400 val vpn = UInt(vpnLen.W) 1401} 1402