xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision 7543e8e36a73014e3a81c68f6e0408315c7d1930)
1/***************************************************************************************
2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4* Copyright (c) 2020-2021 Peng Cheng Laboratory
5*
6* XiangShan is licensed under Mulan PSL v2.
7* You can use this software according to the terms and conditions of the Mulan PSL v2.
8* You may obtain a copy of Mulan PSL v2 at:
9*          http://license.coscl.org.cn/MulanPSL2
10*
11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14*
15* See the Mulan PSL v2 for more details.
16***************************************************************************************/
17
18package xiangshan.cache.mmu
19
20import org.chipsalliance.cde.config.Parameters
21import chisel3._
22import chisel3.util._
23import xiangshan._
24import utils._
25import utility._
26import xiangshan.backend.rob.RobPtr
27import xiangshan.backend.fu.util.HasCSRConst
28import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
29import freechips.rocketchip.tilelink._
30import xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
31import xiangshan.backend.fu.PMPBundle
32
33
34abstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
35abstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
36
37
38class PtePermBundle(implicit p: Parameters) extends TlbBundle {
39  val d = Bool()
40  val a = Bool()
41  val g = Bool()
42  val u = Bool()
43  val x = Bool()
44  val w = Bool()
45  val r = Bool()
46
47  override def toPrintable: Printable = {
48    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
49    //(if(hasV) (p"v:${v}") else p"")
50  }
51}
52
53class TlbPMBundle(implicit p: Parameters) extends TlbBundle {
54  val r = Bool()
55  val w = Bool()
56  val x = Bool()
57  val c = Bool()
58  val atomic = Bool()
59
60  def assign_ap(pm: PMPConfig) = {
61    r := pm.r
62    w := pm.w
63    x := pm.x
64    c := pm.c
65    atomic := pm.atomic
66  }
67}
68
69class TlbPermBundle(implicit p: Parameters) extends TlbBundle {
70  val pf = Bool() // NOTE: if this is true, just raise pf
71  val af = Bool() // NOTE: if this is true, just raise af
72  val v = Bool() // if stage1 pte is fake_pte, v is false
73  // pagetable perm (software defined)
74  val d = Bool()
75  val a = Bool()
76  val g = Bool()
77  val u = Bool()
78  val x = Bool()
79  val w = Bool()
80  val r = Bool()
81
82  def apply(item: PtwSectorResp) = {
83    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
84    this.pf := item.pf
85    this.af := item.af
86    this.v := item.v
87    this.d := ptePerm.d
88    this.a := ptePerm.a
89    this.g := ptePerm.g
90    this.u := ptePerm.u
91    this.x := ptePerm.x
92    this.w := ptePerm.w
93    this.r := ptePerm.r
94
95    this
96  }
97
98  def applyS2(item: HptwResp) = {
99    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
100    this.pf := item.gpf
101    this.af := item.gaf
102    this.v := DontCare
103    this.d := ptePerm.d
104    this.a := ptePerm.a
105    this.g := ptePerm.g
106    this.u := ptePerm.u
107    this.x := ptePerm.x
108    this.w := ptePerm.w
109    this.r := ptePerm.r
110
111    this
112  }
113
114  override def toPrintable: Printable = {
115    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
116  }
117}
118
119class TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle {
120  val pf = Bool() // NOTE: if this is true, just raise pf
121  val af = Bool() // NOTE: if this is true, just raise af
122  val v = Bool() // if stage1 pte is fake_pte, v is false
123  // pagetable perm (software defined)
124  val d = Bool()
125  val a = Bool()
126  val g = Bool()
127  val u = Bool()
128  val x = Bool()
129  val w = Bool()
130  val r = Bool()
131
132  def apply(item: PtwSectorResp) = {
133    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
134    this.pf := item.pf
135    this.af := item.af
136    this.v := item.v
137    this.d := ptePerm.d
138    this.a := ptePerm.a
139    this.g := ptePerm.g
140    this.u := ptePerm.u
141    this.x := ptePerm.x
142    this.w := ptePerm.w
143    this.r := ptePerm.r
144
145    this
146  }
147  override def toPrintable: Printable = {
148    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
149  }
150}
151
152// multi-read && single-write
153// input is data, output is hot-code(not one-hot)
154class CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
155  val io = IO(new Bundle {
156    val r = new Bundle {
157      val req = Input(Vec(readWidth, gen))
158      val resp = Output(Vec(readWidth, Vec(set, Bool())))
159    }
160    val w = Input(new Bundle {
161      val valid = Bool()
162      val bits = new Bundle {
163        val index = UInt(log2Up(set).W)
164        val data = gen
165      }
166    })
167  })
168
169  val wordType = UInt(gen.getWidth.W)
170  val array = Reg(Vec(set, wordType))
171
172  io.r.resp.zipWithIndex.map{ case (a,i) =>
173    a := array.map(io.r.req(i).asUInt === _)
174  }
175
176  when (io.w.valid) {
177    array(io.w.bits.index) := io.w.bits.data.asUInt
178  }
179}
180
181class TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
182  require(pageNormal && pageSuper)
183
184  val tag = UInt(sectorvpnLen.W)
185  val asid = UInt(asidLen.W)
186  /* level, 11: 512GB size page(only for sv48)
187            10: 1GB size page
188            01: 2MB size page
189            00: 4KB size page
190     future sv57 extension should change level width
191  */
192  val level = Some(UInt(2.W))
193  val ppn = UInt(sectorppnLen.W)
194  val pbmt = UInt(ptePbmtLen.W)
195  val g_pbmt = UInt(ptePbmtLen.W)
196  val perm = new TlbSectorPermBundle
197  val valididx = Vec(tlbcontiguous, Bool())
198  val pteidx = Vec(tlbcontiguous, Bool())
199  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
200
201  val g_perm = new TlbPermBundle
202  val vmid = UInt(vmidLen.W)
203  val s2xlate = UInt(2.W)
204
205
206  /** level usage:
207   *  !PageSuper: page is only normal, level is None, match all the tag
208   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
209   *  bits0  0: need mid 9bits
210   *         1: no need mid 9bits
211   *  PageSuper && PageNormal: page hold all the three type,
212   *  bits0  0: need low 9bits
213   *  bits1  0: need mid 9bits
214   */
215
216  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = {
217    val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid))
218    val addr_low_hit = valididx(vpn(2, 0))
219    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
220    val isPageSuper = !(level.getOrElse(0.U) === 0.U)
221    val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B)
222
223    val tmp_level = level.get
224    val tag_matchs = Wire(Vec(Level + 1, Bool()))
225    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
226    for (i <- 1 until Level) {
227      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
228    }
229    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
230    val level_matchs = Wire(Vec(Level + 1, Bool()))
231    for (i <- 0 until Level) {
232      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
233    }
234    level_matchs(Level) := tag_matchs(Level)
235
236    asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit
237  }
238
239  def wbhit(data: PtwRespS2, asid: UInt, vmid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = {
240    val s1vpn = data.s1.entry.tag
241    val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth)
242    val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn)
243    val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W))
244    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
245    val vpn_hit = Wire(Bool())
246    val index_hit = Wire(Vec(tlbcontiguous, Bool()))
247    val wb_valididx = Wire(Vec(tlbcontiguous, Bool()))
248    val hasS2xlate = this.s2xlate =/= noS2xlate
249    val onlyS1 = this.s2xlate === onlyStage1
250    val onlyS2 = this.s2xlate === onlyStage2
251    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
252    val pteidx_hit = MuxCase(true.B, Seq(
253      onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt),
254      hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt)
255    ))
256    wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx)
257    val s2xlate_hit = s2xlate === this.s2xlate
258
259    val tmp_level = level.get
260    val tag_matchs = Wire(Vec(Level + 1, Bool()))
261    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
262    for (i <- 1 until Level) {
263      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
264    }
265    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
266    val level_matchs = Wire(Vec(Level + 1, Bool()))
267    for (i <- 0 until Level) {
268      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
269    }
270    level_matchs(Level) := tag_matchs(Level)
271    vpn_hit := asid_hit && vmid_hit && level_matchs.asUInt.andR
272
273    for (i <- 0 until tlbcontiguous) {
274      index_hit(i) := wb_valididx(i) && valididx(i)
275    }
276
277    // For example, tlb req to page cache with vpn 0x10
278    // At this time, 0x13 has not been paged, so page cache only resp 0x10
279    // When 0x13 refill to page cache, previous item will be flushed
280    // Now 0x10 and 0x13 are both valid in page cache
281    // However, when 0x13 refill to tlb, will trigger multi hit
282    // So will only trigger multi-hit when PopCount(data.valididx) = 1
283    vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit
284  }
285
286  def apply(item: PtwRespS2): TlbSectorEntry = {
287    this.asid := item.s1.entry.asid
288    val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq(
289      onlyStage1 -> item.s1.entry.level.getOrElse(0.U),
290      onlyStage2 -> item.s2.entry.level.getOrElse(0.U),
291      allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)),
292      noS2xlate -> item.s1.entry.level.getOrElse(0.U)
293    ))
294    this.level.map(_ := inner_level)
295    this.perm.apply(item.s1)
296    this.pbmt := item.s1.entry.pbmt
297
298    val s1tag = item.s1.entry.tag
299    val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth)
300    // if stage1 page is larger than stage2 page, need to merge s1tag and s2tag.
301    val s1tagFix = MuxCase(s1tag, Seq(
302      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
303      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
304      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
305      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
306      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
307      (item.s1.entry.level.getOrElse(0.U) === 1.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
308    ))
309    this.tag := Mux(item.s2xlate === onlyStage2, s2tag, Mux(item.s2xlate === allStage, s1tagFix, s1tag))
310    val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U
311    this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools),  item.s1.pteidx)
312    val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools))
313    this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx)
314    // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn.
315    val s1ppn = item.s1.entry.ppn
316    val s1ppn_low = item.s1.ppn_low
317    val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq(
318      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
319      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
320      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
321    ))
322    val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq(
323      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)),
324      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)),
325      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0))
326    ))
327    val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0)))
328    this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn)
329    this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low)
330    this.vmid := item.s1.entry.vmid.getOrElse(0.U)
331    this.g_pbmt := item.s2.entry.pbmt
332    this.g_perm.applyS2(item.s2)
333    this.s2xlate := item.s2xlate
334    this
335  }
336
337  // 4KB is normal entry, 2MB/1GB is considered as super entry
338  def is_normalentry(): Bool = {
339    if (!pageSuper) { true.B }
340    else if (!pageNormal) { false.B }
341    else { level.get === 0.U }
342  }
343
344
345  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
346    val inner_level = level.getOrElse(0.U)
347    val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth),
348      Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)),
349      Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)),
350      Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))))
351
352    if (saveLevel)
353      RegEnable(ppn_res, valid)
354    else
355      ppn_res
356  }
357
358  def hasS2xlate(): Bool = {
359    this.s2xlate =/= noS2xlate
360  }
361
362  override def toPrintable: Printable = {
363    val inner_level = level.getOrElse(2.U)
364    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
365  }
366
367}
368
369object TlbCmd {
370  def read  = "b00".U
371  def write = "b01".U
372  def exec  = "b10".U
373
374  def atom_read  = "b100".U // lr
375  def atom_write = "b101".U // sc / amo
376
377  def apply() = UInt(3.W)
378  def isRead(a: UInt) = a(1,0)===read
379  def isWrite(a: UInt) = a(1,0)===write
380  def isExec(a: UInt) = a(1,0)===exec
381
382  def isAtom(a: UInt) = a(2)
383  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
384}
385
386// Svpbmt extension
387object Pbmt {
388  def pma:  UInt = "b00".U  // None
389  def nc:   UInt = "b01".U  // Non-cacheable, idempotent, weakly-ordered (RVWMO), main memory
390  def io:   UInt = "b10".U  // Non-cacheable, non-idempotent, strongly-ordered (I/O ordering), I/O
391  def rsvd: UInt = "b11".U  // Reserved for future standard use
392  def width: Int = 2
393
394  def apply() = UInt(2.W)
395  def isUncache(a: UInt) = a===nc || a===io
396}
397
398class TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
399  val r = new Bundle {
400    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
401      val vpn = Output(UInt(vpnLen.W))
402      val s2xlate = Output(UInt(2.W))
403    })))
404    val resp = Vec(ports, ValidIO(new Bundle{
405      val hit = Output(Bool())
406      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
407      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
408      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
409      val perm = Vec(nDups, Output(new TlbSectorPermBundle()))
410      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
411      val s2xlate = Vec(nDups, Output(UInt(2.W)))
412    }))
413  }
414  val w = Flipped(ValidIO(new Bundle {
415    val wayIdx = Output(UInt(log2Up(nWays).W))
416    val data = Output(new PtwRespS2)
417  }))
418  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
419
420  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = {
421    this.r.req(i).valid := valid
422    this.r.req(i).bits.vpn := vpn
423    this.r.req(i).bits.s2xlate := s2xlate
424
425  }
426
427  def r_resp_apply(i: Int) = {
428    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
429  }
430
431  def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = {
432    this.w.valid := valid
433    this.w.bits.wayIdx := wayIdx
434    this.w.bits.data := data
435  }
436
437}
438
439class TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
440  val r = new Bundle {
441    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
442      val vpn = Output(UInt(vpnLen.W))
443      val s2xlate = Output(UInt(2.W))
444    })))
445    val resp = Vec(ports, ValidIO(new Bundle{
446      val hit = Output(Bool())
447      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
448      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
449      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
450      val perm = Vec(nDups, Output(new TlbPermBundle()))
451      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
452      val s2xlate = Vec(nDups, Output(UInt(2.W)))
453    }))
454  }
455  val w = Flipped(ValidIO(new Bundle {
456    val data = Output(new PtwRespS2)
457  }))
458  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null
459
460  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = {
461    this.r.req(i).valid := valid
462    this.r.req(i).bits.vpn := vpn
463    this.r.req(i).bits.s2xlate := s2xlate
464  }
465
466  def r_resp_apply(i: Int) = {
467    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
468  }
469
470  def w_apply(valid: Bool, data: PtwRespS2): Unit = {
471    this.w.valid := valid
472    this.w.bits.data := data
473  }
474}
475
476class ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
477  val sets = Output(UInt(log2Up(nSets).W))
478  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
479}
480
481class ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
482  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
483
484  val refillIdx = Output(UInt(log2Up(nWays).W))
485  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
486
487  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
488    for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) {
489      ac_rep := ac_tlb
490    }
491    this.chosen_set := get_set_idx(vpn, nSets)
492    in.map(a => a.refillIdx := this.refillIdx)
493  }
494}
495
496class TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
497  TlbBundle {
498  val page = new ReplaceIO(Width, q.NSets, q.NWays)
499
500  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
501    this.page.apply_sep(in.map(_.page), vpn)
502  }
503
504}
505
506class MemBlockidxBundle(implicit p: Parameters) extends TlbBundle {
507  val is_ld = Bool()
508  val is_st = Bool()
509  val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W)
510}
511
512class TlbReq(implicit p: Parameters) extends TlbBundle {
513  val vaddr = Output(UInt(VAddrBits.W))
514  val fullva = Output(UInt(XLEN.W))
515  val checkfullva = Output(Bool())
516  val cmd = Output(TlbCmd())
517  val hyperinst = Output(Bool())
518  val hlvx = Output(Bool())
519  val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W))
520  val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache
521  val memidx = Output(new MemBlockidxBundle)
522  // do not translate, but still do pmp/pma check
523  val no_translate = Output(Bool())
524  val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr
525  val debug = new Bundle {
526    val pc = Output(UInt(XLEN.W))
527    val robIdx = Output(new RobPtr)
528    val isFirstIssue = Output(Bool())
529  }
530
531  // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead
532  override def toPrintable: Printable = {
533    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}"
534  }
535}
536
537class TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
538  val ld = Output(Bool())
539  val st = Output(Bool())
540  val instr = Output(Bool())
541}
542
543class TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
544  val paddr = Vec(nDups, Output(UInt(PAddrBits.W)))
545  val gpaddr = Vec(nDups, Output(UInt(XLEN.W)))
546  val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
547  val miss = Output(Bool())
548  val fastMiss = Output(Bool())
549  val isForVSnonLeafPTE = Output(Bool())
550  val excp = Vec(nDups, new Bundle {
551    val vaNeedExt = Output(Bool())
552    val isHyper = Output(Bool())
553    val gpf = new TlbExceptionBundle()
554    val pf = new TlbExceptionBundle()
555    val af = new TlbExceptionBundle()
556  })
557  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
558  val memidx = Output(new MemBlockidxBundle)
559
560  val debug = new Bundle {
561    val robIdx = Output(new RobPtr)
562    val isFirstIssue = Output(Bool())
563  }
564  override def toPrintable: Printable = {
565    p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}"
566  }
567}
568
569class TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
570  val req = DecoupledIO(new TlbReq)
571  val req_kill = Output(Bool())
572  val resp = Flipped(DecoupledIO(new TlbResp(nRespDups)))
573}
574
575class TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
576  val req = Vec(Width, DecoupledIO(new PtwReq))
577  val resp = Flipped(DecoupledIO(new PtwRespS2))
578
579
580  override def toPrintable: Printable = {
581    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
582  }
583}
584
585class TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
586  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx))
587  val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx()))
588
589
590  override def toPrintable: Printable = {
591    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
592  }
593}
594
595class TlbHintReq(implicit p: Parameters) extends TlbBundle {
596  val id = Output(UInt(log2Up(loadfiltersize).W))
597  val full = Output(Bool())
598}
599
600class TLBHintResp(implicit p: Parameters) extends TlbBundle {
601  val id = Output(UInt(log2Up(loadfiltersize).W))
602  // When there are multiple matching entries for PTW resp in filter
603  // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000
604  // these two vaddrs are not in a same 4K Page, so will send to ptw twice
605  // However, when ptw resp, if they are in a 1G or 2M huge page
606  // The two entries will both hit, and both need to replay
607  val replay_all = Output(Bool())
608}
609
610class TlbHintIO(implicit p: Parameters) extends TlbBundle {
611  val req = Vec(backendParams.LdExuCnt, new TlbHintReq)
612  val resp = ValidIO(new TLBHintResp)
613}
614
615class MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
616  val sfence = Input(new SfenceBundle)
617  val csr = Input(new TlbCsrBundle)
618
619  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = {
620    this.sfence <> sfence
621    this.csr <> csr
622  }
623
624  // overwrite satp. write satp will cause flushpipe but csr.priv won't
625  // satp will be dealyed several cycles from writing, but csr.priv won't
626  // so inside mmu, these two signals should be divided
627  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = {
628    this.sfence <> sfence
629    this.csr <> csr
630    this.csr.satp := satp
631  }
632}
633
634class TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle {
635  val valid = Bool()
636  val memidx = new MemBlockidxBundle
637}
638
639class TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends
640  MMUIOBaseBundle {
641  val hartId = Input(UInt(hartIdLen.W))
642  val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups)))
643  val flushPipe = Vec(Width, Input(Bool()))
644  val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb
645  val ptw = new TlbPtwIOwithMemIdx(Width)
646  val refill_to_mem = Output(new TlbRefilltoMemIO())
647  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
648  val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize)))
649  val tlbreplay = Vec(Width, Output(Bool()))
650}
651
652class VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
653  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx()))
654  val resp = Flipped(DecoupledIO(new Bundle {
655    val data = new PtwRespS2withMemIdx
656    val vector = Output(Vec(Width, Bool()))
657    val getGpa = Output(Vec(Width, Bool()))
658  }))
659
660  def connect(normal: TlbPtwIOwithMemIdx): Unit = {
661    req <> normal.req
662    resp.ready := normal.resp.ready
663    normal.resp.bits := resp.bits.data
664    normal.resp.valid := resp.valid
665  }
666}
667
668/****************************  L2TLB  *************************************/
669abstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
670abstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
671  with HasXSParameter with HasPtwConst
672
673class PteBundle(implicit p: Parameters) extends PtwBundle{
674  val n = UInt(pteNLen.W)
675  val pbmt = UInt(ptePbmtLen.W)
676  val reserved  = UInt(pteResLen.W)
677  val ppn_high = UInt(ppnHignLen.W)
678  val ppn  = UInt(ppnLen.W)
679  val rsw  = UInt(pteRswLen.W)
680  val perm = new Bundle {
681    val d    = Bool()
682    val a    = Bool()
683    val g    = Bool()
684    val u    = Bool()
685    val x    = Bool()
686    val w    = Bool()
687    val r    = Bool()
688    val v    = Bool()
689  }
690
691  def unaligned(level: UInt) = {
692    isLeaf() &&
693      !(level === 0.U ||
694        level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
695        level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U ||
696        level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U)
697  }
698
699  def isLeaf() = {
700    (perm.r || perm.x || perm.w) && perm.v
701  }
702
703  def isNext() = {
704    !(perm.r || perm.x || perm.w) && perm.v
705  }
706
707  def isPf(level: UInt, pbmte: Bool) = {
708    val pf = WireInit(false.B)
709    when (reserved =/= 0.U){
710      pf := true.B
711    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
712      pf := true.B
713    }.elsewhen (isNext()) {
714      pf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
715    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
716      pf := true.B
717    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
718      pf := true.B
719    }.otherwise{
720      pf := unaligned(level)
721    }
722    pf
723  }
724
725  // G-stage which for supporting VS-stage is LOAD type, only need to check A bit
726  // The check of D bit is in L1TLB
727  def isGpf(level: UInt, pbmte: Bool) = {
728    val gpf = WireInit(false.B)
729    when (reserved =/= 0.U){
730      gpf := true.B
731    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
732      gpf := true.B
733    }.elsewhen (isNext()) {
734      gpf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
735    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
736      gpf := true.B
737    }.elsewhen (!perm.u) {
738      gpf := true.B
739    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
740      gpf := true.B
741    }.elsewhen (unaligned(level)) {
742      gpf := true.B
743    }.elsewhen (!perm.a) {
744      gpf := true.B
745    }
746    gpf
747  }
748
749  // ppn of Xiangshan is 48 - 12 bits but ppn of sv48 is 44 bits
750  // access fault will be raised when ppn >> ppnLen is not zero
751  def isAf(): Bool = {
752    !(ppn_high === 0.U) && perm.v
753  }
754
755  def isStage1Gpf(mode: UInt) = {
756    val sv39_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv39x4 - offLen)
757    val sv48_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv48x4 - offLen)
758    !(Mux(mode === Sv39, sv39_high, Mux(mode === Sv48, sv48_high, 0.U)) === 0.U) && perm.v
759  }
760
761  def getPerm() = {
762    val pm = Wire(new PtePermBundle)
763    pm.d := perm.d
764    pm.a := perm.a
765    pm.g := perm.g
766    pm.u := perm.u
767    pm.x := perm.x
768    pm.w := perm.w
769    pm.r := perm.r
770    pm
771  }
772  def getPPN() = {
773    Cat(ppn_high, ppn)
774  }
775
776  def canRefill(levelUInt: UInt, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
777    val canRefill = WireInit(false.B)
778    switch (s2xlate) {
779      is (allStage) {
780        canRefill := !isStage1Gpf(mode) && !isPf(levelUInt, pbmte)
781      }
782      is (onlyStage1) {
783        canRefill := !isAf() && !isPf(levelUInt, pbmte)
784      }
785      is (onlyStage2) {
786        canRefill := !isAf() && !isGpf(levelUInt, pbmte)
787      }
788      is (noS2xlate) {
789        canRefill := !isAf() && !isPf(levelUInt, pbmte)
790      }
791    }
792    canRefill
793  }
794
795  def onlyPf(levelUInt: UInt, s2xlate: UInt, pbmte: Bool) = {
796    s2xlate === noS2xlate && isPf(levelUInt, pbmte) && !isAf()
797  }
798
799  override def toPrintable: Printable = {
800    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
801  }
802}
803
804class PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
805  val tag = UInt(tagLen.W)
806  val asid = UInt(asidLen.W)
807  val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None
808  val pbmt = UInt(ptePbmtLen.W)
809  val ppn = UInt(gvpnLen.W)
810  val perm = if (hasPerm) Some(new PtePermBundle) else None
811  val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None
812  val prefetch = Bool()
813  val v = Bool()
814
815  def is_normalentry(): Bool = {
816    if (!hasLevel) true.B
817    else level.get === 2.U
818  }
819
820  def genPPN(vpn: UInt): UInt = {
821    if (!hasLevel) {
822      ppn
823    } else {
824      MuxLookup(level.get, 0.U)(Seq(
825        3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)),
826        2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)),
827        1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)),
828        0.U -> ppn)
829      )
830    }
831  }
832
833  //s2xlate control whether compare vmid or not
834  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = {
835    require(vpn.getWidth == vpnLen)
836//    require(this.asid.getWidth <= asid.getWidth)
837    val asid_value = Mux(s2xlate, vasid, asid)
838    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
839    val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B)
840    if (allType) {
841      require(hasLevel)
842      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
843      for (i <- 0 until 3) {
844        tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
845      }
846      tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3)
847
848      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
849        3.U -> tag_match(3),
850        2.U -> (tag_match(3) && tag_match(2)),
851        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
852        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
853      )
854
855      asid_hit && vmid_hit && level_match
856    } else if (hasLevel) {
857      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
858      tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits)
859      for (i <- 1 until 3) {
860        tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits)
861      }
862
863      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
864        3.U -> tag_match(0),
865        2.U -> (tag_match(0) && tag_match(1)),
866        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
867      )
868
869      asid_hit && vmid_hit && level_match
870    } else {
871      asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
872    }
873  }
874
875  def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = {
876    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
877
878    tag := vpn(vpnLen - 1, vpnLen - tagLen)
879    pbmt := pte.asTypeOf(new PteBundle().cloneType).pbmt
880    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
881    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
882    this.asid := asid
883    this.vmid.map(_ := vmid)
884    this.prefetch := prefetch
885    this.v := valid
886    this.level.map(_ := level)
887  }
888
889  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
890    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
891    e.refill(vpn, asid, pte, level, prefetch, valid)
892    e
893  }
894
895
896
897  override def toPrintable: Printable = {
898    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
899    p"tag:0x${Hexadecimal(tag)} pbmt: ${pbmt} ppn:0x${Hexadecimal(ppn)} " +
900      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
901      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
902      p"prefetch:${prefetch}"
903  }
904}
905
906class PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) {
907  override val ppn = UInt(sectorptePPNLen.W)
908}
909
910class PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) {
911  val ppn_low = UInt(sectortlbwidth.W)
912  val af = Bool()
913  val pf = Bool()
914}
915
916class PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int)(implicit p: Parameters) extends PtwBundle {
917  require(log2Up(num)==log2Down(num))
918  // NOTE: hasPerm means that is leaf or not.
919
920  val tag  = UInt(tagLen.W)
921  val asid = UInt(asidLen.W)
922  val vmid = Some(UInt(vmidLen.W))
923  val pbmts = Vec(num, UInt(ptePbmtLen.W))
924  val ppns = Vec(num, UInt(gvpnLen.W))
925  // valid or not, vs = 0 will not hit
926  val vs   = Vec(num, Bool())
927  // only pf or not, onlypf = 1 means only trigger pf when nox2late
928  val onlypf = Vec(num, Bool())
929  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
930  val prefetch = Bool()
931  val reservedBits = if(ReservedBits > 0) Some(UInt(ReservedBits.W)) else None
932  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
933  // NOTE: vs is used for different usage:
934  // for l0, which store the leaf(leaves), vs is page fault or not.
935  // for l1, which shoule not store leaf, vs is valid or not, that will anticipate in hit check
936  // Because, l1 should not store leaf(no perm), it doesn't store perm.
937  // If l1 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful.
938  // TODO: divide vs into validVec and pfVec
939  // for l1: may valid but pf, so no need for page walk, return random pte with pf.
940
941  def tagClip(vpn: UInt) = {
942    require(vpn.getWidth == vpnLen)
943    vpn(vpnLen - 1, vpnLen - tagLen)
944  }
945
946  def sectorIdxClip(vpn: UInt, level: Int) = {
947    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
948  }
949
950  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = {
951    val asid_value = Mux(s2xlate, vasid, asid)
952    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
953    val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B)
954    asid_hit && vmid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level))
955  }
956
957  def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
958    require((data.getWidth / XLEN) == num,
959      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
960
961    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, ReservedBits))
962    ps.tag := tagClip(vpn)
963    ps.asid := asid
964    ps.vmid.map(_ := vmid)
965    ps.prefetch := prefetch
966    for (i <- 0 until num) {
967      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
968      ps.pbmts(i) := pte.pbmt
969      ps.ppns(i) := pte.ppn
970      ps.vs(i)   := (pte.canRefill(levelUInt, s2xlate, pbmte, mode) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())) || (if (hasPerm) pte.onlyPf(levelUInt, s2xlate, pbmte) else false.B)
971      ps.onlypf(i) := pte.onlyPf(levelUInt, s2xlate, pbmte)
972      ps.perms.map(_(i) := pte.perm)
973    }
974    ps.reservedBits.map(_ := true.B)
975    ps
976  }
977
978  override def toPrintable: Printable = {
979    // require(num == 4, "if num is not 4, please comment this toPrintable")
980    // NOTE: if num is not 4, please comment this toPrintable
981    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
982    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} pbmt:${printVec(pbmts)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
983      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
984  }
985}
986
987class PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int = 0)(implicit p: Parameters) extends PtwBundle {
988  val entries = new PtwEntries(num, tagLen, level, hasPerm, ReservedBits)
989
990  val ecc_block = XLEN
991  val ecc_info = get_ecc_info()
992  val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None
993
994  def get_ecc_info(): (Int, Int, Int, Int) = {
995    val eccBits_per = eccCode.width(ecc_block) - ecc_block
996
997    val data_length = entries.getWidth
998    val data_align_num = data_length / ecc_block
999    val data_not_align = (data_length % ecc_block) != 0 // ugly code
1000    val data_unalign_length = data_length - data_align_num * ecc_block
1001    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
1002
1003    val eccBits = eccBits_per * data_align_num + eccBits_unalign
1004    (eccBits, eccBits_per, data_align_num, data_unalign_length)
1005  }
1006
1007  def encode() = {
1008    val data = entries.asUInt
1009    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
1010    for (i <- 0 until ecc_info._3) {
1011      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
1012    }
1013    if (ecc_info._4 != 0) {
1014      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
1015      ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt))
1016    } else { ecc.map(_ := ecc_slices.asUInt)}
1017  }
1018
1019  def decode(): Bool = {
1020    val data = entries.asUInt
1021    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
1022    for (i <- 0 until ecc_info._3) {
1023      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
1024    }
1025    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
1026      res(ecc_info._3) := eccCode.decode(
1027        Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
1028    } else { res(ecc_info._3) := false.B }
1029
1030    Cat(res).orR
1031  }
1032
1033  def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
1034    this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate, pbmte, mode)
1035    this.encode()
1036  }
1037}
1038
1039class PtwReq(implicit p: Parameters) extends PtwBundle {
1040  val vpn = UInt(vpnLen.W) //vpn or gvpn
1041  val s2xlate = UInt(2.W)
1042  def hasS2xlate(): Bool = {
1043    this.s2xlate =/= noS2xlate
1044  }
1045  def isOnlyStage2: Bool = {
1046    this.s2xlate === onlyStage2
1047  }
1048  override def toPrintable: Printable = {
1049    p"vpn:0x${Hexadecimal(vpn)}"
1050  }
1051}
1052
1053class PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq {
1054  val memidx = new MemBlockidxBundle
1055  val getGpa = Bool() // this req is to get gpa when having guest page fault
1056}
1057
1058class PtwResp(implicit p: Parameters) extends PtwBundle {
1059  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
1060  val pf = Bool()
1061  val af = Bool()
1062
1063  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
1064    this.entry.level.map(_ := level)
1065    this.entry.tag := vpn
1066    this.entry.perm.map(_ := pte.getPerm())
1067    this.entry.ppn := pte.ppn
1068    this.entry.pbmt := pte.pbmt
1069    this.entry.prefetch := DontCare
1070    this.entry.asid := asid
1071    this.entry.v := !pf
1072    this.pf := pf
1073    this.af := af
1074  }
1075
1076  override def toPrintable: Printable = {
1077    p"entry:${entry} pf:${pf} af:${af}"
1078  }
1079}
1080
1081class HptwResp(implicit p: Parameters) extends PtwBundle {
1082  val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true)
1083  val gpf = Bool()
1084  val gaf = Bool()
1085
1086  def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = {
1087    val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte)
1088    this.entry.level.map(_ := level)
1089    this.entry.tag := vpn
1090    this.entry.perm.map(_ := resp_pte.getPerm())
1091    this.entry.ppn := resp_pte.ppn
1092    this.entry.pbmt := resp_pte.pbmt
1093    this.entry.prefetch := DontCare
1094    this.entry.asid := DontCare
1095    this.entry.vmid.map(_ := vmid)
1096    this.entry.v := !gpf
1097    this.gpf := gpf
1098    this.gaf := gaf
1099  }
1100
1101  def genPPNS2(vpn: UInt): UInt = {
1102    MuxLookup(entry.level.get, 0.U)(Seq(
1103      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
1104      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
1105      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)),
1106      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0))
1107    ))
1108  }
1109
1110  def hit(gvpn: UInt, vmid: UInt): Bool = {
1111    val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid
1112    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
1113    for (i <- 0 until 3) {
1114      tag_match(i) := entry.tag(vpnnLen * (i + 1)  - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1)  - 1, vpnnLen * i)
1115    }
1116    tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3)
1117
1118    val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
1119      3.U -> tag_match(3),
1120      2.U -> (tag_match(3) && tag_match(2)),
1121      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
1122      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
1123    )
1124
1125    vmid_hit && level_match
1126  }
1127}
1128
1129class PtwSectorResp(implicit p: Parameters) extends PtwBundle {
1130  val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)
1131  val addr_low = UInt(sectortlbwidth.W)
1132  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
1133  val valididx = Vec(tlbcontiguous, Bool())
1134  val pteidx = Vec(tlbcontiguous, Bool())
1135  val pf = Bool()
1136  val af = Bool()
1137
1138
1139  def genPPN(vpn: UInt): UInt = {
1140    MuxLookup(entry.level.get, 0.U)(Seq(
1141      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
1142      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
1143      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)),
1144      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))
1145    )
1146  }
1147
1148   def genGVPN(vpn: UInt): UInt = {
1149    val isNonLeaf = !(entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v && !pf && !af
1150    Mux(isNonLeaf, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), genPPN(vpn))
1151  }
1152
1153  def isLeaf() = {
1154    (entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v
1155  }
1156
1157  def isFakePte() = {
1158    !pf && !entry.v && !af
1159  }
1160
1161  def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = {
1162    require(vpn.getWidth == vpnLen)
1163    //    require(this.asid.getWidth <= asid.getWidth)
1164    val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid)
1165    val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B)
1166    if (allType) {
1167      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
1168      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
1169      tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
1170      for (i <- 1 until 3) {
1171        tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
1172      }
1173      tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3)
1174
1175      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
1176        3.U -> tag_match(3),
1177        2.U -> (tag_match(3) && tag_match(2)),
1178        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
1179        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
1180      )
1181
1182      asid_hit && vmid_hit && level_match && addr_low_hit
1183    } else {
1184      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
1185      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
1186      for (i <- 0 until 3) {
1187        tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1))
1188      }
1189
1190      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
1191        3.U -> tag_match(0),
1192        2.U -> (tag_match(0) && tag_match(1)),
1193        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
1194      )
1195
1196      asid_hit && vmid_hit && level_match && addr_low_hit
1197    }
1198  }
1199}
1200
1201class PtwMergeResp(implicit p: Parameters) extends PtwBundle {
1202  val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
1203  val pteidx = Vec(tlbcontiguous, Bool())
1204  val not_super = Bool()
1205  val not_merge = Bool()
1206
1207  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true, not_merge: Boolean = false) = {
1208    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
1209    val resp_pte = pte
1210    val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
1211    ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth)
1212    ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0)
1213    ptw_resp.pbmt := resp_pte.pbmt
1214    ptw_resp.level.map(_ := level)
1215    ptw_resp.perm.map(_ := resp_pte.getPerm())
1216    ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth)
1217    ptw_resp.pf := pf
1218    ptw_resp.af := af
1219    ptw_resp.v := resp_pte.perm.v
1220    ptw_resp.prefetch := DontCare
1221    ptw_resp.asid := asid
1222    ptw_resp.vmid.map(_ := vmid)
1223    this.pteidx := UIntToOH(addr_low).asBools
1224    this.not_super := not_super.B
1225    this.not_merge := not_merge.B
1226
1227    for (i <- 0 until tlbcontiguous) {
1228      this.entry(i) := ptw_resp
1229    }
1230  }
1231
1232  def genPPN(): UInt = {
1233    val idx = OHToUInt(pteidx)
1234    val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0))
1235    MuxLookup(entry(idx).level.get, 0.U)(Seq(
1236      3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)),
1237      2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)),
1238      1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)),
1239      0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low))
1240    )
1241  }
1242}
1243
1244class PtwRespS2(implicit p: Parameters) extends PtwBundle {
1245  val s2xlate = UInt(2.W)
1246  val s1 = new PtwSectorResp()
1247  val s2 = new HptwResp()
1248
1249  def hasS2xlate: Bool = {
1250    this.s2xlate =/= noS2xlate
1251  }
1252
1253  def isOnlyStage2: Bool = {
1254    this.s2xlate === onlyStage2
1255  }
1256
1257  def getVpn(vpn: UInt): UInt = {
1258    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
1259    val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx))
1260    val s1tagFix = MuxCase(s1.entry.tag, Seq(
1261      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
1262      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
1263      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
1264      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
1265      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
1266      (s1.entry.level.getOrElse(0.U) === 1.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), s2.entry.tag(vpnnLen - 1, sectortlbwidth))
1267    ))
1268    val s1_vpn = MuxLookup(level, s1tag)(Seq(
1269      3.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
1270      2.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
1271      1.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)))
1272    )
1273    val s2_vpn = s2.entry.tag
1274    Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag))
1275  }
1276
1277  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = {
1278    val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate)
1279    val onlyS2_hit = s2.hit(vpn, vmid)
1280    // allstage and onlys1 hit
1281    val s1vpn = Cat(s1.entry.tag, s1.addr_low)
1282    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
1283
1284    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
1285    for (i <- 0 until 3) {
1286      tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
1287    }
1288    tag_match(3) := vpn(vpnLen - 1, vpnnLen * 3) === s1vpn(vpnLen - 1, vpnnLen * 3)
1289    val level_match = MuxLookup(level, false.B)(Seq(
1290      3.U -> tag_match(3),
1291      2.U -> (tag_match(3) && tag_match(2)),
1292      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
1293      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
1294    )
1295
1296    val vpn_hit = level_match
1297    val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B)
1298    val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid)
1299    val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit
1300    Mux(this.s2xlate === noS2xlate, noS2_hit,
1301      Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit))
1302  }
1303}
1304
1305class PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 {
1306  val memidx = new MemBlockidxBundle()
1307  val getGpa = Bool() // this req is to get gpa when having guest page fault
1308}
1309
1310class L2TLBIO(implicit p: Parameters) extends PtwBundle {
1311  val hartId = Input(UInt(hartIdLen.W))
1312  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
1313  val sfence = Input(new SfenceBundle)
1314  val csr = new Bundle {
1315    val tlb = Input(new TlbCsrBundle)
1316    val distribute_csr = Flipped(new DistributedCSRIO)
1317  }
1318}
1319
1320class L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
1321  val addr = UInt(PAddrBits.W)
1322  val id = UInt(bMemID.W)
1323  val hptw_bypassed = Bool()
1324}
1325
1326class L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
1327  val source = UInt(bSourceWidth.W)
1328}
1329
1330class L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle {
1331  val req_info = new L2TlbInnerBundle
1332  val isHptwReq = Bool()
1333  val isLLptw = Bool()
1334  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
1335}
1336
1337object ValidHoldBypass{
1338  def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = {
1339    val valid = RegInit(false.B)
1340    when (infire) { valid := true.B }
1341    when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold
1342    when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok?
1343    valid || infire
1344  }
1345}
1346
1347class L1TlbDB(implicit p: Parameters) extends TlbBundle {
1348  val vpn = UInt(vpnLen.W)
1349}
1350
1351class PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
1352  val vpn = UInt(vpnLen.W)
1353  val source = UInt(bSourceWidth.W)
1354  val bypassed = Bool()
1355  val is_first = Bool()
1356  val prefetched = Bool()
1357  val prefetch = Bool()
1358  val l2Hit = Bool()
1359  val l1Hit = Bool()
1360  val hit = Bool()
1361}
1362
1363class PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
1364  val vpn = UInt(vpnLen.W)
1365  val source = UInt(bSourceWidth.W)
1366}
1367
1368class L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle {
1369  val vpn = UInt(vpnLen.W)
1370}
1371
1372class L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle {
1373  val vpn = UInt(vpnLen.W)
1374}
1375