1/*************************************************************************************** 2* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4* Copyright (c) 2020-2021 Peng Cheng Laboratory 5* 6* XiangShan is licensed under Mulan PSL v2. 7* You can use this software according to the terms and conditions of the Mulan PSL v2. 8* You may obtain a copy of Mulan PSL v2 at: 9* http://license.coscl.org.cn/MulanPSL2 10* 11* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14* 15* See the Mulan PSL v2 for more details. 16***************************************************************************************/ 17 18package xiangshan.cache.mmu 19 20import org.chipsalliance.cde.config.Parameters 21import chisel3._ 22import chisel3.util._ 23import xiangshan._ 24import utils._ 25import utility._ 26import xiangshan.backend.rob.RobPtr 27import xiangshan.backend.fu.util.HasCSRConst 28import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 29import freechips.rocketchip.tilelink._ 30import xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 31import xiangshan.backend.fu.PMPBundle 32 33 34abstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 35abstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 36 37 38class PtePermBundle(implicit p: Parameters) extends TlbBundle { 39 val d = Bool() 40 val a = Bool() 41 val g = Bool() 42 val u = Bool() 43 val x = Bool() 44 val w = Bool() 45 val r = Bool() 46 47 override def toPrintable: Printable = { 48 p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 49 //(if(hasV) (p"v:${v}") else p"") 50 } 51} 52 53class TlbPMBundle(implicit p: Parameters) extends TlbBundle { 54 val r = Bool() 55 val w = Bool() 56 val x = Bool() 57 val c = Bool() 58 val atomic = Bool() 59 60 def assign_ap(pm: PMPConfig) = { 61 r := pm.r 62 w := pm.w 63 x := pm.x 64 c := pm.c 65 atomic := pm.atomic 66 } 67} 68 69class TlbPermBundle(implicit p: Parameters) extends TlbBundle { 70 val pf = Bool() // NOTE: if this is true, just raise pf 71 val af = Bool() // NOTE: if this is true, just raise af 72 val v = Bool() // if stage1 pte is fake_pte, v is false 73 // pagetable perm (software defined) 74 val d = Bool() 75 val a = Bool() 76 val g = Bool() 77 val u = Bool() 78 val x = Bool() 79 val w = Bool() 80 val r = Bool() 81 82 def apply(item: PtwSectorResp) = { 83 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 84 this.pf := item.pf 85 this.af := item.af 86 this.v := item.v 87 this.d := ptePerm.d 88 this.a := ptePerm.a 89 this.g := ptePerm.g 90 this.u := ptePerm.u 91 this.x := ptePerm.x 92 this.w := ptePerm.w 93 this.r := ptePerm.r 94 95 this 96 } 97 98 def applyS2(item: HptwResp) = { 99 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 100 this.pf := item.gpf 101 this.af := item.gaf 102 this.v := DontCare 103 this.d := ptePerm.d 104 this.a := ptePerm.a 105 this.g := ptePerm.g 106 this.u := ptePerm.u 107 this.x := ptePerm.x 108 this.w := ptePerm.w 109 this.r := ptePerm.r 110 111 this 112 } 113 114 override def toPrintable: Printable = { 115 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 116 } 117} 118 119class TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 120 val pf = Bool() // NOTE: if this is true, just raise pf 121 val af = Bool() // NOTE: if this is true, just raise af 122 val v = Bool() // if stage1 pte is fake_pte, v is false 123 // pagetable perm (software defined) 124 val d = Bool() 125 val a = Bool() 126 val g = Bool() 127 val u = Bool() 128 val x = Bool() 129 val w = Bool() 130 val r = Bool() 131 132 def apply(item: PtwSectorResp) = { 133 val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 134 this.pf := item.pf 135 this.af := item.af 136 this.v := item.v 137 this.d := ptePerm.d 138 this.a := ptePerm.a 139 this.g := ptePerm.g 140 this.u := ptePerm.u 141 this.x := ptePerm.x 142 this.w := ptePerm.w 143 this.r := ptePerm.r 144 145 this 146 } 147 override def toPrintable: Printable = { 148 p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 149 } 150} 151 152// multi-read && single-write 153// input is data, output is hot-code(not one-hot) 154class CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 155 val io = IO(new Bundle { 156 val r = new Bundle { 157 val req = Input(Vec(readWidth, gen)) 158 val resp = Output(Vec(readWidth, Vec(set, Bool()))) 159 } 160 val w = Input(new Bundle { 161 val valid = Bool() 162 val bits = new Bundle { 163 val index = UInt(log2Up(set).W) 164 val data = gen 165 } 166 }) 167 }) 168 169 val wordType = UInt(gen.getWidth.W) 170 val array = Reg(Vec(set, wordType)) 171 172 io.r.resp.zipWithIndex.map{ case (a,i) => 173 a := array.map(io.r.req(i).asUInt === _) 174 } 175 176 when (io.w.valid) { 177 array(io.w.bits.index) := io.w.bits.data.asUInt 178 } 179} 180 181class TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 182 require(pageNormal && pageSuper) 183 184 val tag = UInt(sectorvpnLen.W) 185 val asid = UInt(asidLen.W) 186 /* level, 11: 512GB size page(only for sv48) 187 10: 1GB size page 188 01: 2MB size page 189 00: 4KB size page 190 future sv57 extension should change level width 191 */ 192 val level = Some(UInt(2.W)) 193 val ppn = UInt(sectorppnLen.W) 194 val pbmt = UInt(ptePbmtLen.W) 195 val g_pbmt = UInt(ptePbmtLen.W) 196 val perm = new TlbSectorPermBundle 197 val valididx = Vec(tlbcontiguous, Bool()) 198 val pteidx = Vec(tlbcontiguous, Bool()) 199 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 200 201 val g_perm = new TlbPermBundle 202 val vmid = UInt(vmidLen.W) 203 val s2xlate = UInt(2.W) 204 205 206 /** level usage: 207 * !PageSuper: page is only normal, level is None, match all the tag 208 * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 209 * bits0 0: need mid 9bits 210 * 1: no need mid 9bits 211 * PageSuper && PageNormal: page hold all the three type, 212 * bits0 0: need low 9bits 213 * bits1 0: need mid 9bits 214 */ 215 216 def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = { 217 val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 218 val addr_low_hit = valididx(vpn(2, 0)) 219 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 220 val isPageSuper = !(level.getOrElse(0.U) === 0.U) 221 val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B) 222 223 val tmp_level = level.get 224 val tag_matchs = Wire(Vec(Level + 1, Bool())) 225 tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 226 for (i <- 1 until Level) { 227 tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 228 } 229 tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level) 230 val level_matchs = Wire(Vec(Level + 1, Bool())) 231 for (i <- 0 until Level) { 232 level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 233 } 234 level_matchs(Level) := tag_matchs(Level) 235 236 asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit 237 } 238 239 def wbhit(data: PtwRespS2, asid: UInt, vmid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = { 240 val s1vpn = data.s1.entry.tag 241 val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth) 242 val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn) 243 val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W)) 244 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 245 val vpn_hit = Wire(Bool()) 246 val index_hit = Wire(Vec(tlbcontiguous, Bool())) 247 val wb_valididx = Wire(Vec(tlbcontiguous, Bool())) 248 val hasS2xlate = this.s2xlate =/= noS2xlate 249 val onlyS1 = this.s2xlate === onlyStage1 250 val onlyS2 = this.s2xlate === onlyStage2 251 val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 252 val pteidx_hit = MuxCase(true.B, Seq( 253 onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt), 254 hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt) 255 )) 256 wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx) 257 val s2xlate_hit = s2xlate === this.s2xlate 258 259 val tmp_level = level.get 260 val tag_matchs = Wire(Vec(Level + 1, Bool())) 261 tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 262 for (i <- 1 until Level) { 263 tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 264 } 265 tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level) 266 val level_matchs = Wire(Vec(Level + 1, Bool())) 267 for (i <- 0 until Level) { 268 level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 269 } 270 level_matchs(Level) := tag_matchs(Level) 271 vpn_hit := asid_hit && vmid_hit && level_matchs.asUInt.andR 272 273 for (i <- 0 until tlbcontiguous) { 274 index_hit(i) := wb_valididx(i) && valididx(i) 275 } 276 277 // For example, tlb req to page cache with vpn 0x10 278 // At this time, 0x13 has not been paged, so page cache only resp 0x10 279 // When 0x13 refill to page cache, previous item will be flushed 280 // Now 0x10 and 0x13 are both valid in page cache 281 // However, when 0x13 refill to tlb, will trigger multi hit 282 // So will only trigger multi-hit when PopCount(data.valididx) = 1 283 vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit 284 } 285 286 def apply(item: PtwRespS2): TlbSectorEntry = { 287 this.asid := item.s1.entry.asid 288 val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq( 289 onlyStage1 -> item.s1.entry.level.getOrElse(0.U), 290 onlyStage2 -> item.s2.entry.level.getOrElse(0.U), 291 allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)), 292 noS2xlate -> item.s1.entry.level.getOrElse(0.U) 293 )) 294 this.level.map(_ := inner_level) 295 this.perm.apply(item.s1) 296 this.pbmt := item.s1.entry.pbmt 297 298 val s1tag = item.s1.entry.tag 299 val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth) 300 this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 301 val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U 302 this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), item.s1.pteidx) 303 val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 304 this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx) 305 // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn. 306 val s1ppn = item.s1.entry.ppn 307 val s1ppn_low = item.s1.ppn_low 308 val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq( 309 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)), 310 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 311 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 312 )) 313 val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq( 314 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)), 315 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)), 316 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0)) 317 )) 318 val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0))) 319 this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 320 this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 321 this.vmid := item.s1.entry.vmid.getOrElse(0.U) 322 this.g_pbmt := item.s2.entry.pbmt 323 this.g_perm.applyS2(item.s2) 324 this.s2xlate := item.s2xlate 325 this 326 } 327 328 // 4KB is normal entry, 2MB/1GB is considered as super entry 329 def is_normalentry(): Bool = { 330 if (!pageSuper) { true.B } 331 else if (!pageNormal) { false.B } 332 else { level.get === 0.U } 333 } 334 335 336 def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 337 val inner_level = level.getOrElse(0.U) 338 val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth), 339 Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)), 340 Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 341 Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))) 342 343 if (saveLevel) 344 RegEnable(ppn_res, valid) 345 else 346 ppn_res 347 } 348 349 def hasS2xlate(): Bool = { 350 this.s2xlate =/= noS2xlate 351 } 352 353 override def toPrintable: Printable = { 354 val inner_level = level.getOrElse(2.U) 355 p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 356 } 357 358} 359 360object TlbCmd { 361 def read = "b00".U 362 def write = "b01".U 363 def exec = "b10".U 364 365 def atom_read = "b100".U // lr 366 def atom_write = "b101".U // sc / amo 367 368 def apply() = UInt(3.W) 369 def isRead(a: UInt) = a(1,0)===read 370 def isWrite(a: UInt) = a(1,0)===write 371 def isExec(a: UInt) = a(1,0)===exec 372 373 def isAtom(a: UInt) = a(2) 374 def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 375} 376 377// Svpbmt extension 378object Pbmt { 379 def pma: UInt = "b00".U // None 380 def nc: UInt = "b01".U // Non-cacheable, idempotent, weakly-ordered (RVWMO), main memory 381 def io: UInt = "b10".U // Non-cacheable, non-idempotent, strongly-ordered (I/O ordering), I/O 382 def rsvd: UInt = "b11".U // Reserved for future standard use 383 def width: Int = 2 384 385 def apply() = UInt(2.W) 386 def isUncache(a: UInt) = a===nc || a===io 387} 388 389class TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 390 val r = new Bundle { 391 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 392 val vpn = Output(UInt(vpnLen.W)) 393 val s2xlate = Output(UInt(2.W)) 394 }))) 395 val resp = Vec(ports, ValidIO(new Bundle{ 396 val hit = Output(Bool()) 397 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 398 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 399 val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 400 val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 401 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 402 val s2xlate = Vec(nDups, Output(UInt(2.W))) 403 })) 404 } 405 val w = Flipped(ValidIO(new Bundle { 406 val wayIdx = Output(UInt(log2Up(nWays).W)) 407 val data = Output(new PtwRespS2) 408 })) 409 val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 410 411 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 412 this.r.req(i).valid := valid 413 this.r.req(i).bits.vpn := vpn 414 this.r.req(i).bits.s2xlate := s2xlate 415 416 } 417 418 def r_resp_apply(i: Int) = { 419 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt) 420 } 421 422 def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 423 this.w.valid := valid 424 this.w.bits.wayIdx := wayIdx 425 this.w.bits.data := data 426 } 427 428} 429 430class TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 431 val r = new Bundle { 432 val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 433 val vpn = Output(UInt(vpnLen.W)) 434 val s2xlate = Output(UInt(2.W)) 435 }))) 436 val resp = Vec(ports, ValidIO(new Bundle{ 437 val hit = Output(Bool()) 438 val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 439 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 440 val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 441 val perm = Vec(nDups, Output(new TlbPermBundle())) 442 val g_perm = Vec(nDups, Output(new TlbPermBundle())) 443 val s2xlate = Vec(nDups, Output(UInt(2.W))) 444 })) 445 } 446 val w = Flipped(ValidIO(new Bundle { 447 val data = Output(new PtwRespS2) 448 })) 449 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 450 451 def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 452 this.r.req(i).valid := valid 453 this.r.req(i).bits.vpn := vpn 454 this.r.req(i).bits.s2xlate := s2xlate 455 } 456 457 def r_resp_apply(i: Int) = { 458 (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt) 459 } 460 461 def w_apply(valid: Bool, data: PtwRespS2): Unit = { 462 this.w.valid := valid 463 this.w.bits.data := data 464 } 465} 466 467class ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 468 val sets = Output(UInt(log2Up(nSets).W)) 469 val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 470} 471 472class ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 473 val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 474 475 val refillIdx = Output(UInt(log2Up(nWays).W)) 476 val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 477 478 def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 479 for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 480 ac_rep := ac_tlb 481 } 482 this.chosen_set := get_set_idx(vpn, nSets) 483 in.map(a => a.refillIdx := this.refillIdx) 484 } 485} 486 487class TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 488 TlbBundle { 489 val page = new ReplaceIO(Width, q.NSets, q.NWays) 490 491 def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 492 this.page.apply_sep(in.map(_.page), vpn) 493 } 494 495} 496 497class MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 498 val is_ld = Bool() 499 val is_st = Bool() 500 val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W) 501} 502 503class TlbReq(implicit p: Parameters) extends TlbBundle { 504 val vaddr = Output(UInt(VAddrBits.W)) 505 val fullva = Output(UInt(XLEN.W)) 506 val checkfullva = Output(Bool()) 507 val cmd = Output(TlbCmd()) 508 val hyperinst = Output(Bool()) 509 val hlvx = Output(Bool()) 510 val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W)) 511 val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 512 val memidx = Output(new MemBlockidxBundle) 513 // do not translate, but still do pmp/pma check 514 val no_translate = Output(Bool()) 515 val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr 516 val debug = new Bundle { 517 val pc = Output(UInt(XLEN.W)) 518 val robIdx = Output(new RobPtr) 519 val isFirstIssue = Output(Bool()) 520 } 521 522 // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 523 override def toPrintable: Printable = { 524 p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 525 } 526} 527 528class TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 529 val ld = Output(Bool()) 530 val st = Output(Bool()) 531 val instr = Output(Bool()) 532} 533 534class TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 535 val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 536 val gpaddr = Vec(nDups, Output(UInt(XLEN.W))) 537 val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W))) 538 val miss = Output(Bool()) 539 val fastMiss = Output(Bool()) 540 val isForVSnonLeafPTE = Output(Bool()) 541 val excp = Vec(nDups, new Bundle { 542 val vaNeedExt = Output(Bool()) 543 val isHyper = Output(Bool()) 544 val gpf = new TlbExceptionBundle() 545 val pf = new TlbExceptionBundle() 546 val af = new TlbExceptionBundle() 547 }) 548 val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 549 val memidx = Output(new MemBlockidxBundle) 550 551 val debug = new Bundle { 552 val robIdx = Output(new RobPtr) 553 val isFirstIssue = Output(Bool()) 554 } 555 override def toPrintable: Printable = { 556 p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 557 } 558} 559 560class TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 561 val req = DecoupledIO(new TlbReq) 562 val req_kill = Output(Bool()) 563 val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 564} 565 566class TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 567 val req = Vec(Width, DecoupledIO(new PtwReq)) 568 val resp = Flipped(DecoupledIO(new PtwRespS2)) 569 570 571 override def toPrintable: Printable = { 572 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 573 } 574} 575 576class TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 577 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 578 val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 579 580 581 override def toPrintable: Printable = { 582 p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 583 } 584} 585 586class TlbHintReq(implicit p: Parameters) extends TlbBundle { 587 val id = Output(UInt(log2Up(loadfiltersize).W)) 588 val full = Output(Bool()) 589} 590 591class TLBHintResp(implicit p: Parameters) extends TlbBundle { 592 val id = Output(UInt(log2Up(loadfiltersize).W)) 593 // When there are multiple matching entries for PTW resp in filter 594 // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 595 // these two vaddrs are not in a same 4K Page, so will send to ptw twice 596 // However, when ptw resp, if they are in a 1G or 2M huge page 597 // The two entries will both hit, and both need to replay 598 val replay_all = Output(Bool()) 599} 600 601class TlbHintIO(implicit p: Parameters) extends TlbBundle { 602 val req = Vec(backendParams.LdExuCnt, new TlbHintReq) 603 val resp = ValidIO(new TLBHintResp) 604} 605 606class MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 607 val sfence = Input(new SfenceBundle) 608 val csr = Input(new TlbCsrBundle) 609 610 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 611 this.sfence <> sfence 612 this.csr <> csr 613 } 614 615 // overwrite satp. write satp will cause flushpipe but csr.priv won't 616 // satp will be dealyed several cycles from writing, but csr.priv won't 617 // so inside mmu, these two signals should be divided 618 def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 619 this.sfence <> sfence 620 this.csr <> csr 621 this.csr.satp := satp 622 } 623} 624 625class TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 626 val valid = Bool() 627 val memidx = new MemBlockidxBundle 628} 629 630class TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 631 MMUIOBaseBundle { 632 val hartId = Input(UInt(hartIdLen.W)) 633 val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 634 val flushPipe = Vec(Width, Input(Bool())) 635 val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb 636 val ptw = new TlbPtwIOwithMemIdx(Width) 637 val refill_to_mem = Output(new TlbRefilltoMemIO()) 638 val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 639 val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize))) 640 val tlbreplay = Vec(Width, Output(Bool())) 641} 642 643class VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 644 val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 645 val resp = Flipped(DecoupledIO(new Bundle { 646 val data = new PtwRespS2withMemIdx 647 val vector = Output(Vec(Width, Bool())) 648 val getGpa = Output(Vec(Width, Bool())) 649 })) 650 651 def connect(normal: TlbPtwIOwithMemIdx): Unit = { 652 req <> normal.req 653 resp.ready := normal.resp.ready 654 normal.resp.bits := resp.bits.data 655 normal.resp.valid := resp.valid 656 } 657} 658 659/**************************** L2TLB *************************************/ 660abstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 661abstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 662 with HasXSParameter with HasPtwConst 663 664class PteBundle(implicit p: Parameters) extends PtwBundle{ 665 val n = UInt(pteNLen.W) 666 val pbmt = UInt(ptePbmtLen.W) 667 val reserved = UInt(pteResLen.W) 668 val ppn_high = UInt(ppnHignLen.W) 669 val ppn = UInt(ppnLen.W) 670 val rsw = UInt(pteRswLen.W) 671 val perm = new Bundle { 672 val d = Bool() 673 val a = Bool() 674 val g = Bool() 675 val u = Bool() 676 val x = Bool() 677 val w = Bool() 678 val r = Bool() 679 val v = Bool() 680 } 681 682 def unaligned(level: UInt) = { 683 isLeaf() && 684 !(level === 0.U || 685 level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 686 level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U || 687 level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U) 688 } 689 690 def isLeaf() = { 691 (perm.r || perm.x || perm.w) && perm.v 692 } 693 694 def isNext() = { 695 !(perm.r || perm.x || perm.w) && perm.v 696 } 697 698 def isPf(level: UInt, pbmte: Bool) = { 699 val pf = WireInit(false.B) 700 when (reserved =/= 0.U){ 701 pf := true.B 702 }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){ 703 pf := true.B 704 }.elsewhen (isNext()) { 705 pf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U) 706 }.elsewhen (!perm.v || (!perm.r && perm.w)) { 707 pf := true.B 708 }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) { 709 pf := true.B 710 }.otherwise{ 711 pf := unaligned(level) 712 } 713 pf 714 } 715 716 // G-stage which for supporting VS-stage is LOAD type, only need to check A bit 717 // The check of D bit is in L1TLB 718 def isGpf(level: UInt, pbmte: Bool) = { 719 val gpf = WireInit(false.B) 720 when (reserved =/= 0.U){ 721 gpf := true.B 722 }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){ 723 gpf := true.B 724 }.elsewhen (isNext()) { 725 gpf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U) 726 }.elsewhen (!perm.v || (!perm.r && perm.w)) { 727 gpf := true.B 728 }.elsewhen (!perm.u) { 729 gpf := true.B 730 }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) { 731 gpf := true.B 732 }.elsewhen (unaligned(level)) { 733 gpf := true.B 734 }.elsewhen (!perm.a) { 735 gpf := true.B 736 } 737 gpf 738 } 739 740 // ppn of Xiangshan is 48 - 12 bits but ppn of sv48 is 44 bits 741 // access fault will be raised when ppn >> ppnLen is not zero 742 def isAf(): Bool = { 743 !(ppn_high === 0.U) && perm.v 744 } 745 746 def isStage1Gpf(mode: UInt) = { 747 val sv39_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv39x4 - offLen) 748 val sv48_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv48x4 - offLen) 749 !(Mux(mode === Sv39, sv39_high, Mux(mode === Sv48, sv48_high, 0.U)) === 0.U) && perm.v 750 } 751 752 def getPerm() = { 753 val pm = Wire(new PtePermBundle) 754 pm.d := perm.d 755 pm.a := perm.a 756 pm.g := perm.g 757 pm.u := perm.u 758 pm.x := perm.x 759 pm.w := perm.w 760 pm.r := perm.r 761 pm 762 } 763 def getPPN() = { 764 Cat(ppn_high, ppn) 765 } 766 767 def canRefill(levelUInt: UInt, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 768 val canRefill = WireInit(false.B) 769 switch (s2xlate) { 770 is (allStage) { 771 canRefill := !isStage1Gpf(mode) && !isPf(levelUInt, pbmte) 772 } 773 is (onlyStage1) { 774 canRefill := !isAf() && !isPf(levelUInt, pbmte) 775 } 776 is (onlyStage2) { 777 canRefill := !isAf() && !isGpf(levelUInt, pbmte) 778 } 779 is (noS2xlate) { 780 canRefill := !isAf() && !isPf(levelUInt, pbmte) 781 } 782 } 783 canRefill 784 } 785 786 def onlyPf(levelUInt: UInt, s2xlate: UInt, pbmte: Bool) = { 787 s2xlate === noS2xlate && isPf(levelUInt, pbmte) && !isAf() 788 } 789 790 override def toPrintable: Printable = { 791 p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 792 } 793} 794 795class PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 796 val tag = UInt(tagLen.W) 797 val asid = UInt(asidLen.W) 798 val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 799 val pbmt = UInt(ptePbmtLen.W) 800 val ppn = UInt(gvpnLen.W) 801 val perm = if (hasPerm) Some(new PtePermBundle) else None 802 val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None 803 val prefetch = Bool() 804 val v = Bool() 805 806 def is_normalentry(): Bool = { 807 if (!hasLevel) true.B 808 else level.get === 2.U 809 } 810 811 def genPPN(vpn: UInt): UInt = { 812 if (!hasLevel) { 813 ppn 814 } else { 815 MuxLookup(level.get, 0.U)(Seq( 816 3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)), 817 2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 818 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 819 0.U -> ppn) 820 ) 821 } 822 } 823 824 //s2xlate control whether compare vmid or not 825 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 826 require(vpn.getWidth == vpnLen) 827// require(this.asid.getWidth <= asid.getWidth) 828 val asid_value = Mux(s2xlate, vasid, asid) 829 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 830 val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 831 if (allType) { 832 require(hasLevel) 833 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 834 for (i <- 0 until 3) { 835 tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 836 } 837 tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3) 838 839 val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 840 3.U -> tag_match(3), 841 2.U -> (tag_match(3) && tag_match(2)), 842 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 843 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 844 ) 845 846 asid_hit && vmid_hit && level_match 847 } else if (hasLevel) { 848 val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 849 tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 850 for (i <- 1 until 3) { 851 tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits) 852 } 853 854 val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 855 3.U -> tag_match(0), 856 2.U -> (tag_match(0) && tag_match(1)), 857 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 858 ) 859 860 asid_hit && vmid_hit && level_match 861 } else { 862 asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 863 } 864 } 865 866 def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = { 867 require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 868 869 tag := vpn(vpnLen - 1, vpnLen - tagLen) 870 pbmt := pte.asTypeOf(new PteBundle().cloneType).pbmt 871 ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 872 perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 873 this.asid := asid 874 this.vmid.map(_ := vmid) 875 this.prefetch := prefetch 876 this.v := valid 877 this.level.map(_ := level) 878 } 879 880 def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 881 val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 882 e.refill(vpn, asid, pte, level, prefetch, valid) 883 e 884 } 885 886 887 888 override def toPrintable: Printable = { 889 // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 890 p"tag:0x${Hexadecimal(tag)} pbmt: ${pbmt} ppn:0x${Hexadecimal(ppn)} " + 891 (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 892 (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 893 p"prefetch:${prefetch}" 894 } 895} 896 897class PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) { 898 override val ppn = UInt(sectorptePPNLen.W) 899} 900 901class PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) { 902 val ppn_low = UInt(sectortlbwidth.W) 903 val af = Bool() 904 val pf = Bool() 905} 906 907class PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int)(implicit p: Parameters) extends PtwBundle { 908 require(log2Up(num)==log2Down(num)) 909 // NOTE: hasPerm means that is leaf or not. 910 911 val tag = UInt(tagLen.W) 912 val asid = UInt(asidLen.W) 913 val vmid = Some(UInt(vmidLen.W)) 914 val pbmts = Vec(num, UInt(ptePbmtLen.W)) 915 val ppns = Vec(num, UInt(gvpnLen.W)) 916 // valid or not, vs = 0 will not hit 917 val vs = Vec(num, Bool()) 918 // only pf or not, onlypf = 1 means only trigger pf when nox2late 919 val onlypf = Vec(num, Bool()) 920 val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 921 val prefetch = Bool() 922 val reservedBits = if(ReservedBits > 0) Some(UInt(ReservedBits.W)) else None 923 // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 924 // NOTE: vs is used for different usage: 925 // for l0, which store the leaf(leaves), vs is page fault or not. 926 // for l1, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 927 // Because, l1 should not store leaf(no perm), it doesn't store perm. 928 // If l1 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 929 // TODO: divide vs into validVec and pfVec 930 // for l1: may valid but pf, so no need for page walk, return random pte with pf. 931 932 def tagClip(vpn: UInt) = { 933 require(vpn.getWidth == vpnLen) 934 vpn(vpnLen - 1, vpnLen - tagLen) 935 } 936 937 def sectorIdxClip(vpn: UInt, level: Int) = { 938 getVpnClip(vpn, level)(log2Up(num) - 1, 0) 939 } 940 941 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 942 val asid_value = Mux(s2xlate, vasid, asid) 943 val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 944 val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 945 asid_hit && vmid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level)) 946 } 947 948 def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 949 require((data.getWidth / XLEN) == num, 950 s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 951 952 val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, ReservedBits)) 953 ps.tag := tagClip(vpn) 954 ps.asid := asid 955 ps.vmid.map(_ := vmid) 956 ps.prefetch := prefetch 957 for (i <- 0 until num) { 958 val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 959 ps.pbmts(i) := pte.pbmt 960 ps.ppns(i) := pte.ppn 961 ps.vs(i) := (pte.canRefill(levelUInt, s2xlate, pbmte, mode) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())) || (if (hasPerm) pte.onlyPf(levelUInt, s2xlate, pbmte) else false.B) 962 ps.onlypf(i) := pte.onlyPf(levelUInt, s2xlate, pbmte) 963 ps.perms.map(_(i) := pte.perm) 964 } 965 ps.reservedBits.map(_ := true.B) 966 ps 967 } 968 969 override def toPrintable: Printable = { 970 // require(num == 4, "if num is not 4, please comment this toPrintable") 971 // NOTE: if num is not 4, please comment this toPrintable 972 val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 973 p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} pbmt:${printVec(pbmts)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 974 (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 975 } 976} 977 978class PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int = 0)(implicit p: Parameters) extends PtwBundle { 979 val entries = new PtwEntries(num, tagLen, level, hasPerm, ReservedBits) 980 981 val ecc_block = XLEN 982 val ecc_info = get_ecc_info() 983 val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None 984 985 def get_ecc_info(): (Int, Int, Int, Int) = { 986 val eccBits_per = eccCode.width(ecc_block) - ecc_block 987 988 val data_length = entries.getWidth 989 val data_align_num = data_length / ecc_block 990 val data_not_align = (data_length % ecc_block) != 0 // ugly code 991 val data_unalign_length = data_length - data_align_num * ecc_block 992 val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 993 994 val eccBits = eccBits_per * data_align_num + eccBits_unalign 995 (eccBits, eccBits_per, data_align_num, data_unalign_length) 996 } 997 998 def encode() = { 999 val data = entries.asUInt 1000 val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 1001 for (i <- 0 until ecc_info._3) { 1002 ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 1003 } 1004 if (ecc_info._4 != 0) { 1005 val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 1006 ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt)) 1007 } else { ecc.map(_ := ecc_slices.asUInt)} 1008 } 1009 1010 def decode(): Bool = { 1011 val data = entries.asUInt 1012 val res = Wire(Vec(ecc_info._3 + 1, Bool())) 1013 for (i <- 0 until ecc_info._3) { 1014 res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 1015 } 1016 if (ecc_info._2 != 0 && ecc_info._4 != 0) { 1017 res(ecc_info._3) := eccCode.decode( 1018 Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 1019 } else { res(ecc_info._3) := false.B } 1020 1021 Cat(res).orR 1022 } 1023 1024 def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = { 1025 this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate, pbmte, mode) 1026 this.encode() 1027 } 1028} 1029 1030class PtwReq(implicit p: Parameters) extends PtwBundle { 1031 val vpn = UInt(vpnLen.W) //vpn or gvpn 1032 val s2xlate = UInt(2.W) 1033 def hasS2xlate(): Bool = { 1034 this.s2xlate =/= noS2xlate 1035 } 1036 def isOnlyStage2: Bool = { 1037 this.s2xlate === onlyStage2 1038 } 1039 override def toPrintable: Printable = { 1040 p"vpn:0x${Hexadecimal(vpn)}" 1041 } 1042} 1043 1044class PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 1045 val memidx = new MemBlockidxBundle 1046 val getGpa = Bool() // this req is to get gpa when having guest page fault 1047} 1048 1049class PtwResp(implicit p: Parameters) extends PtwBundle { 1050 val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1051 val pf = Bool() 1052 val af = Bool() 1053 1054 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 1055 this.entry.level.map(_ := level) 1056 this.entry.tag := vpn 1057 this.entry.perm.map(_ := pte.getPerm()) 1058 this.entry.ppn := pte.ppn 1059 this.entry.pbmt := pte.pbmt 1060 this.entry.prefetch := DontCare 1061 this.entry.asid := asid 1062 this.entry.v := !pf 1063 this.pf := pf 1064 this.af := af 1065 } 1066 1067 override def toPrintable: Printable = { 1068 p"entry:${entry} pf:${pf} af:${af}" 1069 } 1070} 1071 1072class HptwResp(implicit p: Parameters) extends PtwBundle { 1073 val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true) 1074 val gpf = Bool() 1075 val gaf = Bool() 1076 1077 def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 1078 val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte) 1079 this.entry.level.map(_ := level) 1080 this.entry.tag := vpn 1081 this.entry.perm.map(_ := resp_pte.getPerm()) 1082 this.entry.ppn := resp_pte.ppn 1083 this.entry.pbmt := resp_pte.pbmt 1084 this.entry.prefetch := DontCare 1085 this.entry.asid := DontCare 1086 this.entry.vmid.map(_ := vmid) 1087 this.entry.v := !gpf 1088 this.gpf := gpf 1089 this.gaf := gaf 1090 } 1091 1092 def genPPNS2(vpn: UInt): UInt = { 1093 MuxLookup(entry.level.get, 0.U)(Seq( 1094 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 1095 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 1096 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)), 1097 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1098 )) 1099 } 1100 1101 def hit(gvpn: UInt, vmid: UInt): Bool = { 1102 val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 1103 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1104 for (i <- 0 until 3) { 1105 tag_match(i) := entry.tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1106 } 1107 tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3) 1108 1109 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1110 3.U -> tag_match(3), 1111 2.U -> (tag_match(3) && tag_match(2)), 1112 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1113 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1114 ) 1115 1116 vmid_hit && level_match 1117 } 1118} 1119 1120class PtwSectorResp(implicit p: Parameters) extends PtwBundle { 1121 val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true) 1122 val addr_low = UInt(sectortlbwidth.W) 1123 val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 1124 val valididx = Vec(tlbcontiguous, Bool()) 1125 val pteidx = Vec(tlbcontiguous, Bool()) 1126 val pf = Bool() 1127 val af = Bool() 1128 1129 1130 def genPPN(vpn: UInt): UInt = { 1131 MuxLookup(entry.level.get, 0.U)(Seq( 1132 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 1133 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 1134 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)), 1135 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))) 1136 ) 1137 } 1138 1139 def genGVPN(vpn: UInt): UInt = { 1140 val isNonLeaf = !(entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v && !pf && !af 1141 Mux(isNonLeaf, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), genPPN(vpn)) 1142 } 1143 1144 def isLeaf() = { 1145 (entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v 1146 } 1147 1148 def isFakePte() = { 1149 !pf && !entry.v && !af 1150 } 1151 1152 def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 1153 require(vpn.getWidth == vpnLen) 1154 // require(this.asid.getWidth <= asid.getWidth) 1155 val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1156 val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 1157 if (allType) { 1158 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1159 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1160 tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 1161 for (i <- 1 until 3) { 1162 tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1163 } 1164 tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3) 1165 1166 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1167 3.U -> tag_match(3), 1168 2.U -> (tag_match(3) && tag_match(2)), 1169 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1170 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1171 ) 1172 1173 asid_hit && vmid_hit && level_match && addr_low_hit 1174 } else { 1175 val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 1176 val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 1177 for (i <- 0 until 3) { 1178 tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1)) 1179 } 1180 1181 val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 1182 3.U -> tag_match(0), 1183 2.U -> (tag_match(0) && tag_match(1)), 1184 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 1185 ) 1186 1187 asid_hit && vmid_hit && level_match && addr_low_hit 1188 } 1189 } 1190} 1191 1192class PtwMergeResp(implicit p: Parameters) extends PtwBundle { 1193 val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1194 val pteidx = Vec(tlbcontiguous, Bool()) 1195 val not_super = Bool() 1196 val not_merge = Bool() 1197 1198 def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true, not_merge: Boolean = false) = { 1199 assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1200 val resp_pte = pte 1201 val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1202 ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth) 1203 ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0) 1204 ptw_resp.pbmt := resp_pte.pbmt 1205 ptw_resp.level.map(_ := level) 1206 ptw_resp.perm.map(_ := resp_pte.getPerm()) 1207 ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1208 ptw_resp.pf := pf 1209 ptw_resp.af := af 1210 ptw_resp.v := resp_pte.perm.v 1211 ptw_resp.prefetch := DontCare 1212 ptw_resp.asid := asid 1213 ptw_resp.vmid.map(_ := vmid) 1214 this.pteidx := UIntToOH(addr_low).asBools 1215 this.not_super := not_super.B 1216 this.not_merge := not_merge.B 1217 1218 for (i <- 0 until tlbcontiguous) { 1219 this.entry(i) := ptw_resp 1220 } 1221 } 1222 1223 def genPPN(): UInt = { 1224 val idx = OHToUInt(pteidx) 1225 val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0)) 1226 MuxLookup(entry(idx).level.get, 0.U)(Seq( 1227 3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)), 1228 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)), 1229 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)), 1230 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1231 ) 1232 } 1233} 1234 1235class PtwRespS2(implicit p: Parameters) extends PtwBundle { 1236 val s2xlate = UInt(2.W) 1237 val s1 = new PtwSectorResp() 1238 val s2 = new HptwResp() 1239 1240 def hasS2xlate: Bool = { 1241 this.s2xlate =/= noS2xlate 1242 } 1243 1244 def isOnlyStage2: Bool = { 1245 this.s2xlate === onlyStage2 1246 } 1247 1248 def getVpn(vpn: UInt): UInt = { 1249 val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 1250 val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx)) 1251 val s1_vpn = MuxLookup(level, s1tag)(Seq( 1252 3.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 1253 2.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 1254 1.U -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0))) 1255 ) 1256 val s2_vpn = s2.entry.tag 1257 Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag)) 1258 } 1259 1260 def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = { 1261 val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate) 1262 val onlyS2_hit = s2.hit(vpn, vmid) 1263 // allstage and onlys1 hit 1264 val s1vpn = Cat(s1.entry.tag, s1.addr_low) 1265 val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 1266 1267 val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 1268 for (i <- 0 until 3) { 1269 tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1270 } 1271 tag_match(3) := vpn(vpnLen - 1, vpnnLen * 3) === s1vpn(vpnLen - 1, vpnnLen * 3) 1272 val level_match = MuxLookup(level, false.B)(Seq( 1273 3.U -> tag_match(3), 1274 2.U -> (tag_match(3) && tag_match(2)), 1275 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 1276 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 1277 ) 1278 1279 val vpn_hit = level_match 1280 val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B) 1281 val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid) 1282 val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit 1283 Mux(this.s2xlate === noS2xlate, noS2_hit, 1284 Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit)) 1285 } 1286} 1287 1288class PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1289 val memidx = new MemBlockidxBundle() 1290 val getGpa = Bool() // this req is to get gpa when having guest page fault 1291} 1292 1293class L2TLBIO(implicit p: Parameters) extends PtwBundle { 1294 val hartId = Input(UInt(hartIdLen.W)) 1295 val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 1296 val sfence = Input(new SfenceBundle) 1297 val csr = new Bundle { 1298 val tlb = Input(new TlbCsrBundle) 1299 val distribute_csr = Flipped(new DistributedCSRIO) 1300 } 1301} 1302 1303class L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1304 val addr = UInt(PAddrBits.W) 1305 val id = UInt(bMemID.W) 1306 val hptw_bypassed = Bool() 1307} 1308 1309class L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 1310 val source = UInt(bSourceWidth.W) 1311} 1312 1313class L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle { 1314 val req_info = new L2TlbInnerBundle 1315 val isHptwReq = Bool() 1316 val isLLptw = Bool() 1317 val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 1318} 1319 1320object ValidHoldBypass{ 1321 def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1322 val valid = RegInit(false.B) 1323 when (infire) { valid := true.B } 1324 when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1325 when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1326 valid || infire 1327 } 1328} 1329 1330class L1TlbDB(implicit p: Parameters) extends TlbBundle { 1331 val vpn = UInt(vpnLen.W) 1332} 1333 1334class PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1335 val vpn = UInt(vpnLen.W) 1336 val source = UInt(bSourceWidth.W) 1337 val bypassed = Bool() 1338 val is_first = Bool() 1339 val prefetched = Bool() 1340 val prefetch = Bool() 1341 val l2Hit = Bool() 1342 val l1Hit = Bool() 1343 val hit = Bool() 1344} 1345 1346class PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 1347 val vpn = UInt(vpnLen.W) 1348 val source = UInt(bSourceWidth.W) 1349} 1350 1351class L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 1352 val vpn = UInt(vpnLen.W) 1353} 1354 1355class L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 1356 val vpn = UInt(vpnLen.W) 1357} 1358