16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport utils._ 246d5ddbceSLemoverimport xiangshan.backend.roq.RoqPtr 256d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 286d5ddbceSLemover 296d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 306d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 316d5ddbceSLemover 326d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle { 336d5ddbceSLemover val d = Bool() 346d5ddbceSLemover val a = Bool() 356d5ddbceSLemover val g = Bool() 366d5ddbceSLemover val u = Bool() 376d5ddbceSLemover val x = Bool() 386d5ddbceSLemover val w = Bool() 396d5ddbceSLemover val r = Bool() 406d5ddbceSLemover 416d5ddbceSLemover override def toPrintable: Printable = { 426d5ddbceSLemover p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 436d5ddbceSLemover //(if(hasV) (p"v:${v}") else p"") 446d5ddbceSLemover } 456d5ddbceSLemover} 466d5ddbceSLemover 476d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle { 486d5ddbceSLemover val pf = Bool() // NOTE: if this is true, just raise pf 496d5ddbceSLemover // pagetable perm (software defined) 506d5ddbceSLemover val d = Bool() 516d5ddbceSLemover val a = Bool() 526d5ddbceSLemover val g = Bool() 536d5ddbceSLemover val u = Bool() 546d5ddbceSLemover val x = Bool() 556d5ddbceSLemover val w = Bool() 566d5ddbceSLemover val r = Bool() 576d5ddbceSLemover // pma perm (hardwired) 586d5ddbceSLemover val pr = Bool() //readable 596d5ddbceSLemover val pw = Bool() //writeable 606d5ddbceSLemover val pe = Bool() //executable 616d5ddbceSLemover val pa = Bool() //atom op permitted 626d5ddbceSLemover val pi = Bool() //icacheable 636d5ddbceSLemover val pd = Bool() //dcacheable 646d5ddbceSLemover 656d5ddbceSLemover override def toPrintable: Printable = { 666d5ddbceSLemover p"pf:${pf} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}" 676d5ddbceSLemover } 686d5ddbceSLemover} 696d5ddbceSLemover 706d5ddbceSLemover// multi-read && single-write 716d5ddbceSLemover// input is data, output is hot-code(not one-hot) 726d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 736d5ddbceSLemover val io = IO(new Bundle { 746d5ddbceSLemover val r = new Bundle { 756d5ddbceSLemover val req = Input(Vec(readWidth, gen)) 766d5ddbceSLemover val resp = Output(Vec(readWidth, Vec(set, Bool()))) 776d5ddbceSLemover } 786d5ddbceSLemover val w = Input(new Bundle { 796d5ddbceSLemover val valid = Bool() 806d5ddbceSLemover val bits = new Bundle { 816d5ddbceSLemover val index = UInt(log2Up(set).W) 826d5ddbceSLemover val data = gen 836d5ddbceSLemover } 846d5ddbceSLemover }) 856d5ddbceSLemover }) 866d5ddbceSLemover 876d5ddbceSLemover val wordType = UInt(gen.getWidth.W) 886d5ddbceSLemover val array = Reg(Vec(set, wordType)) 896d5ddbceSLemover 906d5ddbceSLemover io.r.resp.zipWithIndex.map{ case (a,i) => 916d5ddbceSLemover a := array.map(io.r.req(i).asUInt === _) 926d5ddbceSLemover } 936d5ddbceSLemover 946d5ddbceSLemover when (io.w.valid) { 956d5ddbceSLemover array(io.w.bits.index) := io.w.bits.data 966d5ddbceSLemover } 976d5ddbceSLemover} 986d5ddbceSLemover 996d5ddbceSLemoverclass TlbSPMeta(implicit p: Parameters) extends TlbBundle { 1006d5ddbceSLemover val tag = UInt(vpnLen.W) // tag is vpn 1016d5ddbceSLemover val level = UInt(1.W) // 1 for 2MB, 0 for 1GB 1026d5ddbceSLemover 1036d5ddbceSLemover def hit(vpn: UInt): Bool = { 1046d5ddbceSLemover val a = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2) 1056d5ddbceSLemover val b = tag(vpnnLen*2-1, vpnnLen*1) === vpn(vpnnLen*2-1, vpnnLen*1) 1066d5ddbceSLemover XSDebug(Mux(level.asBool, a&b, a), p"Hit superpage: hit:${Mux(level.asBool, a&b, a)} tag:${Hexadecimal(tag)} level:${level} a:${a} b:${b} vpn:${Hexadecimal(vpn)}\n") 1076d5ddbceSLemover Mux(level.asBool, a&b, a) 1086d5ddbceSLemover } 1096d5ddbceSLemover 1106d5ddbceSLemover def apply(vpn: UInt, level: UInt) = { 1116d5ddbceSLemover this.tag := vpn 1126d5ddbceSLemover this.level := level(0) 1136d5ddbceSLemover 1146d5ddbceSLemover this 1156d5ddbceSLemover } 1166d5ddbceSLemover 1176d5ddbceSLemover} 1186d5ddbceSLemover 1196d5ddbceSLemoverclass TlbData(superpage: Boolean = false)(implicit p: Parameters) extends TlbBundle { 1206d5ddbceSLemover val level = if(superpage) Some(UInt(1.W)) else None // /*2 for 4KB,*/ 1 for 2MB, 0 for 1GB 1216d5ddbceSLemover val ppn = UInt(ppnLen.W) 1226d5ddbceSLemover val perm = new TlbPermBundle 1236d5ddbceSLemover 1246d5ddbceSLemover def genPPN(vpn: UInt): UInt = { 1256d5ddbceSLemover if (superpage) { 1266d5ddbceSLemover val insideLevel = level.getOrElse(0.U) 1276d5ddbceSLemover Mux(insideLevel.asBool, Cat(ppn(ppn.getWidth-1, vpnnLen*1), vpn(vpnnLen*1-1, 0)), 1286d5ddbceSLemover Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0))) 1296d5ddbceSLemover } else { 1306d5ddbceSLemover ppn 1316d5ddbceSLemover } 1326d5ddbceSLemover } 1336d5ddbceSLemover 1346d5ddbceSLemover def apply(ppn: UInt, level: UInt, perm: UInt, pf: Bool) = { 1356d5ddbceSLemover this.level.map(_ := level(0)) 1366d5ddbceSLemover this.ppn := ppn 1376d5ddbceSLemover // refill pagetable perm 1386d5ddbceSLemover val ptePerm = perm.asTypeOf(new PtePermBundle) 1396d5ddbceSLemover this.perm.pf:= pf 1406d5ddbceSLemover this.perm.d := ptePerm.d 1416d5ddbceSLemover this.perm.a := ptePerm.a 1426d5ddbceSLemover this.perm.g := ptePerm.g 1436d5ddbceSLemover this.perm.u := ptePerm.u 1446d5ddbceSLemover this.perm.x := ptePerm.x 1456d5ddbceSLemover this.perm.w := ptePerm.w 1466d5ddbceSLemover this.perm.r := ptePerm.r 1476d5ddbceSLemover 1486d5ddbceSLemover // get pma perm 1496d5ddbceSLemover val (pmaMode, accessWidth) = AddressSpace.memmapAddrMatch(Cat(ppn, 0.U(12.W))) 1506d5ddbceSLemover this.perm.pr := PMAMode.read(pmaMode) 1516d5ddbceSLemover this.perm.pw := PMAMode.write(pmaMode) 1526d5ddbceSLemover this.perm.pe := PMAMode.execute(pmaMode) 1536d5ddbceSLemover this.perm.pa := PMAMode.atomic(pmaMode) 1546d5ddbceSLemover this.perm.pi := PMAMode.icache(pmaMode) 1556d5ddbceSLemover this.perm.pd := PMAMode.dcache(pmaMode) 1566d5ddbceSLemover 1576d5ddbceSLemover this 1586d5ddbceSLemover } 1596d5ddbceSLemover 1606d5ddbceSLemover override def toPrintable: Printable = { 1616d5ddbceSLemover val insideLevel = level.getOrElse(0.U) 1626d5ddbceSLemover p"level:${insideLevel} ppn:${Hexadecimal(ppn)} perm:${perm}" 1636d5ddbceSLemover } 1646d5ddbceSLemover 1656d5ddbceSLemover override def cloneType: this.type = (new TlbData(superpage)).asInstanceOf[this.type] 1666d5ddbceSLemover} 1676d5ddbceSLemover 1686d5ddbceSLemoverobject TlbCmd { 1696d5ddbceSLemover def read = "b00".U 1706d5ddbceSLemover def write = "b01".U 1716d5ddbceSLemover def exec = "b10".U 1726d5ddbceSLemover 1736d5ddbceSLemover def atom_read = "b100".U // lr 1746d5ddbceSLemover def atom_write = "b101".U // sc / amo 1756d5ddbceSLemover 1766d5ddbceSLemover def apply() = UInt(3.W) 1776d5ddbceSLemover def isRead(a: UInt) = a(1,0)===read 1786d5ddbceSLemover def isWrite(a: UInt) = a(1,0)===write 1796d5ddbceSLemover def isExec(a: UInt) = a(1,0)===exec 1806d5ddbceSLemover 1816d5ddbceSLemover def isAtom(a: UInt) = a(2) 1826d5ddbceSLemover} 1836d5ddbceSLemover 1846d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle { 1856d5ddbceSLemover val vaddr = UInt(VAddrBits.W) 1866d5ddbceSLemover val cmd = TlbCmd() 1876d5ddbceSLemover val roqIdx = new RoqPtr 1886d5ddbceSLemover val debug = new Bundle { 1896d5ddbceSLemover val pc = UInt(XLEN.W) 1906d5ddbceSLemover val isFirstIssue = Bool() 1916d5ddbceSLemover } 1926d5ddbceSLemover 1936d5ddbceSLemover override def toPrintable: Printable = { 1946d5ddbceSLemover p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} pc:0x${Hexadecimal(debug.pc)} roqIdx:${roqIdx}" 1956d5ddbceSLemover } 1966d5ddbceSLemover} 1976d5ddbceSLemover 1986d5ddbceSLemoverclass TlbResp(implicit p: Parameters) extends TlbBundle { 1996d5ddbceSLemover val paddr = UInt(PAddrBits.W) 2006d5ddbceSLemover val miss = Bool() 2016d5ddbceSLemover val mmio = Bool() 2026d5ddbceSLemover val excp = new Bundle { 2036d5ddbceSLemover val pf = new Bundle { 2046d5ddbceSLemover val ld = Bool() 2056d5ddbceSLemover val st = Bool() 2066d5ddbceSLemover val instr = Bool() 2076d5ddbceSLemover } 2086d5ddbceSLemover val af = new Bundle { 2096d5ddbceSLemover val ld = Bool() 2106d5ddbceSLemover val st = Bool() 2116d5ddbceSLemover val instr = Bool() 2126d5ddbceSLemover } 2136d5ddbceSLemover } 2146d5ddbceSLemover val ptwBack = Bool() // when ptw back, wake up replay rs's state 2156d5ddbceSLemover 2166d5ddbceSLemover override def toPrintable: Printable = { 2176d5ddbceSLemover p"paddr:0x${Hexadecimal(paddr)} miss:${miss} excp.pf: ld:${excp.pf.ld} st:${excp.pf.st} instr:${excp.pf.instr} ptwBack:${ptwBack}" 2186d5ddbceSLemover } 2196d5ddbceSLemover} 2206d5ddbceSLemover 2216d5ddbceSLemoverclass TlbRequestIO()(implicit p: Parameters) extends TlbBundle { 2226d5ddbceSLemover val req = DecoupledIO(new TlbReq) 2236d5ddbceSLemover val resp = Flipped(DecoupledIO(new TlbResp)) 2246d5ddbceSLemover} 2256d5ddbceSLemover 2266d5ddbceSLemoverclass BlockTlbRequestIO()(implicit p: Parameters) extends TlbBundle { 2276d5ddbceSLemover val req = DecoupledIO(new TlbReq) 2286d5ddbceSLemover val resp = Flipped(DecoupledIO(new TlbResp)) 2296d5ddbceSLemover} 2306d5ddbceSLemover 2316d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 2326d5ddbceSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 2336d5ddbceSLemover val resp = Flipped(DecoupledIO(new PtwResp)) 2346d5ddbceSLemover 2356d5ddbceSLemover override def cloneType: this.type = (new TlbPtwIO(Width)).asInstanceOf[this.type] 2366d5ddbceSLemover 2376d5ddbceSLemover override def toPrintable: Printable = { 2386d5ddbceSLemover p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 2396d5ddbceSLemover } 2406d5ddbceSLemover} 2416d5ddbceSLemover 242*b052b972SLemoverclass TlbIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 2435aae5b8dSLemover val requestor = Vec(Width, Flipped(new TlbRequestIO)) 2445aae5b8dSLemover val ptw = new TlbPtwIO(Width) 245*b052b972SLemover val sfence = Input(new SfenceBundle) 246*b052b972SLemover val csr = Input(new TlbCsrBundle) 2476d5ddbceSLemover 2486d5ddbceSLemover override def cloneType: this.type = (new TlbIO(Width)).asInstanceOf[this.type] 2496d5ddbceSLemover} 2506d5ddbceSLemover 2516d5ddbceSLemover 2526d5ddbceSLemover/**************************** PTW *************************************/ 2536d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 2546d5ddbceSLemoverabstract class PtwModule(outer: PTW) extends LazyModuleImp(outer) 2556d5ddbceSLemover with HasXSParameter with HasPtwConst 2566d5ddbceSLemover 2576d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{ 2586d5ddbceSLemover val reserved = UInt(pteResLen.W) 2596d5ddbceSLemover val ppn = UInt(ppnLen.W) 2606d5ddbceSLemover val rsw = UInt(2.W) 2616d5ddbceSLemover val perm = new Bundle { 2626d5ddbceSLemover val d = Bool() 2636d5ddbceSLemover val a = Bool() 2646d5ddbceSLemover val g = Bool() 2656d5ddbceSLemover val u = Bool() 2666d5ddbceSLemover val x = Bool() 2676d5ddbceSLemover val w = Bool() 2686d5ddbceSLemover val r = Bool() 2696d5ddbceSLemover val v = Bool() 2706d5ddbceSLemover } 2716d5ddbceSLemover 2726d5ddbceSLemover def unaligned(level: UInt) = { 2736d5ddbceSLemover isLeaf() && !(level === 2.U || 2746d5ddbceSLemover level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 2756d5ddbceSLemover level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U) 2766d5ddbceSLemover } 2776d5ddbceSLemover 2786d5ddbceSLemover def isPf(level: UInt) = { 2796d5ddbceSLemover !perm.v || (!perm.r && perm.w) || unaligned(level) 2806d5ddbceSLemover } 2816d5ddbceSLemover 2826d5ddbceSLemover def isLeaf() = { 2836d5ddbceSLemover perm.r || perm.x || perm.w 2846d5ddbceSLemover } 2856d5ddbceSLemover 2866d5ddbceSLemover def getPerm() = { 2876d5ddbceSLemover val pm = Wire(new PtePermBundle) 2886d5ddbceSLemover pm.d := perm.d 2896d5ddbceSLemover pm.a := perm.a 2906d5ddbceSLemover pm.g := perm.g 2916d5ddbceSLemover pm.u := perm.u 2926d5ddbceSLemover pm.x := perm.x 2936d5ddbceSLemover pm.w := perm.w 2946d5ddbceSLemover pm.r := perm.r 2956d5ddbceSLemover pm 2966d5ddbceSLemover } 2976d5ddbceSLemover 2986d5ddbceSLemover override def toPrintable: Printable = { 2996d5ddbceSLemover p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 3006d5ddbceSLemover } 3016d5ddbceSLemover} 3026d5ddbceSLemover 3036d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 3046d5ddbceSLemover val tag = UInt(tagLen.W) 3056d5ddbceSLemover val ppn = UInt(ppnLen.W) 3066d5ddbceSLemover val perm = if (hasPerm) Some(new PtePermBundle) else None 3076d5ddbceSLemover val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None 3086d5ddbceSLemover 3096d5ddbceSLemover def hit(vpn: UInt, allType: Boolean = false) = { 3106d5ddbceSLemover require(vpn.getWidth == vpnLen) 3116d5ddbceSLemover if (allType) { 3126d5ddbceSLemover require(hasLevel) 3136d5ddbceSLemover val hit0 = tag(tagLen - 1, vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2) 3146d5ddbceSLemover val hit1 = tag(vpnnLen*2 - 1, vpnnLen) === vpn(vpnnLen*2 - 1, vpnnLen) 3156d5ddbceSLemover val hit2 = tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 3166d5ddbceSLemover Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 3176d5ddbceSLemover } else if (hasLevel) { 3186d5ddbceSLemover val hit0 = tag(tagLen - 1, tagLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen) 3196d5ddbceSLemover val hit1 = tag(tagLen - vpnnLen - 1, tagLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2) 3206d5ddbceSLemover Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) 3216d5ddbceSLemover } else { 3226d5ddbceSLemover tag === vpn(vpnLen - 1, vpnLen - tagLen) 3236d5ddbceSLemover } 3246d5ddbceSLemover } 3256d5ddbceSLemover 3266d5ddbceSLemover def refill(vpn: UInt, pte: UInt, level: UInt = 0.U) { 3276d5ddbceSLemover tag := vpn(vpnLen - 1, vpnLen - tagLen) 3286d5ddbceSLemover ppn := pte.asTypeOf(pteBundle).ppn 3296d5ddbceSLemover perm.map(_ := pte.asTypeOf(pteBundle).perm) 3306d5ddbceSLemover this.level.map(_ := level) 3316d5ddbceSLemover } 3326d5ddbceSLemover 3336d5ddbceSLemover def genPtwEntry(vpn: UInt, pte: UInt, level: UInt = 0.U) = { 3346d5ddbceSLemover val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 3356d5ddbceSLemover e.refill(vpn, pte, level) 3366d5ddbceSLemover e 3376d5ddbceSLemover } 3386d5ddbceSLemover 3396d5ddbceSLemover override def cloneType: this.type = (new PtwEntry(tagLen, hasPerm, hasLevel)).asInstanceOf[this.type] 3406d5ddbceSLemover 3416d5ddbceSLemover override def toPrintable: Printable = { 3426d5ddbceSLemover // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 3436d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 3446d5ddbceSLemover (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 3456d5ddbceSLemover (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") 3466d5ddbceSLemover } 3476d5ddbceSLemover} 3486d5ddbceSLemover 3496d5ddbceSLemoverclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 3506d5ddbceSLemover require(log2Up(num)==log2Down(num)) 3516d5ddbceSLemover 3526d5ddbceSLemover val tag = UInt(tagLen.W) 3536d5ddbceSLemover val ppns = Vec(num, UInt(ppnLen.W)) 3546d5ddbceSLemover val vs = Vec(num, Bool()) 3556d5ddbceSLemover val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 3566d5ddbceSLemover // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 3576d5ddbceSLemover 3586d5ddbceSLemover def tagClip(vpn: UInt) = { 3596d5ddbceSLemover require(vpn.getWidth == vpnLen) 3606d5ddbceSLemover vpn(vpnLen - 1, vpnLen - tagLen) 3616d5ddbceSLemover } 3626d5ddbceSLemover 3636d5ddbceSLemover def sectorIdxClip(vpn: UInt, level: Int) = { 3646d5ddbceSLemover getVpnClip(vpn, level)(log2Up(num) - 1, 0) 3656d5ddbceSLemover } 3666d5ddbceSLemover 3676d5ddbceSLemover def hit(vpn: UInt) = { 3686d5ddbceSLemover tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level)) // TODO: optimize this. don't need to compare each with tag 3696d5ddbceSLemover } 3706d5ddbceSLemover 3716d5ddbceSLemover def genEntries(vpn: UInt, data: UInt, levelUInt: UInt) = { 3726d5ddbceSLemover require((data.getWidth / XLEN) == num, 3736d5ddbceSLemover "input data length must be multiple of pte length") 3746d5ddbceSLemover 3756d5ddbceSLemover val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm)) 3766d5ddbceSLemover ps.tag := tagClip(vpn) 3776d5ddbceSLemover for (i <- 0 until num) { 3786d5ddbceSLemover val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 3796d5ddbceSLemover ps.ppns(i) := pte.ppn 3806d5ddbceSLemover ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 3816d5ddbceSLemover ps.perms.map(_(i) := pte.perm) 3826d5ddbceSLemover } 3836d5ddbceSLemover ps 3846d5ddbceSLemover } 3856d5ddbceSLemover 3866d5ddbceSLemover override def cloneType: this.type = (new PtwEntries(num, tagLen, level, hasPerm)).asInstanceOf[this.type] 3876d5ddbceSLemover override def toPrintable: Printable = { 3886d5ddbceSLemover // require(num == 4, "if num is not 4, please comment this toPrintable") 3896d5ddbceSLemover // NOTE: if num is not 4, please comment this toPrintable 3906d5ddbceSLemover val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 3916d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 3926d5ddbceSLemover (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 3936d5ddbceSLemover } 3946d5ddbceSLemover} 3956d5ddbceSLemover 3966d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle { 3976d5ddbceSLemover val vpn = UInt(vpnLen.W) 3986d5ddbceSLemover 3996d5ddbceSLemover override def toPrintable: Printable = { 4006d5ddbceSLemover p"vpn:0x${Hexadecimal(vpn)}" 4016d5ddbceSLemover } 4026d5ddbceSLemover} 4036d5ddbceSLemover 4046d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle { 4056d5ddbceSLemover val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 4066d5ddbceSLemover val pf = Bool() 4076d5ddbceSLemover 4086d5ddbceSLemover override def toPrintable: Printable = { 4096d5ddbceSLemover p"entry:${entry} pf:${pf}" 4106d5ddbceSLemover } 4116d5ddbceSLemover} 4126d5ddbceSLemover 4136d5ddbceSLemoverclass PtwIO(implicit p: Parameters) extends PtwBundle { 4146d5ddbceSLemover val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 4156d5ddbceSLemover val sfence = Input(new SfenceBundle) 4166d5ddbceSLemover val csr = Input(new TlbCsrBundle) 4176d5ddbceSLemover} 4186d5ddbceSLemover 4196d5ddbceSLemoverobject ValidHold { 4206d5ddbceSLemover def apply(infire: Bool, outfire: Bool, flush: Bool = false.B ) = { 4216d5ddbceSLemover val valid = RegInit(false.B) 4226d5ddbceSLemover when (outfire) { valid := false.B } 4236d5ddbceSLemover when (infire) { valid := true.B } 4246d5ddbceSLemover when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 4256d5ddbceSLemover valid 4266d5ddbceSLemover } 4276d5ddbceSLemover} 4286d5ddbceSLemover 4296d5ddbceSLemoverobject OneCycleValid { 4306d5ddbceSLemover def apply(fire: Bool, flush: Bool = false.B) = { 4316d5ddbceSLemover val valid = RegInit(false.B) 4326d5ddbceSLemover when (valid) { valid := false.B } 4336d5ddbceSLemover when (fire) { valid := true.B } 4346d5ddbceSLemover when (flush) { valid := false.B } 4356d5ddbceSLemover valid 4366d5ddbceSLemover } 4376d5ddbceSLemover}