16d5ddbceSLemover/*************************************************************************************** 2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 56d5ddbceSLemover* 66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 96d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 106d5ddbceSLemover* 116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 146d5ddbceSLemover* 156d5ddbceSLemover* See the Mulan PSL v2 for more details. 166d5ddbceSLemover***************************************************************************************/ 176d5ddbceSLemover 186d5ddbceSLemoverpackage xiangshan.cache.mmu 196d5ddbceSLemover 208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 216d5ddbceSLemoverimport chisel3._ 226d5ddbceSLemoverimport chisel3.util._ 236d5ddbceSLemoverimport xiangshan._ 246d5ddbceSLemoverimport utils._ 253c02ee8fSwakafaimport utility._ 269aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 276d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 296d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 305b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 31f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle 325b7ef044SLemover 336d5ddbceSLemover 346d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 356d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 366d5ddbceSLemover 37a0301c0dSLemover 386d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle { 396d5ddbceSLemover val d = Bool() 406d5ddbceSLemover val a = Bool() 416d5ddbceSLemover val g = Bool() 426d5ddbceSLemover val u = Bool() 436d5ddbceSLemover val x = Bool() 446d5ddbceSLemover val w = Bool() 456d5ddbceSLemover val r = Bool() 466d5ddbceSLemover 476d5ddbceSLemover override def toPrintable: Printable = { 486d5ddbceSLemover p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 496d5ddbceSLemover //(if(hasV) (p"v:${v}") else p"") 506d5ddbceSLemover } 516d5ddbceSLemover} 526d5ddbceSLemover 535b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle { 545b7ef044SLemover val r = Bool() 555b7ef044SLemover val w = Bool() 565b7ef044SLemover val x = Bool() 575b7ef044SLemover val c = Bool() 585b7ef044SLemover val atomic = Bool() 595b7ef044SLemover 605b7ef044SLemover def assign_ap(pm: PMPConfig) = { 615b7ef044SLemover r := pm.r 625b7ef044SLemover w := pm.w 635b7ef044SLemover x := pm.x 645b7ef044SLemover c := pm.c 655b7ef044SLemover atomic := pm.atomic 665b7ef044SLemover } 675b7ef044SLemover} 685b7ef044SLemover 696d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle { 706d5ddbceSLemover val pf = Bool() // NOTE: if this is true, just raise pf 71b6982e83SLemover val af = Bool() // NOTE: if this is true, just raise af 726d5ddbceSLemover // pagetable perm (software defined) 736d5ddbceSLemover val d = Bool() 746d5ddbceSLemover val a = Bool() 756d5ddbceSLemover val g = Bool() 766d5ddbceSLemover val u = Bool() 776d5ddbceSLemover val x = Bool() 786d5ddbceSLemover val w = Bool() 796d5ddbceSLemover val r = Bool() 806d5ddbceSLemover 81f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 82b0fa7106SHaoyuan Feng val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 83b0fa7106SHaoyuan Feng this.pf := item.pf 84b0fa7106SHaoyuan Feng this.af := item.af 85b0fa7106SHaoyuan Feng this.d := ptePerm.d 86b0fa7106SHaoyuan Feng this.a := ptePerm.a 87b0fa7106SHaoyuan Feng this.g := ptePerm.g 88b0fa7106SHaoyuan Feng this.u := ptePerm.u 89b0fa7106SHaoyuan Feng this.x := ptePerm.x 90b0fa7106SHaoyuan Feng this.w := ptePerm.w 91b0fa7106SHaoyuan Feng this.r := ptePerm.r 92b0fa7106SHaoyuan Feng 93b0fa7106SHaoyuan Feng this 94b0fa7106SHaoyuan Feng } 95d0de7e4aSpeixiaokun 9687d0ba30Speixiaokun def applyS2(item: HptwResp) = { 97d0de7e4aSpeixiaokun val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 98d0de7e4aSpeixiaokun this.pf := item.gpf 99d0de7e4aSpeixiaokun this.af := item.gaf 100d0de7e4aSpeixiaokun this.d := ptePerm.d 101d0de7e4aSpeixiaokun this.a := ptePerm.a 102d0de7e4aSpeixiaokun this.g := ptePerm.g 103d0de7e4aSpeixiaokun this.u := ptePerm.u 104d0de7e4aSpeixiaokun this.x := ptePerm.x 105d0de7e4aSpeixiaokun this.w := ptePerm.w 106d0de7e4aSpeixiaokun this.r := ptePerm.r 107d0de7e4aSpeixiaokun 108d0de7e4aSpeixiaokun this 109d0de7e4aSpeixiaokun } 11087d0ba30Speixiaokun 111b0fa7106SHaoyuan Feng override def toPrintable: Printable = { 112f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 113b0fa7106SHaoyuan Feng } 114b0fa7106SHaoyuan Feng} 115b0fa7106SHaoyuan Feng 116b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 117b0fa7106SHaoyuan Feng val pf = Bool() // NOTE: if this is true, just raise pf 118b0fa7106SHaoyuan Feng val af = Bool() // NOTE: if this is true, just raise af 119b0fa7106SHaoyuan Feng // pagetable perm (software defined) 120b0fa7106SHaoyuan Feng val d = Bool() 121b0fa7106SHaoyuan Feng val a = Bool() 122b0fa7106SHaoyuan Feng val g = Bool() 123b0fa7106SHaoyuan Feng val u = Bool() 124b0fa7106SHaoyuan Feng val x = Bool() 125b0fa7106SHaoyuan Feng val w = Bool() 126b0fa7106SHaoyuan Feng val r = Bool() 127b0fa7106SHaoyuan Feng 128f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 129f1fe8698SLemover val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 130f1fe8698SLemover this.pf := item.pf 131f1fe8698SLemover this.af := item.af 132f1fe8698SLemover this.d := ptePerm.d 133f1fe8698SLemover this.a := ptePerm.a 134f1fe8698SLemover this.g := ptePerm.g 135f1fe8698SLemover this.u := ptePerm.u 136f1fe8698SLemover this.x := ptePerm.x 137f1fe8698SLemover this.w := ptePerm.w 138f1fe8698SLemover this.r := ptePerm.r 139f1fe8698SLemover 140f1fe8698SLemover this 141f1fe8698SLemover } 1426d5ddbceSLemover override def toPrintable: Printable = { 143f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 1446d5ddbceSLemover } 1456d5ddbceSLemover} 1466d5ddbceSLemover 1476d5ddbceSLemover// multi-read && single-write 1486d5ddbceSLemover// input is data, output is hot-code(not one-hot) 1496d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 1506d5ddbceSLemover val io = IO(new Bundle { 1516d5ddbceSLemover val r = new Bundle { 1526d5ddbceSLemover val req = Input(Vec(readWidth, gen)) 1536d5ddbceSLemover val resp = Output(Vec(readWidth, Vec(set, Bool()))) 1546d5ddbceSLemover } 1556d5ddbceSLemover val w = Input(new Bundle { 1566d5ddbceSLemover val valid = Bool() 1576d5ddbceSLemover val bits = new Bundle { 1586d5ddbceSLemover val index = UInt(log2Up(set).W) 1596d5ddbceSLemover val data = gen 1606d5ddbceSLemover } 1616d5ddbceSLemover }) 1626d5ddbceSLemover }) 1636d5ddbceSLemover 1646d5ddbceSLemover val wordType = UInt(gen.getWidth.W) 1656d5ddbceSLemover val array = Reg(Vec(set, wordType)) 1666d5ddbceSLemover 1676d5ddbceSLemover io.r.resp.zipWithIndex.map{ case (a,i) => 1686d5ddbceSLemover a := array.map(io.r.req(i).asUInt === _) 1696d5ddbceSLemover } 1706d5ddbceSLemover 1716d5ddbceSLemover when (io.w.valid) { 17276e02f07SLingrui98 array(io.w.bits.index) := io.w.bits.data.asUInt 1736d5ddbceSLemover } 1746d5ddbceSLemover} 1756d5ddbceSLemover 176b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 1773ea4388cSHaoyuan Feng require(pageNormal && pageSuper) 178b0fa7106SHaoyuan Feng 1793ea4388cSHaoyuan Feng val tag = UInt(sectorvpnLen.W) 18045f497a4Shappy-lx val asid = UInt(asidLen.W) 1813ea4388cSHaoyuan Feng /* level, 11: 512GB size page(only for sv48) 1823ea4388cSHaoyuan Feng 10: 1GB size page 1833ea4388cSHaoyuan Feng 01: 2MB size page 1843ea4388cSHaoyuan Feng 00: 4KB size page 1853ea4388cSHaoyuan Feng future sv57 extension should change level width 1863ea4388cSHaoyuan Feng */ 1873ea4388cSHaoyuan Feng val level = Some(UInt(2.W)) 1883ea4388cSHaoyuan Feng val ppn = UInt(sectorppnLen.W) 189b0fa7106SHaoyuan Feng val perm = new TlbSectorPermBundle 19063632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 191b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 19263632028SHaoyuan Feng val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 193a0301c0dSLemover 194d0de7e4aSpeixiaokun val g_perm = new TlbPermBundle 195d0de7e4aSpeixiaokun val vmid = UInt(vmidLen.W) 196d61cd5eeSpeixiaokun val s2xlate = UInt(2.W) 197d0de7e4aSpeixiaokun 198a0301c0dSLemover 19956728e73SLemover /** level usage: 20056728e73SLemover * !PageSuper: page is only normal, level is None, match all the tag 20156728e73SLemover * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 20256728e73SLemover * bits0 0: need mid 9bits 20356728e73SLemover * 1: no need mid 9bits 20456728e73SLemover * PageSuper && PageNormal: page hold all the three type, 20556728e73SLemover * bits0 0: need low 9bits 20656728e73SLemover * bits1 0: need mid 9bits 20756728e73SLemover */ 20856728e73SLemover 20986b5ba4aSpeixiaokun def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = { 21082978df9Speixiaokun val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 21163632028SHaoyuan Feng val addr_low_hit = valididx(vpn(2, 0)) 21282978df9Speixiaokun val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 21386b5ba4aSpeixiaokun val isPageSuper = !(level.getOrElse(0.U) === 0.U) 21486b5ba4aSpeixiaokun val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B) 2153ea4388cSHaoyuan Feng 21656728e73SLemover val tmp_level = level.get 2173ea4388cSHaoyuan Feng val tag_matchs = Wire(Vec(Level + 1, Bool())) 2183ea4388cSHaoyuan Feng tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 2193ea4388cSHaoyuan Feng for (i <- 1 until Level + 1) { 2203ea4388cSHaoyuan Feng tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 22156728e73SLemover } 2223ea4388cSHaoyuan Feng 2233ea4388cSHaoyuan Feng val level_matchs = Wire(Vec(Level + 1, Bool())) 2243ea4388cSHaoyuan Feng for (i <- 0 until Level) { 2253ea4388cSHaoyuan Feng level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 2263ea4388cSHaoyuan Feng } 2273ea4388cSHaoyuan Feng level_matchs(Level) := tag_matchs(Level) 2283ea4388cSHaoyuan Feng 2293ea4388cSHaoyuan Feng asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit 230a0301c0dSLemover } 231a0301c0dSLemover 232933ec998Speixiaokun def wbhit(data: PtwRespS2, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = { 233933ec998Speixiaokun val s1vpn = data.s1.entry.tag 234aae99c05Speixiaokun val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth) 235933ec998Speixiaokun val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn) 236933ec998Speixiaokun val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W)) 23763632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 23863632028SHaoyuan Feng val vpn_hit = Wire(Bool()) 23963632028SHaoyuan Feng val index_hit = Wire(Vec(tlbcontiguous, Bool())) 240933ec998Speixiaokun val wb_valididx = Wire(Vec(tlbcontiguous, Bool())) 241ab093818Speixiaokun val hasS2xlate = this.s2xlate =/= noS2xlate 242ab093818Speixiaokun val onlyS1 = this.s2xlate === onlyStage1 243ab093818Speixiaokun val onlyS2 = this.s2xlate === onlyStage2 244ab093818Speixiaokun val pteidx_hit = MuxCase(true.B, Seq( 245ab093818Speixiaokun onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt), 246ab093818Speixiaokun hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt) 247ab093818Speixiaokun )) 248933ec998Speixiaokun wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx) 249933ec998Speixiaokun val s2xlate_hit = s2xlate === this.s2xlate 2503ea4388cSHaoyuan Feng 25163632028SHaoyuan Feng val tmp_level = level.get 2523ea4388cSHaoyuan Feng val tag_matchs = Wire(Vec(Level + 1, Bool())) 2533ea4388cSHaoyuan Feng tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 2543ea4388cSHaoyuan Feng for (i <- 1 until Level + 1) { 2553ea4388cSHaoyuan Feng tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 25663632028SHaoyuan Feng } 25763632028SHaoyuan Feng 2583ea4388cSHaoyuan Feng val level_matchs = Wire(Vec(Level + 1, Bool())) 2593ea4388cSHaoyuan Feng for (i <- 0 until Level) { 2603ea4388cSHaoyuan Feng level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U 2613ea4388cSHaoyuan Feng } 2623ea4388cSHaoyuan Feng level_matchs(Level) := tag_matchs(Level) 2633ea4388cSHaoyuan Feng vpn_hit := asid_hit && level_matchs.asUInt.andR 2643ea4388cSHaoyuan Feng 26563632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 266933ec998Speixiaokun index_hit(i) := wb_valididx(i) && valididx(i) 26763632028SHaoyuan Feng } 26863632028SHaoyuan Feng 26963632028SHaoyuan Feng // For example, tlb req to page cache with vpn 0x10 27063632028SHaoyuan Feng // At this time, 0x13 has not been paged, so page cache only resp 0x10 27163632028SHaoyuan Feng // When 0x13 refill to page cache, previous item will be flushed 27263632028SHaoyuan Feng // Now 0x10 and 0x13 are both valid in page cache 27363632028SHaoyuan Feng // However, when 0x13 refill to tlb, will trigger multi hit 27463632028SHaoyuan Feng // So will only trigger multi-hit when PopCount(data.valididx) = 1 275ab093818Speixiaokun vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit 27663632028SHaoyuan Feng } 27763632028SHaoyuan Feng 278d0de7e4aSpeixiaokun def apply(item: PtwRespS2): TlbSectorEntry = { 279d0de7e4aSpeixiaokun this.asid := item.s1.entry.asid 2806f508cb5Speixiaokun val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq( 2817e664aa3Speixiaokun onlyStage1 -> item.s1.entry.level.getOrElse(0.U), 2827e664aa3Speixiaokun onlyStage2 -> item.s2.entry.level.getOrElse(0.U), 2833ea4388cSHaoyuan Feng allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)), 2847e664aa3Speixiaokun noS2xlate -> item.s1.entry.level.getOrElse(0.U) 2857e664aa3Speixiaokun )) 2863ea4388cSHaoyuan Feng this.level.map(_ := inner_level) 287d0de7e4aSpeixiaokun this.perm.apply(item.s1) 288d0de7e4aSpeixiaokun 2893ea4388cSHaoyuan Feng val s1tag = item.s1.entry.tag 290*97929664SXiaokun-Pei val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth) 2919cb05b4dSXiaokun-Pei // if stage1 page is larger than stage2 page, need to merge s1tag and s2tag. 2923ea4388cSHaoyuan Feng val s1tagFix = MuxCase(s1tag, Seq( 2933ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)), 2943ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)), 2953ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)), 2963ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)), 2973ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 2983ea4388cSHaoyuan Feng (item.s1.entry.level.getOrElse(0.U) === 1.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 2999cb05b4dSXiaokun-Pei )) 3009cb05b4dSXiaokun-Pei this.tag := Mux(item.s2xlate === onlyStage2, s2tag, Mux(item.s2xlate === allStage, s1tagFix, s1tag)) 3013ea4388cSHaoyuan Feng val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U 302496c751cSpeixiaokun this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), item.s1.pteidx) 30386b5ba4aSpeixiaokun val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 30486b5ba4aSpeixiaokun this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx) 3059cb05b4dSXiaokun-Pei // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn. 3063ea4388cSHaoyuan Feng val s1ppn = item.s1.entry.ppn 30782978df9Speixiaokun val s1ppn_low = item.s1.ppn_low 3083ea4388cSHaoyuan Feng val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq( 3093ea4388cSHaoyuan Feng 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)), 3103ea4388cSHaoyuan Feng 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 3118c34f10bSpeixiaokun 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 3128c34f10bSpeixiaokun )) 3133ea4388cSHaoyuan Feng val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq( 3143ea4388cSHaoyuan Feng 3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)), 3153ea4388cSHaoyuan Feng 2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)), 3168c34f10bSpeixiaokun 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0)) 3178c34f10bSpeixiaokun )) 3188c34f10bSpeixiaokun val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0))) 31982978df9Speixiaokun this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 32082978df9Speixiaokun this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 321d61cd5eeSpeixiaokun this.vmid := item.s1.entry.vmid.getOrElse(0.U) 32287d0ba30Speixiaokun this.g_perm.applyS2(item.s2) 32382978df9Speixiaokun this.s2xlate := item.s2xlate 324a0301c0dSLemover this 325a0301c0dSLemover } 326a0301c0dSLemover 32756728e73SLemover // 4KB is normal entry, 2MB/1GB is considered as super entry 32856728e73SLemover def is_normalentry(): Bool = { 32956728e73SLemover if (!pageSuper) { true.B } 33056728e73SLemover else if (!pageNormal) { false.B } 33156728e73SLemover else { level.get === 0.U } 33256728e73SLemover } 3335cf62c1aSLemover 334d0de7e4aSpeixiaokun 33556728e73SLemover def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 33656728e73SLemover val inner_level = level.getOrElse(0.U) 3373ea4388cSHaoyuan Feng val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth), 3383ea4388cSHaoyuan Feng Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)), 3393ea4388cSHaoyuan Feng Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 3403ea4388cSHaoyuan Feng Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))) 34156728e73SLemover 3423ea4388cSHaoyuan Feng if (saveLevel) 3433ea4388cSHaoyuan Feng RegEnable(ppn_res, valid) 3443ea4388cSHaoyuan Feng else 3453ea4388cSHaoyuan Feng ppn_res 346a0301c0dSLemover } 347a0301c0dSLemover 348d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 349d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 350d61cd5eeSpeixiaokun } 351d61cd5eeSpeixiaokun 352a0301c0dSLemover override def toPrintable: Printable = { 353a0301c0dSLemover val inner_level = level.getOrElse(2.U) 35445f497a4Shappy-lx p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 355a0301c0dSLemover } 356a0301c0dSLemover 357a0301c0dSLemover} 358a0301c0dSLemover 3596d5ddbceSLemoverobject TlbCmd { 3606d5ddbceSLemover def read = "b00".U 3616d5ddbceSLemover def write = "b01".U 3626d5ddbceSLemover def exec = "b10".U 3636d5ddbceSLemover 3646d5ddbceSLemover def atom_read = "b100".U // lr 3656d5ddbceSLemover def atom_write = "b101".U // sc / amo 3666d5ddbceSLemover 3676d5ddbceSLemover def apply() = UInt(3.W) 3686d5ddbceSLemover def isRead(a: UInt) = a(1,0)===read 3696d5ddbceSLemover def isWrite(a: UInt) = a(1,0)===write 3706d5ddbceSLemover def isExec(a: UInt) = a(1,0)===exec 3716d5ddbceSLemover 3726d5ddbceSLemover def isAtom(a: UInt) = a(2) 373a79fef67Swakafa def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 3746d5ddbceSLemover} 3756d5ddbceSLemover 37603efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 377a0301c0dSLemover val r = new Bundle { 378a0301c0dSLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 379a0301c0dSLemover val vpn = Output(UInt(vpnLen.W)) 380875ae3b4SXiaokun-Pei val s2xlate = Output(UInt(2.W)) 381a0301c0dSLemover }))) 382a0301c0dSLemover val resp = Vec(ports, ValidIO(new Bundle{ 383a0301c0dSLemover val hit = Output(Bool()) 38403efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 385b0fa7106SHaoyuan Feng val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 386d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 387d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 388a0301c0dSLemover })) 389a0301c0dSLemover } 390a0301c0dSLemover val w = Flipped(ValidIO(new Bundle { 391a0301c0dSLemover val wayIdx = Output(UInt(log2Up(nWays).W)) 392d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 393a0301c0dSLemover })) 3943889e11eSLemover val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 395a0301c0dSLemover 39682978df9Speixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 397a0301c0dSLemover this.r.req(i).valid := valid 398a0301c0dSLemover this.r.req(i).bits.vpn := vpn 399d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 400d0de7e4aSpeixiaokun 401a0301c0dSLemover } 402a0301c0dSLemover 403a0301c0dSLemover def r_resp_apply(i: Int) = { 40482978df9Speixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm) 405a0301c0dSLemover } 406a0301c0dSLemover 407d0de7e4aSpeixiaokun def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 408a0301c0dSLemover this.w.valid := valid 409a0301c0dSLemover this.w.bits.wayIdx := wayIdx 410a0301c0dSLemover this.w.bits.data := data 411a0301c0dSLemover } 412a0301c0dSLemover 413a0301c0dSLemover} 414a0301c0dSLemover 41503efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 416f1fe8698SLemover val r = new Bundle { 417f1fe8698SLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 418f1fe8698SLemover val vpn = Output(UInt(vpnLen.W)) 419d0de7e4aSpeixiaokun val s2xlate = Output(UInt(2.W)) 420f1fe8698SLemover }))) 421f1fe8698SLemover val resp = Vec(ports, ValidIO(new Bundle{ 422f1fe8698SLemover val hit = Output(Bool()) 42303efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 42403efd994Shappy-lx val perm = Vec(nDups, Output(new TlbPermBundle())) 425d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 426d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 427f1fe8698SLemover })) 428f1fe8698SLemover } 429f1fe8698SLemover val w = Flipped(ValidIO(new Bundle { 430d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 431f1fe8698SLemover })) 432f1fe8698SLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 433f1fe8698SLemover 434d0de7e4aSpeixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 435f1fe8698SLemover this.r.req(i).valid := valid 436f1fe8698SLemover this.r.req(i).bits.vpn := vpn 437d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 438f1fe8698SLemover } 439f1fe8698SLemover 440f1fe8698SLemover def r_resp_apply(i: Int) = { 441b436d3b6Speixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate) 442f1fe8698SLemover } 443f1fe8698SLemover 444d0de7e4aSpeixiaokun def w_apply(valid: Bool, data: PtwRespS2): Unit = { 445f1fe8698SLemover this.w.valid := valid 446f1fe8698SLemover this.w.bits.data := data 447f1fe8698SLemover } 448f1fe8698SLemover} 449f1fe8698SLemover 4503889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 4513889e11eSLemover val sets = Output(UInt(log2Up(nSets).W)) 4523889e11eSLemover val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 4533889e11eSLemover} 4543889e11eSLemover 455a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 4563889e11eSLemover val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 457a0301c0dSLemover 458a0301c0dSLemover val refillIdx = Output(UInt(log2Up(nWays).W)) 459a0301c0dSLemover val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 460a0301c0dSLemover 461a0301c0dSLemover def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 46253b8f1a7SLemover for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 46353b8f1a7SLemover ac_rep := ac_tlb 464a0301c0dSLemover } 46553b8f1a7SLemover this.chosen_set := get_set_idx(vpn, nSets) 46653b8f1a7SLemover in.map(a => a.refillIdx := this.refillIdx) 467a0301c0dSLemover } 468a0301c0dSLemover} 469a0301c0dSLemover 470a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 471a0301c0dSLemover TlbBundle { 472f9ac118cSHaoyuan Feng val page = new ReplaceIO(Width, q.NSets, q.NWays) 473a0301c0dSLemover 474a0301c0dSLemover def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 475f9ac118cSHaoyuan Feng this.page.apply_sep(in.map(_.page), vpn) 476a0301c0dSLemover } 477a0301c0dSLemover 478a0301c0dSLemover} 479a0301c0dSLemover 4808744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 4818744445eSMaxpicca-Li val is_ld = Bool() 4828744445eSMaxpicca-Li val is_st = Bool() 483be867ebcSAnzooooo val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W) 4848744445eSMaxpicca-Li} 4858744445eSMaxpicca-Li 4866d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle { 487ca2f90a6SLemover val vaddr = Output(UInt(VAddrBits.W)) 488ca2f90a6SLemover val cmd = Output(TlbCmd()) 489d0de7e4aSpeixiaokun val hyperinst = Output(Bool()) 490d0de7e4aSpeixiaokun val hlvx = Output(Bool()) 49126af847eSgood-circle val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W)) 492f1fe8698SLemover val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 4938744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 494b52348aeSWilliam Wang // do not translate, but still do pmp/pma check 495b52348aeSWilliam Wang val no_translate = Output(Bool()) 496149a2326Sweiding liu val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr 4976d5ddbceSLemover val debug = new Bundle { 498ca2f90a6SLemover val pc = Output(UInt(XLEN.W)) 499f1fe8698SLemover val robIdx = Output(new RobPtr) 500ca2f90a6SLemover val isFirstIssue = Output(Bool()) 5016d5ddbceSLemover } 5026d5ddbceSLemover 503f1fe8698SLemover // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 5046d5ddbceSLemover override def toPrintable: Printable = { 505f1fe8698SLemover p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 5066d5ddbceSLemover } 5076d5ddbceSLemover} 5086d5ddbceSLemover 509b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 510b6982e83SLemover val ld = Output(Bool()) 511b6982e83SLemover val st = Output(Bool()) 512b6982e83SLemover val instr = Output(Bool()) 513b6982e83SLemover} 514b6982e83SLemover 51503efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 51603efd994Shappy-lx val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 517d0de7e4aSpeixiaokun val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W))) 518ca2f90a6SLemover val miss = Output(Bool()) 51903efd994Shappy-lx val excp = Vec(nDups, new Bundle { 520d0de7e4aSpeixiaokun val gpf = new TlbExceptionBundle() 521b6982e83SLemover val pf = new TlbExceptionBundle() 522b6982e83SLemover val af = new TlbExceptionBundle() 52303efd994Shappy-lx }) 524ca2f90a6SLemover val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 5258744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 5266d5ddbceSLemover 5278744445eSMaxpicca-Li val debug = new Bundle { 5288744445eSMaxpicca-Li val robIdx = Output(new RobPtr) 5298744445eSMaxpicca-Li val isFirstIssue = Output(Bool()) 5308744445eSMaxpicca-Li } 5316d5ddbceSLemover override def toPrintable: Printable = { 53203efd994Shappy-lx p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 5336d5ddbceSLemover } 5346d5ddbceSLemover} 5356d5ddbceSLemover 53603efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 5376d5ddbceSLemover val req = DecoupledIO(new TlbReq) 538c3b763d0SYinan Xu val req_kill = Output(Bool()) 53903efd994Shappy-lx val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 5406d5ddbceSLemover} 5416d5ddbceSLemover 5426d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 5436d5ddbceSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 544d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2)) 5456d5ddbceSLemover 5466d5ddbceSLemover 5476d5ddbceSLemover override def toPrintable: Printable = { 5486d5ddbceSLemover p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 5496d5ddbceSLemover } 5506d5ddbceSLemover} 5516d5ddbceSLemover 5528744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 5538744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 554d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 5558744445eSMaxpicca-Li 5568744445eSMaxpicca-Li 5578744445eSMaxpicca-Li override def toPrintable: Printable = { 5588744445eSMaxpicca-Li p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 5598744445eSMaxpicca-Li } 5608744445eSMaxpicca-Li} 5618744445eSMaxpicca-Li 562185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle { 563185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 564185e6164SHaoyuan Feng val full = Output(Bool()) 565185e6164SHaoyuan Feng} 566185e6164SHaoyuan Feng 567185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle { 568185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 569185e6164SHaoyuan Feng // When there are multiple matching entries for PTW resp in filter 570185e6164SHaoyuan Feng // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 571185e6164SHaoyuan Feng // these two vaddrs are not in a same 4K Page, so will send to ptw twice 572185e6164SHaoyuan Feng // However, when ptw resp, if they are in a 1G or 2M huge page 573185e6164SHaoyuan Feng // The two entries will both hit, and both need to replay 574185e6164SHaoyuan Feng val replay_all = Output(Bool()) 575185e6164SHaoyuan Feng} 576185e6164SHaoyuan Feng 577185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle { 57871489510SXuan Hu val req = Vec(backendParams.LdExuCnt, new TlbHintReq) 579185e6164SHaoyuan Feng val resp = ValidIO(new TLBHintResp) 580185e6164SHaoyuan Feng} 581185e6164SHaoyuan Feng 58245f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 583b052b972SLemover val sfence = Input(new SfenceBundle) 584b052b972SLemover val csr = Input(new TlbCsrBundle) 585f1fe8698SLemover 586f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 587f1fe8698SLemover this.sfence <> sfence 588f1fe8698SLemover this.csr <> csr 589f1fe8698SLemover } 590f1fe8698SLemover 591f1fe8698SLemover // overwrite satp. write satp will cause flushpipe but csr.priv won't 592f1fe8698SLemover // satp will be dealyed several cycles from writing, but csr.priv won't 593f1fe8698SLemover // so inside mmu, these two signals should be divided 594f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 595f1fe8698SLemover this.sfence <> sfence 596f1fe8698SLemover this.csr <> csr 597f1fe8698SLemover this.csr.satp := satp 598f1fe8698SLemover } 599a0301c0dSLemover} 6006d5ddbceSLemover 6018744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 6028744445eSMaxpicca-Li val valid = Bool() 6038744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 6048744445eSMaxpicca-Li} 6058744445eSMaxpicca-Li 60603efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 60745f497a4Shappy-lx MMUIOBaseBundle { 608f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 60903efd994Shappy-lx val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 610f1fe8698SLemover val flushPipe = Vec(Width, Input(Bool())) 611a4f9c77fSpeixiaokun val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb 6128744445eSMaxpicca-Li val ptw = new TlbPtwIOwithMemIdx(Width) 6138744445eSMaxpicca-Li val refill_to_mem = Output(new TlbRefilltoMemIO()) 614a0301c0dSLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 61526af847eSgood-circle val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize))) 616185e6164SHaoyuan Feng val tlbreplay = Vec(Width, Output(Bool())) 617a0301c0dSLemover} 618a0301c0dSLemover 619f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 6208744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 621a0301c0dSLemover val resp = Flipped(DecoupledIO(new Bundle { 622d0de7e4aSpeixiaokun val data = new PtwRespS2withMemIdx 623a0301c0dSLemover val vector = Output(Vec(Width, Bool())) 624a4f9c77fSpeixiaokun val getGpa = Output(Vec(Width, Bool())) 625a0301c0dSLemover })) 626a0301c0dSLemover 6278744445eSMaxpicca-Li def connect(normal: TlbPtwIOwithMemIdx): Unit = { 628f1fe8698SLemover req <> normal.req 629f1fe8698SLemover resp.ready := normal.resp.ready 630f1fe8698SLemover normal.resp.bits := resp.bits.data 631f1fe8698SLemover normal.resp.valid := resp.valid 632a0301c0dSLemover } 6336d5ddbceSLemover} 6346d5ddbceSLemover 63592e3bfefSLemover/**************************** L2TLB *************************************/ 6366d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 63792e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 6386d5ddbceSLemover with HasXSParameter with HasPtwConst 6396d5ddbceSLemover 6406d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{ 6416d5ddbceSLemover val reserved = UInt(pteResLen.W) 6420d94d540SHaoyuan Feng val ppn_high = UInt(ppnHignLen.W) 6436d5ddbceSLemover val ppn = UInt(ppnLen.W) 6446d5ddbceSLemover val rsw = UInt(2.W) 6456d5ddbceSLemover val perm = new Bundle { 6466d5ddbceSLemover val d = Bool() 6476d5ddbceSLemover val a = Bool() 6486d5ddbceSLemover val g = Bool() 6496d5ddbceSLemover val u = Bool() 6506d5ddbceSLemover val x = Bool() 6516d5ddbceSLemover val w = Bool() 6526d5ddbceSLemover val r = Bool() 6536d5ddbceSLemover val v = Bool() 6546d5ddbceSLemover } 6556d5ddbceSLemover 6566d5ddbceSLemover def unaligned(level: UInt) = { 6573ea4388cSHaoyuan Feng isLeaf() && 6583ea4388cSHaoyuan Feng !(level === 0.U || 6596d5ddbceSLemover level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 6603ea4388cSHaoyuan Feng level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U || 6613ea4388cSHaoyuan Feng level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U) 6626d5ddbceSLemover } 6636d5ddbceSLemover 664*97929664SXiaokun-Pei def isLeaf() = { 665*97929664SXiaokun-Pei (perm.r || perm.x || perm.w) && perm.v 666*97929664SXiaokun-Pei } 667*97929664SXiaokun-Pei 6686d5ddbceSLemover def isPf(level: UInt) = { 669*97929664SXiaokun-Pei !perm.v || (!perm.r && perm.w) || unaligned(level) || (!isLeaf() && (perm.u || perm.a || perm.d )) 6706d5ddbceSLemover } 6716d5ddbceSLemover 6720d94d540SHaoyuan Feng // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits 6730d94d540SHaoyuan Feng // access fault will be raised when ppn >> ppnLen is not zero 6743ea4388cSHaoyuan Feng def isAf(mode: UInt = Sv39): Bool = { 6753ea4388cSHaoyuan Feng val af = WireInit(false.B) 6763ea4388cSHaoyuan Feng if (EnableSv48) { 6773ea4388cSHaoyuan Feng when (mode === Sv39) { 6783ea4388cSHaoyuan Feng af := !(ppn_high === 0.U && ppn(ppnLen - 1, vpnnLen * 3) === 0.U) 6793ea4388cSHaoyuan Feng } .otherwise { 6803ea4388cSHaoyuan Feng af := !(ppn_high === 0.U) 6813ea4388cSHaoyuan Feng } 6823ea4388cSHaoyuan Feng } else { 6833ea4388cSHaoyuan Feng af := !(ppn_high === 0.U) 6843ea4388cSHaoyuan Feng } 6853ea4388cSHaoyuan Feng af 6860d94d540SHaoyuan Feng } 6870d94d540SHaoyuan Feng 688*97929664SXiaokun-Pei def isStage1Gpf() = { 6894c0e0181SXiaokun-Pei !((Cat(ppn_high, ppn) >> gvpnLen) === 0.U) 6904c0e0181SXiaokun-Pei } 6914c0e0181SXiaokun-Pei 6926d5ddbceSLemover def getPerm() = { 6936d5ddbceSLemover val pm = Wire(new PtePermBundle) 6946d5ddbceSLemover pm.d := perm.d 6956d5ddbceSLemover pm.a := perm.a 6966d5ddbceSLemover pm.g := perm.g 6976d5ddbceSLemover pm.u := perm.u 6986d5ddbceSLemover pm.x := perm.x 6996d5ddbceSLemover pm.w := perm.w 7006d5ddbceSLemover pm.r := perm.r 7016d5ddbceSLemover pm 7026d5ddbceSLemover } 7034c0e0181SXiaokun-Pei def getPPN() = { 7044c0e0181SXiaokun-Pei Cat(ppn_high, ppn) 7054c0e0181SXiaokun-Pei } 7066d5ddbceSLemover override def toPrintable: Printable = { 7076d5ddbceSLemover p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 7086d5ddbceSLemover } 7096d5ddbceSLemover} 7106d5ddbceSLemover 7116d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 7126d5ddbceSLemover val tag = UInt(tagLen.W) 71345f497a4Shappy-lx val asid = UInt(asidLen.W) 714d0de7e4aSpeixiaokun val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 715*97929664SXiaokun-Pei val ppn = UInt(gvpnLen.W) 7166d5ddbceSLemover val perm = if (hasPerm) Some(new PtePermBundle) else None 7173ea4388cSHaoyuan Feng val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None 718bc063562SLemover val prefetch = Bool() 7198d8ac704SLemover val v = Bool() 7206d5ddbceSLemover 72156728e73SLemover def is_normalentry(): Bool = { 72256728e73SLemover if (!hasLevel) true.B 72356728e73SLemover else level.get === 2.U 72456728e73SLemover } 72556728e73SLemover 726f1fe8698SLemover def genPPN(vpn: UInt): UInt = { 7273ea4388cSHaoyuan Feng if (!hasLevel) { 7283ea4388cSHaoyuan Feng ppn 7293ea4388cSHaoyuan Feng } else { 7303ea4388cSHaoyuan Feng MuxLookup(level.get, 0.U)(Seq( 7313ea4388cSHaoyuan Feng 3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)), 7323ea4388cSHaoyuan Feng 2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 733f1fe8698SLemover 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 7343ea4388cSHaoyuan Feng 0.U -> ppn) 735f1fe8698SLemover ) 736f1fe8698SLemover } 7373ea4388cSHaoyuan Feng } 738f1fe8698SLemover 739d0de7e4aSpeixiaokun //s2xlate control whether compare vmid or not 740b188e334Speixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 7416d5ddbceSLemover require(vpn.getWidth == vpnLen) 742cccfc98dSLemover// require(this.asid.getWidth <= asid.getWidth) 743b188e334Speixiaokun val asid_value = Mux(s2xlate, vasid, asid) 744b188e334Speixiaokun val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 745d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 7466d5ddbceSLemover if (allType) { 7476d5ddbceSLemover require(hasLevel) 7483ea4388cSHaoyuan Feng val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 7493ea4388cSHaoyuan Feng for (i <- 0 until 3) { 7503ea4388cSHaoyuan Feng tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 7513ea4388cSHaoyuan Feng } 7523ea4388cSHaoyuan Feng tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3) 75345f497a4Shappy-lx 7543ea4388cSHaoyuan Feng val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 7553ea4388cSHaoyuan Feng 3.U -> tag_match(3), 7563ea4388cSHaoyuan Feng 2.U -> (tag_match(3) && tag_match(2)), 7573ea4388cSHaoyuan Feng 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 7583ea4388cSHaoyuan Feng 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 7593ea4388cSHaoyuan Feng ) 7603ea4388cSHaoyuan Feng 7613ea4388cSHaoyuan Feng asid_hit && vmid_hit && level_match 7626d5ddbceSLemover } else if (hasLevel) { 7633ea4388cSHaoyuan Feng val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 7643ea4388cSHaoyuan Feng tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 7653ea4388cSHaoyuan Feng for (i <- 1 until 3) { 7663ea4388cSHaoyuan Feng tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits) 7673ea4388cSHaoyuan Feng } 76845f497a4Shappy-lx 7693ea4388cSHaoyuan Feng val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq( 7703ea4388cSHaoyuan Feng 3.U -> tag_match(0), 7713ea4388cSHaoyuan Feng 2.U -> (tag_match(0) && tag_match(1)), 7723ea4388cSHaoyuan Feng 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 7733ea4388cSHaoyuan Feng ) 7743ea4388cSHaoyuan Feng 7753ea4388cSHaoyuan Feng asid_hit && vmid_hit && level_match 7766d5ddbceSLemover } else { 77782978df9Speixiaokun asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 7786d5ddbceSLemover } 7796d5ddbceSLemover } 7806d5ddbceSLemover 781e3da8badSTang Haojin def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = { 78245f497a4Shappy-lx require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 78345f497a4Shappy-lx 7846d5ddbceSLemover tag := vpn(vpnLen - 1, vpnLen - tagLen) 785a0301c0dSLemover ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 786a0301c0dSLemover perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 78745f497a4Shappy-lx this.asid := asid 788d61cd5eeSpeixiaokun this.vmid.map(_ := vmid) 789bc063562SLemover this.prefetch := prefetch 7908d8ac704SLemover this.v := valid 7916d5ddbceSLemover this.level.map(_ := level) 7926d5ddbceSLemover } 7936d5ddbceSLemover 7948d8ac704SLemover def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 7956d5ddbceSLemover val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 7968d8ac704SLemover e.refill(vpn, asid, pte, level, prefetch, valid) 7976d5ddbceSLemover e 7986d5ddbceSLemover } 7996d5ddbceSLemover 8006d5ddbceSLemover 801f1fe8698SLemover 8026d5ddbceSLemover override def toPrintable: Printable = { 8036d5ddbceSLemover // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 8046d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 8056d5ddbceSLemover (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 806bc063562SLemover (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 807bc063562SLemover p"prefetch:${prefetch}" 8086d5ddbceSLemover } 8096d5ddbceSLemover} 8106d5ddbceSLemover 81163632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) { 812*97929664SXiaokun-Pei override val ppn = UInt(sectorptePPNLen.W) 81363632028SHaoyuan Feng} 81463632028SHaoyuan Feng 81563632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) { 81663632028SHaoyuan Feng val ppn_low = UInt(sectortlbwidth.W) 81763632028SHaoyuan Feng val af = Bool() 81863632028SHaoyuan Feng val pf = Bool() 81963632028SHaoyuan Feng} 82063632028SHaoyuan Feng 821b9e793f1SHaoyuan Fengclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, hasReservedBitforMbist: Boolean)(implicit p: Parameters) extends PtwBundle { 8226d5ddbceSLemover require(log2Up(num)==log2Down(num)) 8231f4a7c0cSLemover // NOTE: hasPerm means that is leaf or not. 8246d5ddbceSLemover 8256d5ddbceSLemover val tag = UInt(tagLen.W) 82645f497a4Shappy-lx val asid = UInt(asidLen.W) 8274c0e0181SXiaokun-Pei val vmid = Some(UInt(vmidLen.W)) 8284c0e0181SXiaokun-Pei val ppns = Vec(num, UInt(gvpnLen.W)) 8296d5ddbceSLemover val vs = Vec(num, Bool()) 830854ed348SHaoyuan Feng val af = Vec(num, Bool()) 8316d5ddbceSLemover val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 832bc063562SLemover val prefetch = Bool() 833b9e793f1SHaoyuan Feng val reservedbit = if(hasReservedBitforMbist) Some(Bool()) else None 8346d5ddbceSLemover // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 8351f4a7c0cSLemover // NOTE: vs is used for different usage: 8361f4a7c0cSLemover // for l3, which store the leaf(leaves), vs is page fault or not. 8371f4a7c0cSLemover // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 8381f4a7c0cSLemover // Because, l2 should not store leaf(no perm), it doesn't store perm. 8391f4a7c0cSLemover // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 8401f4a7c0cSLemover // TODO: divide vs into validVec and pfVec 8411f4a7c0cSLemover // for l2: may valid but pf, so no need for page walk, return random pte with pf. 8426d5ddbceSLemover 8436d5ddbceSLemover def tagClip(vpn: UInt) = { 8446d5ddbceSLemover require(vpn.getWidth == vpnLen) 8456d5ddbceSLemover vpn(vpnLen - 1, vpnLen - tagLen) 8466d5ddbceSLemover } 8476d5ddbceSLemover 8486d5ddbceSLemover def sectorIdxClip(vpn: UInt, level: Int) = { 8496d5ddbceSLemover getVpnClip(vpn, level)(log2Up(num) - 1, 0) 8506d5ddbceSLemover } 8516d5ddbceSLemover 852b188e334Speixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 853b188e334Speixiaokun val asid_value = Mux(s2xlate, vasid, asid) 854b188e334Speixiaokun val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 855d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 8564ed5afbdSXiaokun-Pei asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level))) 8576d5ddbceSLemover } 8586d5ddbceSLemover 8594ed5afbdSXiaokun-Pei def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt) = { 8606d5ddbceSLemover require((data.getWidth / XLEN) == num, 8615854c1edSLemover s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 8626d5ddbceSLemover 863b9e793f1SHaoyuan Feng val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, hasReservedBitforMbist)) 8646d5ddbceSLemover ps.tag := tagClip(vpn) 86545f497a4Shappy-lx ps.asid := asid 866d61cd5eeSpeixiaokun ps.vmid.map(_ := vmid) 867bc063562SLemover ps.prefetch := prefetch 8686d5ddbceSLemover for (i <- 0 until num) { 8696d5ddbceSLemover val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 8706d5ddbceSLemover ps.ppns(i) := pte.ppn 8716d5ddbceSLemover ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 8724ed5afbdSXiaokun-Pei ps.af(i) := Mux(s2xlate === allStage, false.B, pte.isAf()) // if allstage, this refill is from ptw or llptw, so the af is invalid 8736d5ddbceSLemover ps.perms.map(_(i) := pte.perm) 8746d5ddbceSLemover } 875b9e793f1SHaoyuan Feng ps.reservedbit.map(_ := true.B) 8766d5ddbceSLemover ps 8776d5ddbceSLemover } 8786d5ddbceSLemover 8796d5ddbceSLemover override def toPrintable: Printable = { 8806d5ddbceSLemover // require(num == 4, "if num is not 4, please comment this toPrintable") 8816d5ddbceSLemover // NOTE: if num is not 4, please comment this toPrintable 8826d5ddbceSLemover val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 88345f497a4Shappy-lx p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 8846d5ddbceSLemover (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 8856d5ddbceSLemover } 8866d5ddbceSLemover} 8876d5ddbceSLemover 888b9e793f1SHaoyuan Fengclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, hasReservedBitforMbist: Boolean = false)(implicit p: Parameters) extends PtwBundle { 889b9e793f1SHaoyuan Feng val entries = new PtwEntries(num, tagLen, level, hasPerm, hasReservedBitforMbist) 8907196f5a2SLemover 8913889e11eSLemover val ecc_block = XLEN 8923889e11eSLemover val ecc_info = get_ecc_info() 893eef81af7SHaoyuan Feng val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None 8943889e11eSLemover 8953889e11eSLemover def get_ecc_info(): (Int, Int, Int, Int) = { 8963889e11eSLemover val eccBits_per = eccCode.width(ecc_block) - ecc_block 8973889e11eSLemover 8983889e11eSLemover val data_length = entries.getWidth 8993889e11eSLemover val data_align_num = data_length / ecc_block 9003889e11eSLemover val data_not_align = (data_length % ecc_block) != 0 // ugly code 9013889e11eSLemover val data_unalign_length = data_length - data_align_num * ecc_block 9023889e11eSLemover val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 9033889e11eSLemover 9043889e11eSLemover val eccBits = eccBits_per * data_align_num + eccBits_unalign 9053889e11eSLemover (eccBits, eccBits_per, data_align_num, data_unalign_length) 9063889e11eSLemover } 9073889e11eSLemover 9083889e11eSLemover def encode() = { 909935edac4STang Haojin val data = entries.asUInt 9103889e11eSLemover val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 9113889e11eSLemover for (i <- 0 until ecc_info._3) { 9123889e11eSLemover ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 9133889e11eSLemover } 9143889e11eSLemover if (ecc_info._4 != 0) { 9153889e11eSLemover val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 916eef81af7SHaoyuan Feng ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt)) 917eef81af7SHaoyuan Feng } else { ecc.map(_ := ecc_slices.asUInt)} 9183889e11eSLemover } 9193889e11eSLemover 9203889e11eSLemover def decode(): Bool = { 921935edac4STang Haojin val data = entries.asUInt 9223889e11eSLemover val res = Wire(Vec(ecc_info._3 + 1, Bool())) 9233889e11eSLemover for (i <- 0 until ecc_info._3) { 924eef81af7SHaoyuan Feng res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 9253889e11eSLemover } 9265197bac8SZiyue-Zhang if (ecc_info._2 != 0 && ecc_info._4 != 0) { 9273889e11eSLemover res(ecc_info._3) := eccCode.decode( 928eef81af7SHaoyuan Feng Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 9293889e11eSLemover } else { res(ecc_info._3) := false.B } 9303889e11eSLemover 9313889e11eSLemover Cat(res).orR 9323889e11eSLemover } 9333889e11eSLemover 9344ed5afbdSXiaokun-Pei def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt) = { 9354ed5afbdSXiaokun-Pei this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate) 9363889e11eSLemover this.encode() 9373889e11eSLemover } 9387196f5a2SLemover} 9397196f5a2SLemover 9406d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle { 94182978df9Speixiaokun val vpn = UInt(vpnLen.W) //vpn or gvpn 94286b5ba4aSpeixiaokun val s2xlate = UInt(2.W) 943d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 944d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 945d61cd5eeSpeixiaokun } 946e3da8badSTang Haojin def isOnlyStage2: Bool = { 94786b5ba4aSpeixiaokun this.s2xlate === onlyStage2 94886b5ba4aSpeixiaokun } 9496d5ddbceSLemover override def toPrintable: Printable = { 9506d5ddbceSLemover p"vpn:0x${Hexadecimal(vpn)}" 9516d5ddbceSLemover } 9526d5ddbceSLemover} 9536d5ddbceSLemover 9548744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 9558744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 956a4f9c77fSpeixiaokun val getGpa = Bool() // this req is to get gpa when having guest page fault 9578744445eSMaxpicca-Li} 9588744445eSMaxpicca-Li 9596d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle { 9606d5ddbceSLemover val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 9616d5ddbceSLemover val pf = Bool() 962b6982e83SLemover val af = Bool() 9636d5ddbceSLemover 96445f497a4Shappy-lx def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 9655854c1edSLemover this.entry.level.map(_ := level) 9665854c1edSLemover this.entry.tag := vpn 9675854c1edSLemover this.entry.perm.map(_ := pte.getPerm()) 9685854c1edSLemover this.entry.ppn := pte.ppn 969bc063562SLemover this.entry.prefetch := DontCare 97045f497a4Shappy-lx this.entry.asid := asid 9718d8ac704SLemover this.entry.v := !pf 9725854c1edSLemover this.pf := pf 973b6982e83SLemover this.af := af 9745854c1edSLemover } 9755854c1edSLemover 9766d5ddbceSLemover override def toPrintable: Printable = { 977b6982e83SLemover p"entry:${entry} pf:${pf} af:${af}" 9786d5ddbceSLemover } 9796d5ddbceSLemover} 9806d5ddbceSLemover 981d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle { 982*97929664SXiaokun-Pei val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true) 983d0de7e4aSpeixiaokun val gpf = Bool() 984d0de7e4aSpeixiaokun val gaf = Bool() 985d0de7e4aSpeixiaokun 986d0de7e4aSpeixiaokun def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 9872b16f0c2SXiaokun-Pei val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte) 988d0de7e4aSpeixiaokun this.entry.level.map(_ := level) 989d0de7e4aSpeixiaokun this.entry.tag := vpn 9902b16f0c2SXiaokun-Pei this.entry.perm.map(_ := resp_pte.getPerm()) 9912b16f0c2SXiaokun-Pei this.entry.ppn := resp_pte.ppn 992d0de7e4aSpeixiaokun this.entry.prefetch := DontCare 993d0de7e4aSpeixiaokun this.entry.asid := DontCare 994d61cd5eeSpeixiaokun this.entry.vmid.map(_ := vmid) 995d0de7e4aSpeixiaokun this.entry.v := !gpf 996d0de7e4aSpeixiaokun this.gpf := gpf 997d0de7e4aSpeixiaokun this.gaf := gaf 998d0de7e4aSpeixiaokun } 999d0de7e4aSpeixiaokun 1000cda84113Speixiaokun def genPPNS2(vpn: UInt): UInt = { 10018c34f10bSpeixiaokun MuxLookup(entry.level.get, 0.U)(Seq( 10023ea4388cSHaoyuan Feng 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 10033ea4388cSHaoyuan Feng 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 1004cda84113Speixiaokun 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)), 10053ea4388cSHaoyuan Feng 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1006d0de7e4aSpeixiaokun )) 1007d0de7e4aSpeixiaokun } 1008d0de7e4aSpeixiaokun 1009d0de7e4aSpeixiaokun def hit(gvpn: UInt, vmid: UInt): Bool = { 1010d61cd5eeSpeixiaokun val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 10113ea4388cSHaoyuan Feng val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 10123ea4388cSHaoyuan Feng for (i <- 0 until 3) { 10133ea4388cSHaoyuan Feng tag_match(i) := entry.tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 1014d0de7e4aSpeixiaokun } 1015*97929664SXiaokun-Pei tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3) 1016d0de7e4aSpeixiaokun 10173ea4388cSHaoyuan Feng val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 10183ea4388cSHaoyuan Feng 3.U -> tag_match(3), 10193ea4388cSHaoyuan Feng 2.U -> (tag_match(3) && tag_match(2)), 10203ea4388cSHaoyuan Feng 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 10213ea4388cSHaoyuan Feng 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 10223ea4388cSHaoyuan Feng ) 102363632028SHaoyuan Feng 10243ea4388cSHaoyuan Feng vmid_hit && level_match 102563632028SHaoyuan Feng } 102663632028SHaoyuan Feng} 102763632028SHaoyuan Feng 102863632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle { 102963632028SHaoyuan Feng val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true) 103063632028SHaoyuan Feng val addr_low = UInt(sectortlbwidth.W) 103163632028SHaoyuan Feng val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 103263632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 1033b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 103463632028SHaoyuan Feng val pf = Bool() 103563632028SHaoyuan Feng val af = Bool() 103663632028SHaoyuan Feng 1037d0de7e4aSpeixiaokun 103863632028SHaoyuan Feng def genPPN(vpn: UInt): UInt = { 103945f43e6eSTang Haojin MuxLookup(entry.level.get, 0.U)(Seq( 10403ea4388cSHaoyuan Feng 3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 10413ea4388cSHaoyuan Feng 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 104263632028SHaoyuan Feng 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)), 10433ea4388cSHaoyuan Feng 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))) 104463632028SHaoyuan Feng ) 104563632028SHaoyuan Feng } 104663632028SHaoyuan Feng 1047d0de7e4aSpeixiaokun def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 104863632028SHaoyuan Feng require(vpn.getWidth == vpnLen) 104963632028SHaoyuan Feng // require(this.asid.getWidth <= asid.getWidth) 105063632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1051d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 105263632028SHaoyuan Feng if (allType) { 105363632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 10543ea4388cSHaoyuan Feng val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 10553ea4388cSHaoyuan Feng tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 10563ea4388cSHaoyuan Feng for (i <- 1 until 3) { 10573ea4388cSHaoyuan Feng tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 10583ea4388cSHaoyuan Feng } 10593ea4388cSHaoyuan Feng tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3) 106063632028SHaoyuan Feng 10613ea4388cSHaoyuan Feng val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 10623ea4388cSHaoyuan Feng 3.U -> tag_match(3), 10633ea4388cSHaoyuan Feng 2.U -> (tag_match(3) && tag_match(2)), 10643ea4388cSHaoyuan Feng 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 10653ea4388cSHaoyuan Feng 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 10663ea4388cSHaoyuan Feng ) 10673ea4388cSHaoyuan Feng 10683ea4388cSHaoyuan Feng asid_hit && vmid_hit && level_match && addr_low_hit 106963632028SHaoyuan Feng } else { 107063632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 10713ea4388cSHaoyuan Feng val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB 10723ea4388cSHaoyuan Feng for (i <- 0 until 3) { 10733ea4388cSHaoyuan Feng tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1)) 10743ea4388cSHaoyuan Feng } 107563632028SHaoyuan Feng 10763ea4388cSHaoyuan Feng val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq( 10773ea4388cSHaoyuan Feng 3.U -> tag_match(0), 10783ea4388cSHaoyuan Feng 2.U -> (tag_match(0) && tag_match(1)), 10793ea4388cSHaoyuan Feng 1.U -> (tag_match(0) && tag_match(1) && tag_match(2))) 10803ea4388cSHaoyuan Feng ) 10813ea4388cSHaoyuan Feng 10823ea4388cSHaoyuan Feng asid_hit && vmid_hit && level_match && addr_low_hit 108363632028SHaoyuan Feng } 108463632028SHaoyuan Feng } 108563632028SHaoyuan Feng} 108663632028SHaoyuan Feng 108763632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle { 108863632028SHaoyuan Feng val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 108963632028SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 109063632028SHaoyuan Feng val not_super = Bool() 109163632028SHaoyuan Feng 1092d0de7e4aSpeixiaokun def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true) = { 109363632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 10947263b595SXiaokun-Pei val resp_pte = pte 109563632028SHaoyuan Feng val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1096*97929664SXiaokun-Pei ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth) 10974c0e0181SXiaokun-Pei ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0) 109863632028SHaoyuan Feng ptw_resp.level.map(_ := level) 10992b16f0c2SXiaokun-Pei ptw_resp.perm.map(_ := resp_pte.getPerm()) 110063632028SHaoyuan Feng ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 110163632028SHaoyuan Feng ptw_resp.pf := pf 110263632028SHaoyuan Feng ptw_resp.af := af 110363632028SHaoyuan Feng ptw_resp.v := !pf 110463632028SHaoyuan Feng ptw_resp.prefetch := DontCare 110563632028SHaoyuan Feng ptw_resp.asid := asid 1106eb4bf3f2Speixiaokun ptw_resp.vmid.map(_ := vmid) 110763632028SHaoyuan Feng this.pteidx := UIntToOH(addr_low).asBools 110863632028SHaoyuan Feng this.not_super := not_super.B 1109d0de7e4aSpeixiaokun 1110d0de7e4aSpeixiaokun 111163632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 111263632028SHaoyuan Feng this.entry(i) := ptw_resp 111363632028SHaoyuan Feng } 111463632028SHaoyuan Feng } 111530104977Speixiaokun 111630104977Speixiaokun def genPPN(): UInt = { 111730104977Speixiaokun val idx = OHToUInt(pteidx) 111809280d15Speixiaokun val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0)) 11196f508cb5Speixiaokun MuxLookup(entry(idx).level.get, 0.U)(Seq( 11203ea4388cSHaoyuan Feng 3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)), 11213ea4388cSHaoyuan Feng 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)), 112209280d15Speixiaokun 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)), 11233ea4388cSHaoyuan Feng 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 112430104977Speixiaokun ) 112530104977Speixiaokun } 112663632028SHaoyuan Feng} 11278744445eSMaxpicca-Li 1128d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle { 1129d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) 1130d0de7e4aSpeixiaokun val s1 = new PtwSectorResp() 1131d0de7e4aSpeixiaokun val s2 = new HptwResp() 113286b5ba4aSpeixiaokun 1133e3da8badSTang Haojin def hasS2xlate: Bool = { 113486b5ba4aSpeixiaokun this.s2xlate =/= noS2xlate 113586b5ba4aSpeixiaokun } 113686b5ba4aSpeixiaokun 1137e3da8badSTang Haojin def isOnlyStage2: Bool = { 113886b5ba4aSpeixiaokun this.s2xlate === onlyStage2 113986b5ba4aSpeixiaokun } 114086b5ba4aSpeixiaokun 11419cb05b4dSXiaokun-Pei def getVpn(vpn: UInt): UInt = { 11423ea4388cSHaoyuan Feng val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 11439cb05b4dSXiaokun-Pei val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx)) 11449cb05b4dSXiaokun-Pei val s1tagFix = MuxCase(s1.entry.tag, Seq( 11453ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)), 11463ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)), 11473ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)), 11483ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)), 11493ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 11503ea4388cSHaoyuan Feng (s1.entry.level.getOrElse(0.U) === 1.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 11519cb05b4dSXiaokun-Pei )) 11529cb05b4dSXiaokun-Pei val s1_vpn = MuxLookup(level, s1tag)(Seq( 11533ea4388cSHaoyuan Feng 3.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)), 11543ea4388cSHaoyuan Feng 2.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)), 11559cb05b4dSXiaokun-Pei 1.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0))) 11569cb05b4dSXiaokun-Pei ) 11579cb05b4dSXiaokun-Pei val s2_vpn = s2.entry.tag 11589cb05b4dSXiaokun-Pei Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag)) 1159c3d5cfb3Speixiaokun } 11604c4af37cSpeixiaokun 11614c4af37cSpeixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = { 1162e3da8badSTang Haojin val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate) 116368750422Speixiaokun val onlyS2_hit = s2.hit(vpn, vmid) 116468750422Speixiaokun // allstage and onlys1 hit 116568750422Speixiaokun val s1vpn = Cat(s1.entry.tag, s1.addr_low) 11663ea4388cSHaoyuan Feng val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U) 11673ea4388cSHaoyuan Feng 11683ea4388cSHaoyuan Feng val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here 11693ea4388cSHaoyuan Feng for (i <- 0 until 4) { 11703ea4388cSHaoyuan Feng tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) 11713ea4388cSHaoyuan Feng } 11723ea4388cSHaoyuan Feng 11733ea4388cSHaoyuan Feng val level_match = MuxLookup(level, false.B)(Seq( 11743ea4388cSHaoyuan Feng 3.U -> tag_match(3), 11753ea4388cSHaoyuan Feng 2.U -> (tag_match(3) && tag_match(2)), 11763ea4388cSHaoyuan Feng 1.U -> (tag_match(3) && tag_match(2) && tag_match(1)), 11773ea4388cSHaoyuan Feng 0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0))) 11783ea4388cSHaoyuan Feng ) 11793ea4388cSHaoyuan Feng 11803ea4388cSHaoyuan Feng val vpn_hit = level_match 118168750422Speixiaokun val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B) 118268750422Speixiaokun val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid) 118368750422Speixiaokun val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit 118468750422Speixiaokun Mux(this.s2xlate === noS2xlate, noS2_hit, 118568750422Speixiaokun Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit)) 11864c4af37cSpeixiaokun } 1187d0de7e4aSpeixiaokun} 1188d0de7e4aSpeixiaokun 1189d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1190d0de7e4aSpeixiaokun val memidx = new MemBlockidxBundle() 1191a4f9c77fSpeixiaokun val getGpa = Bool() // this req is to get gpa when having guest page fault 1192d0de7e4aSpeixiaokun} 1193d0de7e4aSpeixiaokun 119492e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle { 1195f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 11966d5ddbceSLemover val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 11976d5ddbceSLemover val sfence = Input(new SfenceBundle) 1198b6982e83SLemover val csr = new Bundle { 1199b6982e83SLemover val tlb = Input(new TlbCsrBundle) 1200b6982e83SLemover val distribute_csr = Flipped(new DistributedCSRIO) 1201b6982e83SLemover } 12026d5ddbceSLemover} 12036d5ddbceSLemover 1204b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1205b848eea5SLemover val addr = UInt(PAddrBits.W) 1206b848eea5SLemover val id = UInt(bMemID.W) 120783d93d53Speixiaokun val hptw_bypassed = Bool() 1208b848eea5SLemover} 120945f497a4Shappy-lx 121045f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 121145f497a4Shappy-lx val source = UInt(bSourceWidth.W) 121245f497a4Shappy-lx} 1213f1fe8698SLemover 12146967f5d5Speixiaokunclass L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle { 12156967f5d5Speixiaokun val req_info = new L2TlbInnerBundle 1216325f0a4eSpeixiaokun val isHptwReq = Bool() 12177f6221c5Speixiaokun val isLLptw = Bool() 12186967f5d5Speixiaokun val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 12196967f5d5Speixiaokun} 1220f1fe8698SLemover 1221f1fe8698SLemoverobject ValidHoldBypass{ 1222f1fe8698SLemover def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1223f1fe8698SLemover val valid = RegInit(false.B) 1224f1fe8698SLemover when (infire) { valid := true.B } 1225f1fe8698SLemover when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1226f1fe8698SLemover when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1227f1fe8698SLemover valid || infire 1228f1fe8698SLemover } 1229f1fe8698SLemover} 12305afdf73cSHaoyuan Feng 12315afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle { 12325afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12335afdf73cSHaoyuan Feng} 12345afdf73cSHaoyuan Feng 12355afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 12365afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12375afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 12385afdf73cSHaoyuan Feng val bypassed = Bool() 12395afdf73cSHaoyuan Feng val is_first = Bool() 12405afdf73cSHaoyuan Feng val prefetched = Bool() 12415afdf73cSHaoyuan Feng val prefetch = Bool() 12425afdf73cSHaoyuan Feng val l2Hit = Bool() 12435afdf73cSHaoyuan Feng val l1Hit = Bool() 12445afdf73cSHaoyuan Feng val hit = Bool() 12455afdf73cSHaoyuan Feng} 12465afdf73cSHaoyuan Feng 12475afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 12485afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12495afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 12505afdf73cSHaoyuan Feng} 12515afdf73cSHaoyuan Feng 12525afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 12535afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12545afdf73cSHaoyuan Feng} 12555afdf73cSHaoyuan Feng 12565afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 12575afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12585afdf73cSHaoyuan Feng} 1259