16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport utils._ 249aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 256d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 285b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 295b7ef044SLemover 306d5ddbceSLemover 316d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 326d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 336d5ddbceSLemover 34a0301c0dSLemoverclass VaBundle(implicit p: Parameters) extends TlbBundle { 35a0301c0dSLemover val vpn = UInt(vpnLen.W) 36a0301c0dSLemover val off = UInt(offLen.W) 37a0301c0dSLemover} 38a0301c0dSLemover 396d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle { 406d5ddbceSLemover val d = Bool() 416d5ddbceSLemover val a = Bool() 426d5ddbceSLemover val g = Bool() 436d5ddbceSLemover val u = Bool() 446d5ddbceSLemover val x = Bool() 456d5ddbceSLemover val w = Bool() 466d5ddbceSLemover val r = Bool() 476d5ddbceSLemover 486d5ddbceSLemover override def toPrintable: Printable = { 496d5ddbceSLemover p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 506d5ddbceSLemover //(if(hasV) (p"v:${v}") else p"") 516d5ddbceSLemover } 526d5ddbceSLemover} 536d5ddbceSLemover 545b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle { 555b7ef044SLemover val r = Bool() 565b7ef044SLemover val w = Bool() 575b7ef044SLemover val x = Bool() 585b7ef044SLemover val c = Bool() 595b7ef044SLemover val atomic = Bool() 605b7ef044SLemover 615b7ef044SLemover def assign_ap(pm: PMPConfig) = { 625b7ef044SLemover r := pm.r 635b7ef044SLemover w := pm.w 645b7ef044SLemover x := pm.x 655b7ef044SLemover c := pm.c 665b7ef044SLemover atomic := pm.atomic 675b7ef044SLemover } 685b7ef044SLemover} 695b7ef044SLemover 706d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle { 716d5ddbceSLemover val pf = Bool() // NOTE: if this is true, just raise pf 72b6982e83SLemover val af = Bool() // NOTE: if this is true, just raise af 736d5ddbceSLemover // pagetable perm (software defined) 746d5ddbceSLemover val d = Bool() 756d5ddbceSLemover val a = Bool() 766d5ddbceSLemover val g = Bool() 776d5ddbceSLemover val u = Bool() 786d5ddbceSLemover val x = Bool() 796d5ddbceSLemover val w = Bool() 806d5ddbceSLemover val r = Bool() 816d5ddbceSLemover 825b7ef044SLemover val pm = new TlbPMBundle 835b7ef044SLemover 846d5ddbceSLemover override def toPrintable: Printable = { 855b7ef044SLemover p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " + 865b7ef044SLemover p"pm:${pm}" 876d5ddbceSLemover } 886d5ddbceSLemover} 896d5ddbceSLemover 906d5ddbceSLemover// multi-read && single-write 916d5ddbceSLemover// input is data, output is hot-code(not one-hot) 926d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 936d5ddbceSLemover val io = IO(new Bundle { 946d5ddbceSLemover val r = new Bundle { 956d5ddbceSLemover val req = Input(Vec(readWidth, gen)) 966d5ddbceSLemover val resp = Output(Vec(readWidth, Vec(set, Bool()))) 976d5ddbceSLemover } 986d5ddbceSLemover val w = Input(new Bundle { 996d5ddbceSLemover val valid = Bool() 1006d5ddbceSLemover val bits = new Bundle { 1016d5ddbceSLemover val index = UInt(log2Up(set).W) 1026d5ddbceSLemover val data = gen 1036d5ddbceSLemover } 1046d5ddbceSLemover }) 1056d5ddbceSLemover }) 1066d5ddbceSLemover 1076d5ddbceSLemover val wordType = UInt(gen.getWidth.W) 1086d5ddbceSLemover val array = Reg(Vec(set, wordType)) 1096d5ddbceSLemover 1106d5ddbceSLemover io.r.resp.zipWithIndex.map{ case (a,i) => 1116d5ddbceSLemover a := array.map(io.r.req(i).asUInt === _) 1126d5ddbceSLemover } 1136d5ddbceSLemover 1146d5ddbceSLemover when (io.w.valid) { 11576e02f07SLingrui98 array(io.w.bits.index) := io.w.bits.data.asUInt 1166d5ddbceSLemover } 1176d5ddbceSLemover} 1186d5ddbceSLemover 1196d5ddbceSLemoverclass TlbSPMeta(implicit p: Parameters) extends TlbBundle { 1206d5ddbceSLemover val tag = UInt(vpnLen.W) // tag is vpn 1216d5ddbceSLemover val level = UInt(1.W) // 1 for 2MB, 0 for 1GB 12245f497a4Shappy-lx val asid = UInt(asidLen.W) 1236d5ddbceSLemover 12445f497a4Shappy-lx def hit(vpn: UInt, asid: UInt): Bool = { 1256d5ddbceSLemover val a = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2) 1266d5ddbceSLemover val b = tag(vpnnLen*2-1, vpnnLen*1) === vpn(vpnnLen*2-1, vpnnLen*1) 12745f497a4Shappy-lx val asid_hit = this.asid === asid 12845f497a4Shappy-lx 1296d5ddbceSLemover XSDebug(Mux(level.asBool, a&b, a), p"Hit superpage: hit:${Mux(level.asBool, a&b, a)} tag:${Hexadecimal(tag)} level:${level} a:${a} b:${b} vpn:${Hexadecimal(vpn)}\n") 13045f497a4Shappy-lx asid_hit && Mux(level.asBool, a&b, a) 1316d5ddbceSLemover } 1326d5ddbceSLemover 13345f497a4Shappy-lx def apply(vpn: UInt, asid: UInt, level: UInt) = { 1346d5ddbceSLemover this.tag := vpn 13545f497a4Shappy-lx this.asid := asid 1366d5ddbceSLemover this.level := level(0) 1376d5ddbceSLemover 1386d5ddbceSLemover this 1396d5ddbceSLemover } 1406d5ddbceSLemover 1416d5ddbceSLemover} 1426d5ddbceSLemover 1436d5ddbceSLemoverclass TlbData(superpage: Boolean = false)(implicit p: Parameters) extends TlbBundle { 1446d5ddbceSLemover val level = if(superpage) Some(UInt(1.W)) else None // /*2 for 4KB,*/ 1 for 2MB, 0 for 1GB 1456d5ddbceSLemover val ppn = UInt(ppnLen.W) 1466d5ddbceSLemover val perm = new TlbPermBundle 1476d5ddbceSLemover 1486d5ddbceSLemover def genPPN(vpn: UInt): UInt = { 1496d5ddbceSLemover if (superpage) { 1506d5ddbceSLemover val insideLevel = level.getOrElse(0.U) 1516d5ddbceSLemover Mux(insideLevel.asBool, Cat(ppn(ppn.getWidth-1, vpnnLen*1), vpn(vpnnLen*1-1, 0)), 1526d5ddbceSLemover Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0))) 1536d5ddbceSLemover } else { 1546d5ddbceSLemover ppn 1556d5ddbceSLemover } 1566d5ddbceSLemover } 1576d5ddbceSLemover 158b6982e83SLemover def apply(ppn: UInt, level: UInt, perm: UInt, pf: Bool, af: Bool) = { 1596d5ddbceSLemover this.level.map(_ := level(0)) 1606d5ddbceSLemover this.ppn := ppn 1616d5ddbceSLemover // refill pagetable perm 1626d5ddbceSLemover val ptePerm = perm.asTypeOf(new PtePermBundle) 1636d5ddbceSLemover this.perm.pf:= pf 164b6982e83SLemover this.perm.af:= af 1656d5ddbceSLemover this.perm.d := ptePerm.d 1666d5ddbceSLemover this.perm.a := ptePerm.a 1676d5ddbceSLemover this.perm.g := ptePerm.g 1686d5ddbceSLemover this.perm.u := ptePerm.u 1696d5ddbceSLemover this.perm.x := ptePerm.x 1706d5ddbceSLemover this.perm.w := ptePerm.w 1716d5ddbceSLemover this.perm.r := ptePerm.r 1726d5ddbceSLemover 1736d5ddbceSLemover this 1746d5ddbceSLemover } 1756d5ddbceSLemover 1766d5ddbceSLemover override def toPrintable: Printable = { 1776d5ddbceSLemover val insideLevel = level.getOrElse(0.U) 1786d5ddbceSLemover p"level:${insideLevel} ppn:${Hexadecimal(ppn)} perm:${perm}" 1796d5ddbceSLemover } 1806d5ddbceSLemover 1816d5ddbceSLemover} 1826d5ddbceSLemover 183a0301c0dSLemoverclass TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 184a0301c0dSLemover require(pageNormal || pageSuper) 185a0301c0dSLemover 186a0301c0dSLemover val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 187a0301c0dSLemover else UInt(vpnLen.W) 18845f497a4Shappy-lx val asid = UInt(asidLen.W) 189a0301c0dSLemover val level = if (!pageNormal) Some(UInt(1.W)) 190a0301c0dSLemover else if (!pageSuper) None 191a0301c0dSLemover else Some(UInt(2.W)) 192a0301c0dSLemover val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 193a0301c0dSLemover else UInt(ppnLen.W) 194a0301c0dSLemover val perm = new TlbPermBundle 195a0301c0dSLemover 196e9092fe2SLemover def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false): Bool = { 19745f497a4Shappy-lx val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 198e9092fe2SLemover 199e9092fe2SLemover // NOTE: for timing, dont care low set index bits at hit check 200e9092fe2SLemover // do not need store the low bits actually 201e9092fe2SLemover if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets) 20245f497a4Shappy-lx else if (!pageNormal) asid_hit && MuxLookup(level.get, false.B, Seq( 203a0301c0dSLemover 0.U -> (tag(vpnnLen*2-1, vpnnLen) === vpn(vpnLen-1, vpnnLen*2)), 204a0301c0dSLemover 1.U -> (tag === vpn(vpnLen-1, vpnnLen)), 205a0301c0dSLemover )) 20645f497a4Shappy-lx else asid_hit && MuxLookup(level.get, false.B, Seq( 207a0301c0dSLemover 0.U -> (tag(vpnLen-1, vpnnLen*2) === vpn(vpnLen-1, vpnnLen*2)), 208a0301c0dSLemover 1.U -> (tag(vpnLen-1, vpnnLen) === vpn(vpnLen-1, vpnnLen)), 209e9092fe2SLemover 2.U -> drop_set_equal(tag, vpn, nSets) // if pageNormal is false, this will always be false 210a0301c0dSLemover )) 211a0301c0dSLemover } 212a0301c0dSLemover 2135b7ef044SLemover def apply(item: PtwResp, asid: UInt, pm: PMPConfig): TlbEntry = { 214a0301c0dSLemover this.tag := {if (pageNormal) item.entry.tag else item.entry.tag(vpnLen-1, vpnnLen)} 21545f497a4Shappy-lx this.asid := asid 216a0301c0dSLemover val inner_level = item.entry.level.getOrElse(0.U) 217a0301c0dSLemover this.level.map(_ := { if (pageNormal && pageSuper) inner_level 218a0301c0dSLemover else if (pageSuper) inner_level(0) 219a0301c0dSLemover else 0.U}) 220a0301c0dSLemover this.ppn := { if (!pageNormal) item.entry.ppn(ppnLen-1, vpnnLen) 221a0301c0dSLemover else item.entry.ppn } 222a0301c0dSLemover val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 223a0301c0dSLemover this.perm.pf := item.pf 224b6982e83SLemover this.perm.af := item.af 225a0301c0dSLemover this.perm.d := ptePerm.d 226a0301c0dSLemover this.perm.a := ptePerm.a 227a0301c0dSLemover this.perm.g := ptePerm.g 228a0301c0dSLemover this.perm.u := ptePerm.u 229a0301c0dSLemover this.perm.x := ptePerm.x 230a0301c0dSLemover this.perm.w := ptePerm.w 231a0301c0dSLemover this.perm.r := ptePerm.r 232a0301c0dSLemover 2335b7ef044SLemover this.perm.pm.assign_ap(pm) 2345b7ef044SLemover 235a0301c0dSLemover this 236a0301c0dSLemover } 237a0301c0dSLemover 2385cf62c1aSLemover def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 2395cf62c1aSLemover val ppn_res = if (!pageSuper) ppn 240a0301c0dSLemover else if (!pageNormal) MuxLookup(level.get, 0.U, Seq( 241a0301c0dSLemover 0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen*2-1, 0)), 242a0301c0dSLemover 1.U -> Cat(ppn, vpn(vpnnLen-1, 0)) 243a0301c0dSLemover )) 244a0301c0dSLemover else MuxLookup(level.get, 0.U, Seq( 245a0301c0dSLemover 0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 246a0301c0dSLemover 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 247a0301c0dSLemover 2.U -> ppn 248a0301c0dSLemover )) 2495cf62c1aSLemover 2505cf62c1aSLemover val static_part_length = ppn_res.getWidth - vpnnLen*2 2515cf62c1aSLemover if (saveLevel) Cat(ppn(ppn.getWidth-1, ppn.getWidth-static_part_length), RegEnable(ppn_res(vpnnLen*2-1, 0), valid)) 2525cf62c1aSLemover else ppn_res 253a0301c0dSLemover } 254a0301c0dSLemover 255a0301c0dSLemover override def toPrintable: Printable = { 256a0301c0dSLemover val inner_level = level.getOrElse(2.U) 25745f497a4Shappy-lx p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 258a0301c0dSLemover } 259a0301c0dSLemover 260a0301c0dSLemover} 261a0301c0dSLemover 2626d5ddbceSLemoverobject TlbCmd { 2636d5ddbceSLemover def read = "b00".U 2646d5ddbceSLemover def write = "b01".U 2656d5ddbceSLemover def exec = "b10".U 2666d5ddbceSLemover 2676d5ddbceSLemover def atom_read = "b100".U // lr 2686d5ddbceSLemover def atom_write = "b101".U // sc / amo 2696d5ddbceSLemover 2706d5ddbceSLemover def apply() = UInt(3.W) 2716d5ddbceSLemover def isRead(a: UInt) = a(1,0)===read 2726d5ddbceSLemover def isWrite(a: UInt) = a(1,0)===write 2736d5ddbceSLemover def isExec(a: UInt) = a(1,0)===exec 2746d5ddbceSLemover 2756d5ddbceSLemover def isAtom(a: UInt) = a(2) 276a79fef67Swakafa def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 2776d5ddbceSLemover} 2786d5ddbceSLemover 27945f497a4Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int)(implicit p: Parameters) extends MMUIOBaseBundle { 280a0301c0dSLemover val r = new Bundle { 281a0301c0dSLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 282a0301c0dSLemover val vpn = Output(UInt(vpnLen.W)) 283a0301c0dSLemover }))) 284a0301c0dSLemover val resp = Vec(ports, ValidIO(new Bundle{ 285a0301c0dSLemover val hit = Output(Bool()) 286a0301c0dSLemover val ppn = Output(UInt(ppnLen.W)) 287a0301c0dSLemover val perm = Output(new TlbPermBundle()) 288a0301c0dSLemover })) 289fb90f54dSLemover val resp_hit_sameCycle = Output(Vec(ports, Bool())) // req hit or not same cycle with req 290a0301c0dSLemover } 291a0301c0dSLemover val w = Flipped(ValidIO(new Bundle { 292a0301c0dSLemover val wayIdx = Output(UInt(log2Up(nWays).W)) 293a0301c0dSLemover val data = Output(new PtwResp) 2945b7ef044SLemover val data_replenish = Output(new PMPConfig) 295a0301c0dSLemover })) 296a0301c0dSLemover val victim = new Bundle { 29745f497a4Shappy-lx val out = ValidIO(Output(new Bundle { 29845f497a4Shappy-lx val entry = new TlbEntry(pageNormal = true, pageSuper = false) 29945f497a4Shappy-lx })) 30045f497a4Shappy-lx val in = Flipped(ValidIO(Output(new Bundle { 30145f497a4Shappy-lx val entry = new TlbEntry(pageNormal = true, pageSuper = false) 30245f497a4Shappy-lx }))) 303a0301c0dSLemover } 3043889e11eSLemover val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 305a0301c0dSLemover 30645f497a4Shappy-lx def r_req_apply(valid: Bool, vpn: UInt, asid: UInt, i: Int): Unit = { 307a0301c0dSLemover this.r.req(i).valid := valid 308a0301c0dSLemover this.r.req(i).bits.vpn := vpn 309a0301c0dSLemover } 310a0301c0dSLemover 311a0301c0dSLemover def r_resp_apply(i: Int) = { 312fb90f54dSLemover (this.r.resp_hit_sameCycle(i), this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm) 313a0301c0dSLemover } 314a0301c0dSLemover 3155b7ef044SLemover def w_apply(valid: Bool, wayIdx: UInt, data: PtwResp, data_replenish: PMPConfig): Unit = { 316a0301c0dSLemover this.w.valid := valid 317a0301c0dSLemover this.w.bits.wayIdx := wayIdx 318a0301c0dSLemover this.w.bits.data := data 3195b7ef044SLemover this.w.bits.data_replenish := data_replenish 320a0301c0dSLemover } 321a0301c0dSLemover 322a0301c0dSLemover} 323a0301c0dSLemover 3243889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 3253889e11eSLemover val sets = Output(UInt(log2Up(nSets).W)) 3263889e11eSLemover val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 3273889e11eSLemover 3283889e11eSLemover} 3293889e11eSLemover 330a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 3313889e11eSLemover val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 332a0301c0dSLemover 333a0301c0dSLemover val refillIdx = Output(UInt(log2Up(nWays).W)) 334a0301c0dSLemover val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 335a0301c0dSLemover 336a0301c0dSLemover def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 337a0301c0dSLemover for (i <- 0 until Width) { 3383889e11eSLemover this.access(i) := in(i).access(0) 3393889e11eSLemover this.chosen_set := get_set_idx(vpn, nSets) 340a0301c0dSLemover in(i).refillIdx := this.refillIdx 341a0301c0dSLemover } 342a0301c0dSLemover } 343a0301c0dSLemover} 344a0301c0dSLemover 345a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 346a0301c0dSLemover TlbBundle { 347a0301c0dSLemover val normalPage = new ReplaceIO(Width, q.normalNSets, q.normalNWays) 348a0301c0dSLemover val superPage = new ReplaceIO(Width, q.superNSets, q.superNWays) 349a0301c0dSLemover 350a0301c0dSLemover def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 351a0301c0dSLemover this.normalPage.apply_sep(in.map(_.normalPage), vpn) 352a0301c0dSLemover this.superPage.apply_sep(in.map(_.superPage), vpn) 353a0301c0dSLemover } 354a0301c0dSLemover 355a0301c0dSLemover} 356a0301c0dSLemover 3576d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle { 358ca2f90a6SLemover val vaddr = Output(UInt(VAddrBits.W)) 359ca2f90a6SLemover val cmd = Output(TlbCmd()) 360ca2f90a6SLemover val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W)) 361ca2f90a6SLemover val robIdx = Output(new RobPtr) 3626d5ddbceSLemover val debug = new Bundle { 363ca2f90a6SLemover val pc = Output(UInt(XLEN.W)) 364ca2f90a6SLemover val isFirstIssue = Output(Bool()) 3656d5ddbceSLemover } 3666d5ddbceSLemover 3676d5ddbceSLemover override def toPrintable: Printable = { 3689aca92b9SYinan Xu p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} pc:0x${Hexadecimal(debug.pc)} robIdx:${robIdx}" 3696d5ddbceSLemover } 3706d5ddbceSLemover} 3716d5ddbceSLemover 372b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 373b6982e83SLemover val ld = Output(Bool()) 374b6982e83SLemover val st = Output(Bool()) 375b6982e83SLemover val instr = Output(Bool()) 376b6982e83SLemover} 377b6982e83SLemover 3786d5ddbceSLemoverclass TlbResp(implicit p: Parameters) extends TlbBundle { 379ca2f90a6SLemover val paddr = Output(UInt(PAddrBits.W)) 380ca2f90a6SLemover val miss = Output(Bool()) 381cccfc98dSLemover val fast_miss = Output(Bool()) // without sram part for timing optimization 3826d5ddbceSLemover val excp = new Bundle { 383b6982e83SLemover val pf = new TlbExceptionBundle() 384b6982e83SLemover val af = new TlbExceptionBundle() 3856d5ddbceSLemover } 3865b7ef044SLemover val static_pm = Output(Valid(Bool())) // valid for static, bits for mmio result from normal entries 387ca2f90a6SLemover val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 3886d5ddbceSLemover 3896d5ddbceSLemover override def toPrintable: Printable = { 3906d5ddbceSLemover p"paddr:0x${Hexadecimal(paddr)} miss:${miss} excp.pf: ld:${excp.pf.ld} st:${excp.pf.st} instr:${excp.pf.instr} ptwBack:${ptwBack}" 3916d5ddbceSLemover } 3926d5ddbceSLemover} 3936d5ddbceSLemover 3946d5ddbceSLemoverclass TlbRequestIO()(implicit p: Parameters) extends TlbBundle { 3956d5ddbceSLemover val req = DecoupledIO(new TlbReq) 3966d5ddbceSLemover val resp = Flipped(DecoupledIO(new TlbResp)) 3976d5ddbceSLemover} 3986d5ddbceSLemover 3996d5ddbceSLemoverclass BlockTlbRequestIO()(implicit p: Parameters) extends TlbBundle { 4006d5ddbceSLemover val req = DecoupledIO(new TlbReq) 4016d5ddbceSLemover val resp = Flipped(DecoupledIO(new TlbResp)) 4026d5ddbceSLemover} 4036d5ddbceSLemover 4046d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 4056d5ddbceSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 4066d5ddbceSLemover val resp = Flipped(DecoupledIO(new PtwResp)) 4076d5ddbceSLemover 4086d5ddbceSLemover 4096d5ddbceSLemover override def toPrintable: Printable = { 4106d5ddbceSLemover p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 4116d5ddbceSLemover } 4126d5ddbceSLemover} 4136d5ddbceSLemover 41445f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 415b052b972SLemover val sfence = Input(new SfenceBundle) 416b052b972SLemover val csr = Input(new TlbCsrBundle) 417a0301c0dSLemover} 4186d5ddbceSLemover 419a0301c0dSLemoverclass TlbIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 42045f497a4Shappy-lx MMUIOBaseBundle { 421a0301c0dSLemover val requestor = Vec(Width, Flipped(new TlbRequestIO)) 422a0301c0dSLemover val ptw = new TlbPtwIO(Width) 4235b7ef044SLemover val ptw_replenish = Input(new PMPConfig()) 424a0301c0dSLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 425b6982e83SLemover val pmp = Vec(Width, ValidIO(new PMPReqBundle())) 426a0301c0dSLemover 427a0301c0dSLemover} 428a0301c0dSLemover 429a0301c0dSLemoverclass BTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 430a0301c0dSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 431a0301c0dSLemover val resp = Flipped(DecoupledIO(new Bundle { 432a0301c0dSLemover val data = new PtwResp 433a0301c0dSLemover val vector = Output(Vec(Width, Bool())) 434a0301c0dSLemover })) 435a0301c0dSLemover 436a0301c0dSLemover} 437a0301c0dSLemover/**************************** Bridge TLB *******************************/ 438a0301c0dSLemover 43945f497a4Shappy-lxclass BridgeTLBIO(Width: Int)(implicit p: Parameters) extends MMUIOBaseBundle { 440a0301c0dSLemover val requestor = Vec(Width, Flipped(new TlbPtwIO())) 441a0301c0dSLemover val ptw = new BTlbPtwIO(Width) 442a0301c0dSLemover 4436d5ddbceSLemover} 4446d5ddbceSLemover 4456d5ddbceSLemover 446*92e3bfefSLemover/**************************** L2TLB *************************************/ 4476d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 448*92e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 4496d5ddbceSLemover with HasXSParameter with HasPtwConst 4506d5ddbceSLemover 4516d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{ 4526d5ddbceSLemover val reserved = UInt(pteResLen.W) 4536d5ddbceSLemover val ppn = UInt(ppnLen.W) 4546d5ddbceSLemover val rsw = UInt(2.W) 4556d5ddbceSLemover val perm = new Bundle { 4566d5ddbceSLemover val d = Bool() 4576d5ddbceSLemover val a = Bool() 4586d5ddbceSLemover val g = Bool() 4596d5ddbceSLemover val u = Bool() 4606d5ddbceSLemover val x = Bool() 4616d5ddbceSLemover val w = Bool() 4626d5ddbceSLemover val r = Bool() 4636d5ddbceSLemover val v = Bool() 4646d5ddbceSLemover } 4656d5ddbceSLemover 4666d5ddbceSLemover def unaligned(level: UInt) = { 4676d5ddbceSLemover isLeaf() && !(level === 2.U || 4686d5ddbceSLemover level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 4696d5ddbceSLemover level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U) 4706d5ddbceSLemover } 4716d5ddbceSLemover 4726d5ddbceSLemover def isPf(level: UInt) = { 4736d5ddbceSLemover !perm.v || (!perm.r && perm.w) || unaligned(level) 4746d5ddbceSLemover } 4756d5ddbceSLemover 4766d5ddbceSLemover def isLeaf() = { 4776d5ddbceSLemover perm.r || perm.x || perm.w 4786d5ddbceSLemover } 4796d5ddbceSLemover 4806d5ddbceSLemover def getPerm() = { 4816d5ddbceSLemover val pm = Wire(new PtePermBundle) 4826d5ddbceSLemover pm.d := perm.d 4836d5ddbceSLemover pm.a := perm.a 4846d5ddbceSLemover pm.g := perm.g 4856d5ddbceSLemover pm.u := perm.u 4866d5ddbceSLemover pm.x := perm.x 4876d5ddbceSLemover pm.w := perm.w 4886d5ddbceSLemover pm.r := perm.r 4896d5ddbceSLemover pm 4906d5ddbceSLemover } 4916d5ddbceSLemover 4926d5ddbceSLemover override def toPrintable: Printable = { 4936d5ddbceSLemover p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 4946d5ddbceSLemover } 4956d5ddbceSLemover} 4966d5ddbceSLemover 4976d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 4986d5ddbceSLemover val tag = UInt(tagLen.W) 49945f497a4Shappy-lx val asid = UInt(asidLen.W) 5006d5ddbceSLemover val ppn = UInt(ppnLen.W) 5016d5ddbceSLemover val perm = if (hasPerm) Some(new PtePermBundle) else None 5026d5ddbceSLemover val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None 503bc063562SLemover val prefetch = Bool() 5048d8ac704SLemover val v = Bool() 5056d5ddbceSLemover 50645f497a4Shappy-lx def hit(vpn: UInt, asid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false) = { 5076d5ddbceSLemover require(vpn.getWidth == vpnLen) 508cccfc98dSLemover// require(this.asid.getWidth <= asid.getWidth) 50945f497a4Shappy-lx val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 5106d5ddbceSLemover if (allType) { 5116d5ddbceSLemover require(hasLevel) 5126d5ddbceSLemover val hit0 = tag(tagLen - 1, vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2) 5136d5ddbceSLemover val hit1 = tag(vpnnLen*2 - 1, vpnnLen) === vpn(vpnnLen*2 - 1, vpnnLen) 5146d5ddbceSLemover val hit2 = tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 51545f497a4Shappy-lx 51645f497a4Shappy-lx asid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 5176d5ddbceSLemover } else if (hasLevel) { 5186d5ddbceSLemover val hit0 = tag(tagLen - 1, tagLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen) 5196d5ddbceSLemover val hit1 = tag(tagLen - vpnnLen - 1, tagLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2) 52045f497a4Shappy-lx 52145f497a4Shappy-lx asid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) 5226d5ddbceSLemover } else { 52345f497a4Shappy-lx asid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 5246d5ddbceSLemover } 5256d5ddbceSLemover } 5266d5ddbceSLemover 5278d8ac704SLemover def refill(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) { 52845f497a4Shappy-lx require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 52945f497a4Shappy-lx 5306d5ddbceSLemover tag := vpn(vpnLen - 1, vpnLen - tagLen) 531a0301c0dSLemover ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 532a0301c0dSLemover perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 53345f497a4Shappy-lx this.asid := asid 534bc063562SLemover this.prefetch := prefetch 5358d8ac704SLemover this.v := valid 5366d5ddbceSLemover this.level.map(_ := level) 5376d5ddbceSLemover } 5386d5ddbceSLemover 5398d8ac704SLemover def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 5406d5ddbceSLemover val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 5418d8ac704SLemover e.refill(vpn, asid, pte, level, prefetch, valid) 5426d5ddbceSLemover e 5436d5ddbceSLemover } 5446d5ddbceSLemover 5456d5ddbceSLemover 5466d5ddbceSLemover override def toPrintable: Printable = { 5476d5ddbceSLemover // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 5486d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 5496d5ddbceSLemover (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 550bc063562SLemover (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 551bc063562SLemover p"prefetch:${prefetch}" 5526d5ddbceSLemover } 5536d5ddbceSLemover} 5546d5ddbceSLemover 5556d5ddbceSLemoverclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 5566d5ddbceSLemover require(log2Up(num)==log2Down(num)) 5576d5ddbceSLemover 5586d5ddbceSLemover val tag = UInt(tagLen.W) 55945f497a4Shappy-lx val asid = UInt(asidLen.W) 5606d5ddbceSLemover val ppns = Vec(num, UInt(ppnLen.W)) 5616d5ddbceSLemover val vs = Vec(num, Bool()) 5626d5ddbceSLemover val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 563bc063562SLemover val prefetch = Bool() 5646d5ddbceSLemover // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 5656d5ddbceSLemover 5666d5ddbceSLemover def tagClip(vpn: UInt) = { 5676d5ddbceSLemover require(vpn.getWidth == vpnLen) 5686d5ddbceSLemover vpn(vpnLen - 1, vpnLen - tagLen) 5696d5ddbceSLemover } 5706d5ddbceSLemover 5716d5ddbceSLemover def sectorIdxClip(vpn: UInt, level: Int) = { 5726d5ddbceSLemover getVpnClip(vpn, level)(log2Up(num) - 1, 0) 5736d5ddbceSLemover } 5746d5ddbceSLemover 57545f497a4Shappy-lx def hit(vpn: UInt, asid: UInt, ignoreAsid: Boolean = false) = { 57645f497a4Shappy-lx val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 57745f497a4Shappy-lx asid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level)) // TODO: optimize this. don't need to compare each with tag 5786d5ddbceSLemover } 5796d5ddbceSLemover 58045f497a4Shappy-lx def genEntries(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 5816d5ddbceSLemover require((data.getWidth / XLEN) == num, 5825854c1edSLemover s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 5836d5ddbceSLemover 5846d5ddbceSLemover val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm)) 5856d5ddbceSLemover ps.tag := tagClip(vpn) 58645f497a4Shappy-lx ps.asid := asid 587bc063562SLemover ps.prefetch := prefetch 5886d5ddbceSLemover for (i <- 0 until num) { 5896d5ddbceSLemover val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 5906d5ddbceSLemover ps.ppns(i) := pte.ppn 5916d5ddbceSLemover ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 5926d5ddbceSLemover ps.perms.map(_(i) := pte.perm) 5936d5ddbceSLemover } 5946d5ddbceSLemover ps 5956d5ddbceSLemover } 5966d5ddbceSLemover 5976d5ddbceSLemover override def toPrintable: Printable = { 5986d5ddbceSLemover // require(num == 4, "if num is not 4, please comment this toPrintable") 5996d5ddbceSLemover // NOTE: if num is not 4, please comment this toPrintable 6006d5ddbceSLemover val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 60145f497a4Shappy-lx p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 6026d5ddbceSLemover (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 6036d5ddbceSLemover } 6046d5ddbceSLemover} 6056d5ddbceSLemover 6067196f5a2SLemoverclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 6077196f5a2SLemover val entries = new PtwEntries(num, tagLen, level, hasPerm) 6087196f5a2SLemover 6093889e11eSLemover val ecc_block = XLEN 6103889e11eSLemover val ecc_info = get_ecc_info() 6113889e11eSLemover val ecc = UInt(ecc_info._1.W) 6123889e11eSLemover 6133889e11eSLemover def get_ecc_info(): (Int, Int, Int, Int) = { 6143889e11eSLemover val eccBits_per = eccCode.width(ecc_block) - ecc_block 6153889e11eSLemover 6163889e11eSLemover val data_length = entries.getWidth 6173889e11eSLemover val data_align_num = data_length / ecc_block 6183889e11eSLemover val data_not_align = (data_length % ecc_block) != 0 // ugly code 6193889e11eSLemover val data_unalign_length = data_length - data_align_num * ecc_block 6203889e11eSLemover val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 6213889e11eSLemover 6223889e11eSLemover val eccBits = eccBits_per * data_align_num + eccBits_unalign 6233889e11eSLemover (eccBits, eccBits_per, data_align_num, data_unalign_length) 6243889e11eSLemover } 6253889e11eSLemover 6263889e11eSLemover def encode() = { 6273889e11eSLemover val data = entries.asUInt() 6283889e11eSLemover val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 6293889e11eSLemover for (i <- 0 until ecc_info._3) { 6303889e11eSLemover ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 6313889e11eSLemover } 6323889e11eSLemover if (ecc_info._4 != 0) { 6333889e11eSLemover val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 6343889e11eSLemover ecc := Cat(ecc_unaligned, ecc_slices.asUInt()) 6353889e11eSLemover } else { ecc := ecc_slices.asUInt() } 6363889e11eSLemover } 6373889e11eSLemover 6383889e11eSLemover def decode(): Bool = { 6393889e11eSLemover val data = entries.asUInt() 6403889e11eSLemover val res = Wire(Vec(ecc_info._3 + 1, Bool())) 6413889e11eSLemover for (i <- 0 until ecc_info._3) { 6423889e11eSLemover res(i) := eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error 6433889e11eSLemover } 6443889e11eSLemover if (ecc_info._4 != 0) { 6453889e11eSLemover res(ecc_info._3) := eccCode.decode( 6463889e11eSLemover Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 6473889e11eSLemover } else { res(ecc_info._3) := false.B } 6483889e11eSLemover 6493889e11eSLemover Cat(res).orR 6503889e11eSLemover } 6513889e11eSLemover 6523889e11eSLemover def gen(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 6533889e11eSLemover this.entries := entries.genEntries(vpn, asid, data, levelUInt, prefetch) 6543889e11eSLemover this.encode() 6553889e11eSLemover } 6567196f5a2SLemover 6577196f5a2SLemover} 6587196f5a2SLemover 6596d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle { 6606d5ddbceSLemover val vpn = UInt(vpnLen.W) 6616d5ddbceSLemover 6626d5ddbceSLemover override def toPrintable: Printable = { 6636d5ddbceSLemover p"vpn:0x${Hexadecimal(vpn)}" 6646d5ddbceSLemover } 6656d5ddbceSLemover} 6666d5ddbceSLemover 6676d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle { 6686d5ddbceSLemover val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 6696d5ddbceSLemover val pf = Bool() 670b6982e83SLemover val af = Bool() 6716d5ddbceSLemover 67245f497a4Shappy-lx 67345f497a4Shappy-lx def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 6745854c1edSLemover this.entry.level.map(_ := level) 6755854c1edSLemover this.entry.tag := vpn 6765854c1edSLemover this.entry.perm.map(_ := pte.getPerm()) 6775854c1edSLemover this.entry.ppn := pte.ppn 678bc063562SLemover this.entry.prefetch := DontCare 67945f497a4Shappy-lx this.entry.asid := asid 6808d8ac704SLemover this.entry.v := !pf 6815854c1edSLemover this.pf := pf 682b6982e83SLemover this.af := af 6835854c1edSLemover } 6845854c1edSLemover 6856d5ddbceSLemover override def toPrintable: Printable = { 686b6982e83SLemover p"entry:${entry} pf:${pf} af:${af}" 6876d5ddbceSLemover } 6886d5ddbceSLemover} 6896d5ddbceSLemover 690*92e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle { 6916d5ddbceSLemover val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 6926d5ddbceSLemover val sfence = Input(new SfenceBundle) 693b6982e83SLemover val csr = new Bundle { 694b6982e83SLemover val tlb = Input(new TlbCsrBundle) 695b6982e83SLemover val distribute_csr = Flipped(new DistributedCSRIO) 696b6982e83SLemover } 6976d5ddbceSLemover} 6986d5ddbceSLemover 699b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 700b848eea5SLemover val addr = UInt(PAddrBits.W) 701b848eea5SLemover val id = UInt(bMemID.W) 702b848eea5SLemover} 70345f497a4Shappy-lx 70445f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 70545f497a4Shappy-lx val source = UInt(bSourceWidth.W) 70645f497a4Shappy-lx} 707