16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport utils._ 243c02ee8fSwakafaimport utility._ 259aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 266d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 276d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 286d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 295b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 30f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle 315b7ef044SLemover 326d5ddbceSLemover 336d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 346d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 356d5ddbceSLemover 36a0301c0dSLemover 376d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle { 386d5ddbceSLemover val d = Bool() 396d5ddbceSLemover val a = Bool() 406d5ddbceSLemover val g = Bool() 416d5ddbceSLemover val u = Bool() 426d5ddbceSLemover val x = Bool() 436d5ddbceSLemover val w = Bool() 446d5ddbceSLemover val r = Bool() 456d5ddbceSLemover 466d5ddbceSLemover override def toPrintable: Printable = { 476d5ddbceSLemover p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 486d5ddbceSLemover //(if(hasV) (p"v:${v}") else p"") 496d5ddbceSLemover } 506d5ddbceSLemover} 516d5ddbceSLemover 525b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle { 535b7ef044SLemover val r = Bool() 545b7ef044SLemover val w = Bool() 555b7ef044SLemover val x = Bool() 565b7ef044SLemover val c = Bool() 575b7ef044SLemover val atomic = Bool() 585b7ef044SLemover 595b7ef044SLemover def assign_ap(pm: PMPConfig) = { 605b7ef044SLemover r := pm.r 615b7ef044SLemover w := pm.w 625b7ef044SLemover x := pm.x 635b7ef044SLemover c := pm.c 645b7ef044SLemover atomic := pm.atomic 655b7ef044SLemover } 665b7ef044SLemover} 675b7ef044SLemover 686d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle { 696d5ddbceSLemover val pf = Bool() // NOTE: if this is true, just raise pf 70b6982e83SLemover val af = Bool() // NOTE: if this is true, just raise af 716d5ddbceSLemover // pagetable perm (software defined) 726d5ddbceSLemover val d = Bool() 736d5ddbceSLemover val a = Bool() 746d5ddbceSLemover val g = Bool() 756d5ddbceSLemover val u = Bool() 766d5ddbceSLemover val x = Bool() 776d5ddbceSLemover val w = Bool() 786d5ddbceSLemover val r = Bool() 796d5ddbceSLemover 80f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 81b0fa7106SHaoyuan Feng val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 82b0fa7106SHaoyuan Feng this.pf := item.pf 83b0fa7106SHaoyuan Feng this.af := item.af 84b0fa7106SHaoyuan Feng this.d := ptePerm.d 85b0fa7106SHaoyuan Feng this.a := ptePerm.a 86b0fa7106SHaoyuan Feng this.g := ptePerm.g 87b0fa7106SHaoyuan Feng this.u := ptePerm.u 88b0fa7106SHaoyuan Feng this.x := ptePerm.x 89b0fa7106SHaoyuan Feng this.w := ptePerm.w 90b0fa7106SHaoyuan Feng this.r := ptePerm.r 91b0fa7106SHaoyuan Feng 92b0fa7106SHaoyuan Feng this 93b0fa7106SHaoyuan Feng } 94d0de7e4aSpeixiaokun 9587d0ba30Speixiaokun def applyS2(item: HptwResp) = { 96d0de7e4aSpeixiaokun val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 97d0de7e4aSpeixiaokun this.pf := item.gpf 98d0de7e4aSpeixiaokun this.af := item.gaf 99d0de7e4aSpeixiaokun this.d := ptePerm.d 100d0de7e4aSpeixiaokun this.a := ptePerm.a 101d0de7e4aSpeixiaokun this.g := ptePerm.g 102d0de7e4aSpeixiaokun this.u := ptePerm.u 103d0de7e4aSpeixiaokun this.x := ptePerm.x 104d0de7e4aSpeixiaokun this.w := ptePerm.w 105d0de7e4aSpeixiaokun this.r := ptePerm.r 106d0de7e4aSpeixiaokun 107d0de7e4aSpeixiaokun this 108d0de7e4aSpeixiaokun } 10987d0ba30Speixiaokun 110b0fa7106SHaoyuan Feng override def toPrintable: Printable = { 111f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 112b0fa7106SHaoyuan Feng } 113b0fa7106SHaoyuan Feng} 114b0fa7106SHaoyuan Feng 115b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 116b0fa7106SHaoyuan Feng val pf = Bool() // NOTE: if this is true, just raise pf 117b0fa7106SHaoyuan Feng val af = Bool() // NOTE: if this is true, just raise af 118b0fa7106SHaoyuan Feng // pagetable perm (software defined) 119b0fa7106SHaoyuan Feng val d = Bool() 120b0fa7106SHaoyuan Feng val a = Bool() 121b0fa7106SHaoyuan Feng val g = Bool() 122b0fa7106SHaoyuan Feng val u = Bool() 123b0fa7106SHaoyuan Feng val x = Bool() 124b0fa7106SHaoyuan Feng val w = Bool() 125b0fa7106SHaoyuan Feng val r = Bool() 126b0fa7106SHaoyuan Feng 127f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 128f1fe8698SLemover val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 129f1fe8698SLemover this.pf := item.pf 130f1fe8698SLemover this.af := item.af 131f1fe8698SLemover this.d := ptePerm.d 132f1fe8698SLemover this.a := ptePerm.a 133f1fe8698SLemover this.g := ptePerm.g 134f1fe8698SLemover this.u := ptePerm.u 135f1fe8698SLemover this.x := ptePerm.x 136f1fe8698SLemover this.w := ptePerm.w 137f1fe8698SLemover this.r := ptePerm.r 138f1fe8698SLemover 139f1fe8698SLemover this 140f1fe8698SLemover } 1416d5ddbceSLemover override def toPrintable: Printable = { 142f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 1436d5ddbceSLemover } 1446d5ddbceSLemover} 1456d5ddbceSLemover 1466d5ddbceSLemover// multi-read && single-write 1476d5ddbceSLemover// input is data, output is hot-code(not one-hot) 1486d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 1496d5ddbceSLemover val io = IO(new Bundle { 1506d5ddbceSLemover val r = new Bundle { 1516d5ddbceSLemover val req = Input(Vec(readWidth, gen)) 1526d5ddbceSLemover val resp = Output(Vec(readWidth, Vec(set, Bool()))) 1536d5ddbceSLemover } 1546d5ddbceSLemover val w = Input(new Bundle { 1556d5ddbceSLemover val valid = Bool() 1566d5ddbceSLemover val bits = new Bundle { 1576d5ddbceSLemover val index = UInt(log2Up(set).W) 1586d5ddbceSLemover val data = gen 1596d5ddbceSLemover } 1606d5ddbceSLemover }) 1616d5ddbceSLemover }) 1626d5ddbceSLemover 1636d5ddbceSLemover val wordType = UInt(gen.getWidth.W) 1646d5ddbceSLemover val array = Reg(Vec(set, wordType)) 1656d5ddbceSLemover 1666d5ddbceSLemover io.r.resp.zipWithIndex.map{ case (a,i) => 1676d5ddbceSLemover a := array.map(io.r.req(i).asUInt === _) 1686d5ddbceSLemover } 1696d5ddbceSLemover 1706d5ddbceSLemover when (io.w.valid) { 17176e02f07SLingrui98 array(io.w.bits.index) := io.w.bits.data.asUInt 1726d5ddbceSLemover } 1736d5ddbceSLemover} 1746d5ddbceSLemover 175a0301c0dSLemoverclass TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 176a0301c0dSLemover require(pageNormal || pageSuper) 177a0301c0dSLemover 178a0301c0dSLemover val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 179b0fa7106SHaoyuan Feng else UInt(vpnLen.W) 180b0fa7106SHaoyuan Feng val asid = UInt(asidLen.W) 181b0fa7106SHaoyuan Feng val level = if (!pageNormal) Some(UInt(1.W)) 182b0fa7106SHaoyuan Feng else if (!pageSuper) None 183b0fa7106SHaoyuan Feng else Some(UInt(2.W)) 184b0fa7106SHaoyuan Feng val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 185b0fa7106SHaoyuan Feng else UInt(ppnLen.W) 186b0fa7106SHaoyuan Feng val perm = new TlbPermBundle 187b0fa7106SHaoyuan Feng 188d0de7e4aSpeixiaokun val g_perm = new TlbPermBundle 189d0de7e4aSpeixiaokun val vmid = UInt(vmidLen.W) 190d61cd5eeSpeixiaokun val s2xlate = UInt(2.W) 191d0de7e4aSpeixiaokun 192d0de7e4aSpeixiaokun 193b0fa7106SHaoyuan Feng /** level usage: 194b0fa7106SHaoyuan Feng * !PageSuper: page is only normal, level is None, match all the tag 195b0fa7106SHaoyuan Feng * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 196b0fa7106SHaoyuan Feng * bits0 0: need mid 9bits 197b0fa7106SHaoyuan Feng * 1: no need mid 9bits 198b0fa7106SHaoyuan Feng * PageSuper && PageNormal: page hold all the three type, 199b0fa7106SHaoyuan Feng * bits0 0: need low 9bits 200b0fa7106SHaoyuan Feng * bits1 0: need mid 9bits 201b0fa7106SHaoyuan Feng */ 202b0fa7106SHaoyuan Feng 203d0de7e4aSpeixiaokun 20482978df9Speixiaokun def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool): Bool = { 20582978df9Speixiaokun val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 20682978df9Speixiaokun val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 207b0fa7106SHaoyuan Feng 208b0fa7106SHaoyuan Feng // NOTE: for timing, dont care low set index bits at hit check 209b0fa7106SHaoyuan Feng // do not need store the low bits actually 210d0de7e4aSpeixiaokun if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets) && vmid_hit 211b0fa7106SHaoyuan Feng else if (!pageNormal) { 212b0fa7106SHaoyuan Feng val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2) 213b0fa7106SHaoyuan Feng val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen) 214935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 215d0de7e4aSpeixiaokun asid_hit && tag_match && vmid_hit 216b0fa7106SHaoyuan Feng } 217b0fa7106SHaoyuan Feng else { 218b0fa7106SHaoyuan Feng val tmp_level = level.get 219b0fa7106SHaoyuan Feng val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2) 220b0fa7106SHaoyuan Feng val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen) 221b0fa7106SHaoyuan Feng val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false 222b0fa7106SHaoyuan Feng val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 223d0de7e4aSpeixiaokun asid_hit && tag_match && vmid_hit 224b0fa7106SHaoyuan Feng } 225b0fa7106SHaoyuan Feng } 226b0fa7106SHaoyuan Feng 227d0de7e4aSpeixiaokun def apply(item: PtwRespS2, pm: PMPConfig): TlbEntry = { 228d0de7e4aSpeixiaokun this.asid := item.s1.entry.asid 22982978df9Speixiaokun val inner_level = item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U) 23045f43e6eSTang Haojin this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 231b0fa7106SHaoyuan Feng 0.U -> 3.U, 232b0fa7106SHaoyuan Feng 1.U -> 1.U, 233b0fa7106SHaoyuan Feng 2.U -> 0.U )) 234b0fa7106SHaoyuan Feng else if (pageSuper) ~inner_level(0) 235b0fa7106SHaoyuan Feng else 0.U }) 23682978df9Speixiaokun val s1tag = {if (pageNormal) Cat(item.s1.entry.tag, OHToUInt(item.s1.pteidx)) else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 23782978df9Speixiaokun val s2tag = {if (pageNormal) item.s2.entry.tag else item.s2.entry.tag(vpnLen - 1, vpnnLen)} 23882978df9Speixiaokun this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 23982978df9Speixiaokun 24082978df9Speixiaokun val s1ppn = { 24182978df9Speixiaokun if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) 24282978df9Speixiaokun else Cat(item.s1.entry.ppn, item.s1.ppn_low(OHToUInt(item.s1.pteidx))) 24382978df9Speixiaokun } 24482978df9Speixiaokun val s2ppn = { 24582978df9Speixiaokun if (!pageNormal) item.s2.entry.ppn(ppnLen - 1, vpnnLen) 24682978df9Speixiaokun else item.s2.entry.ppn 24782978df9Speixiaokun } 24882978df9Speixiaokun this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 249d0de7e4aSpeixiaokun this.perm.apply(item.s1) 250d61cd5eeSpeixiaokun this.vmid := item.s1.entry.vmid.getOrElse(0.U) 25187d0ba30Speixiaokun this.g_perm.applyS2(item.s2) 25282978df9Speixiaokun this.s2xlate := item.s2xlate 253b0fa7106SHaoyuan Feng this 254b0fa7106SHaoyuan Feng } 255b0fa7106SHaoyuan Feng 256b0fa7106SHaoyuan Feng // 4KB is normal entry, 2MB/1GB is considered as super entry 257b0fa7106SHaoyuan Feng def is_normalentry(): Bool = { 258b0fa7106SHaoyuan Feng if (!pageSuper) { true.B } 259b0fa7106SHaoyuan Feng else if (!pageNormal) { false.B } 260b0fa7106SHaoyuan Feng else { level.get === 0.U } 261b0fa7106SHaoyuan Feng } 262b0fa7106SHaoyuan Feng 263d0de7e4aSpeixiaokun 264b0fa7106SHaoyuan Feng def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 265b0fa7106SHaoyuan Feng val inner_level = level.getOrElse(0.U) 266b0fa7106SHaoyuan Feng val ppn_res = if (!pageSuper) ppn 267b0fa7106SHaoyuan Feng else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen), 268b0fa7106SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)), 269b0fa7106SHaoyuan Feng vpn(vpnnLen-1, 0)) 270b0fa7106SHaoyuan Feng else Cat(ppn(ppnLen-1, vpnnLen*2), 271b0fa7106SHaoyuan Feng Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)), 272b0fa7106SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0))) 273b0fa7106SHaoyuan Feng 274b0fa7106SHaoyuan Feng if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid)) 275b0fa7106SHaoyuan Feng else ppn_res 276b0fa7106SHaoyuan Feng } 277b0fa7106SHaoyuan Feng 278b0fa7106SHaoyuan Feng override def toPrintable: Printable = { 279b0fa7106SHaoyuan Feng val inner_level = level.getOrElse(2.U) 280b0fa7106SHaoyuan Feng p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 281b0fa7106SHaoyuan Feng } 282b0fa7106SHaoyuan Feng 283b0fa7106SHaoyuan Feng} 284b0fa7106SHaoyuan Feng 285b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 286b0fa7106SHaoyuan Feng require(pageNormal || pageSuper) 287b0fa7106SHaoyuan Feng 288b0fa7106SHaoyuan Feng val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 28963632028SHaoyuan Feng else UInt(sectorvpnLen.W) 29045f497a4Shappy-lx val asid = UInt(asidLen.W) 291a0301c0dSLemover val level = if (!pageNormal) Some(UInt(1.W)) 292a0301c0dSLemover else if (!pageSuper) None 293a0301c0dSLemover else Some(UInt(2.W)) 294a0301c0dSLemover val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 295d0de7e4aSpeixiaokun else UInt(sectorppnLen.W) //only used when disable s2xlate 296b0fa7106SHaoyuan Feng val perm = new TlbSectorPermBundle 29763632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 298b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 29982978df9Speixiaokun val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 300d0de7e4aSpeixiaokun 301d0de7e4aSpeixiaokun val g_perm = new TlbPermBundle 302d0de7e4aSpeixiaokun val vmid = UInt(vmidLen.W) 303d61cd5eeSpeixiaokun val s2xlate = UInt(2.W) 304d0de7e4aSpeixiaokun 305a0301c0dSLemover 30656728e73SLemover /** level usage: 30756728e73SLemover * !PageSuper: page is only normal, level is None, match all the tag 30856728e73SLemover * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 30956728e73SLemover * bits0 0: need mid 9bits 31056728e73SLemover * 1: no need mid 9bits 31156728e73SLemover * PageSuper && PageNormal: page hold all the three type, 31256728e73SLemover * bits0 0: need low 9bits 31356728e73SLemover * bits1 0: need mid 9bits 31456728e73SLemover */ 31556728e73SLemover 31686b5ba4aSpeixiaokun def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = { 31782978df9Speixiaokun val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 31863632028SHaoyuan Feng val addr_low_hit = valididx(vpn(2, 0)) 31982978df9Speixiaokun val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 32086b5ba4aSpeixiaokun val isPageSuper = !(level.getOrElse(0.U) === 0.U) 32186b5ba4aSpeixiaokun val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B) 322e9092fe2SLemover // NOTE: for timing, dont care low set index bits at hit check 323e9092fe2SLemover // do not need store the low bits actually 324d61cd5eeSpeixiaokun if (!pageSuper) asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) && addr_low_hit && vmid_hit && pteidx_hit 32556728e73SLemover else if (!pageNormal) { 32656728e73SLemover val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 32756728e73SLemover val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 328935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 329d61cd5eeSpeixiaokun asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 33056728e73SLemover } 33156728e73SLemover else { 33256728e73SLemover val tmp_level = level.get 33363632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 33463632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 33563632028SHaoyuan Feng val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 33656728e73SLemover val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 337d61cd5eeSpeixiaokun asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 33856728e73SLemover } 339a0301c0dSLemover } 340a0301c0dSLemover 341933ec998Speixiaokun def wbhit(data: PtwRespS2, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = { 342933ec998Speixiaokun val s1vpn = data.s1.entry.tag 343aae99c05Speixiaokun val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth) 344933ec998Speixiaokun val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn) 345933ec998Speixiaokun val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W)) 34663632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 34763632028SHaoyuan Feng val vpn_hit = Wire(Bool()) 34863632028SHaoyuan Feng val index_hit = Wire(Vec(tlbcontiguous, Bool())) 349933ec998Speixiaokun val wb_valididx = Wire(Vec(tlbcontiguous, Bool())) 350ab093818Speixiaokun val hasS2xlate = this.s2xlate =/= noS2xlate 351ab093818Speixiaokun val onlyS1 = this.s2xlate === onlyStage1 352ab093818Speixiaokun val onlyS2 = this.s2xlate === onlyStage2 353ab093818Speixiaokun val pteidx_hit = MuxCase(true.B, Seq( 354ab093818Speixiaokun onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt), 355ab093818Speixiaokun hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt) 356ab093818Speixiaokun )) 357933ec998Speixiaokun wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx) 358933ec998Speixiaokun val s2xlate_hit = s2xlate === this.s2xlate 35963632028SHaoyuan Feng // NOTE: for timing, dont care low set index bits at hit check 36063632028SHaoyuan Feng // do not need store the low bits actually 36163632028SHaoyuan Feng if (!pageSuper) { 36263632028SHaoyuan Feng vpn_hit := asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) 36363632028SHaoyuan Feng } 36463632028SHaoyuan Feng else if (!pageNormal) { 36563632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 36663632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 367935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 36863632028SHaoyuan Feng vpn_hit := asid_hit && tag_match 36963632028SHaoyuan Feng } 37063632028SHaoyuan Feng else { 37163632028SHaoyuan Feng val tmp_level = level.get 37263632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 37363632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 37463632028SHaoyuan Feng val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 37563632028SHaoyuan Feng val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 37663632028SHaoyuan Feng vpn_hit := asid_hit && tag_match 37763632028SHaoyuan Feng } 37863632028SHaoyuan Feng 37963632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 380933ec998Speixiaokun index_hit(i) := wb_valididx(i) && valididx(i) 38163632028SHaoyuan Feng } 38263632028SHaoyuan Feng 38363632028SHaoyuan Feng // For example, tlb req to page cache with vpn 0x10 38463632028SHaoyuan Feng // At this time, 0x13 has not been paged, so page cache only resp 0x10 38563632028SHaoyuan Feng // When 0x13 refill to page cache, previous item will be flushed 38663632028SHaoyuan Feng // Now 0x10 and 0x13 are both valid in page cache 38763632028SHaoyuan Feng // However, when 0x13 refill to tlb, will trigger multi hit 38863632028SHaoyuan Feng // So will only trigger multi-hit when PopCount(data.valididx) = 1 389ab093818Speixiaokun vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit 39063632028SHaoyuan Feng } 39163632028SHaoyuan Feng 392d0de7e4aSpeixiaokun def apply(item: PtwRespS2): TlbSectorEntry = { 393d0de7e4aSpeixiaokun this.asid := item.s1.entry.asid 3946f508cb5Speixiaokun val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq( 3957e664aa3Speixiaokun onlyStage1 -> item.s1.entry.level.getOrElse(0.U), 3967e664aa3Speixiaokun onlyStage2 -> item.s2.entry.level.getOrElse(0.U), 3977e664aa3Speixiaokun allStage -> (item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U)), 3987e664aa3Speixiaokun noS2xlate -> item.s1.entry.level.getOrElse(0.U) 3997e664aa3Speixiaokun )) 40045f43e6eSTang Haojin this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 40156728e73SLemover 0.U -> 3.U, 40256728e73SLemover 1.U -> 1.U, 40356728e73SLemover 2.U -> 0.U )) 40456728e73SLemover else if (pageSuper) ~inner_level(0) 405a0301c0dSLemover else 0.U }) 406d0de7e4aSpeixiaokun this.perm.apply(item.s1) 407d0de7e4aSpeixiaokun 40886b5ba4aSpeixiaokun val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 2.U 409496c751cSpeixiaokun this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), item.s1.pteidx) 41086b5ba4aSpeixiaokun val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 41186b5ba4aSpeixiaokun this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx) 41282978df9Speixiaokun 41382978df9Speixiaokun val s1tag = {if (pageNormal) item.s1.entry.tag else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 414aae99c05Speixiaokun val s2tag = {if (pageNormal) item.s2.entry.tag(vpnLen - 1, sectortlbwidth) else item.s2.entry.tag(vpnLen - 1, vpnnLen)} 41582978df9Speixiaokun this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 41682978df9Speixiaokun 41782978df9Speixiaokun val s1ppn = { 41882978df9Speixiaokun if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) else item.s1.entry.ppn 419d0de7e4aSpeixiaokun } 42082978df9Speixiaokun val s1ppn_low = item.s1.ppn_low 42182978df9Speixiaokun val s2ppn = { 4228c34f10bSpeixiaokun if (!pageNormal) 4238c34f10bSpeixiaokun MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, vpnnLen))(Seq( 4248c34f10bSpeixiaokun 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen)), 4258c34f10bSpeixiaokun )) 4268c34f10bSpeixiaokun else 4278c34f10bSpeixiaokun MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq( 4288c34f10bSpeixiaokun 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)), 4298c34f10bSpeixiaokun 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth)) 4308c34f10bSpeixiaokun )) 43182978df9Speixiaokun } 4328c34f10bSpeixiaokun val s2ppn_tmp = { 4338c34f10bSpeixiaokun MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq( 4348c34f10bSpeixiaokun 0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)), 4358c34f10bSpeixiaokun 1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0)) 4368c34f10bSpeixiaokun )) 4378c34f10bSpeixiaokun } 4388c34f10bSpeixiaokun val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0))) 43982978df9Speixiaokun this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 44082978df9Speixiaokun this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 441d61cd5eeSpeixiaokun this.vmid := item.s1.entry.vmid.getOrElse(0.U) 44287d0ba30Speixiaokun this.g_perm.applyS2(item.s2) 44382978df9Speixiaokun this.s2xlate := item.s2xlate 444a0301c0dSLemover this 445a0301c0dSLemover } 446a0301c0dSLemover 44756728e73SLemover // 4KB is normal entry, 2MB/1GB is considered as super entry 44856728e73SLemover def is_normalentry(): Bool = { 44956728e73SLemover if (!pageSuper) { true.B } 45056728e73SLemover else if (!pageNormal) { false.B } 45156728e73SLemover else { level.get === 0.U } 45256728e73SLemover } 4535cf62c1aSLemover 454d0de7e4aSpeixiaokun 45556728e73SLemover def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 45656728e73SLemover val inner_level = level.getOrElse(0.U) 45763632028SHaoyuan Feng val ppn_res = if (!pageSuper) Cat(ppn, ppn_low(vpn(sectortlbwidth - 1, 0))) 45856728e73SLemover else if (!pageNormal) Cat(ppn(ppnLen - vpnnLen - 1, vpnnLen), 45956728e73SLemover Mux(inner_level(0), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen - 1,0)), 46056728e73SLemover vpn(vpnnLen - 1, 0)) 46163632028SHaoyuan Feng else Cat(ppn(sectorppnLen - 1, vpnnLen * 2 - sectortlbwidth), 46263632028SHaoyuan Feng Mux(inner_level(1), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 46363632028SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))) 46456728e73SLemover 46563632028SHaoyuan Feng if (saveLevel) { 46663632028SHaoyuan Feng if (ppn.getWidth == ppnLen - vpnnLen) { 46763632028SHaoyuan Feng Cat(ppn(ppn.getWidth - 1, vpnnLen * 2), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 46863632028SHaoyuan Feng } else { 46963632028SHaoyuan Feng require(ppn.getWidth == sectorppnLen) 47063632028SHaoyuan Feng Cat(ppn(ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 47163632028SHaoyuan Feng } 47263632028SHaoyuan Feng } 4735cf62c1aSLemover else ppn_res 474a0301c0dSLemover } 475a0301c0dSLemover 476d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 477d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 478d61cd5eeSpeixiaokun } 479d61cd5eeSpeixiaokun 480a0301c0dSLemover override def toPrintable: Printable = { 481a0301c0dSLemover val inner_level = level.getOrElse(2.U) 48245f497a4Shappy-lx p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 483a0301c0dSLemover } 484a0301c0dSLemover 485a0301c0dSLemover} 486a0301c0dSLemover 4876d5ddbceSLemoverobject TlbCmd { 4886d5ddbceSLemover def read = "b00".U 4896d5ddbceSLemover def write = "b01".U 4906d5ddbceSLemover def exec = "b10".U 4916d5ddbceSLemover 4926d5ddbceSLemover def atom_read = "b100".U // lr 4936d5ddbceSLemover def atom_write = "b101".U // sc / amo 4946d5ddbceSLemover 4956d5ddbceSLemover def apply() = UInt(3.W) 4966d5ddbceSLemover def isRead(a: UInt) = a(1,0)===read 4976d5ddbceSLemover def isWrite(a: UInt) = a(1,0)===write 4986d5ddbceSLemover def isExec(a: UInt) = a(1,0)===exec 4996d5ddbceSLemover 5006d5ddbceSLemover def isAtom(a: UInt) = a(2) 501a79fef67Swakafa def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 5026d5ddbceSLemover} 5036d5ddbceSLemover 50403efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 505a0301c0dSLemover val r = new Bundle { 506a0301c0dSLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 507a0301c0dSLemover val vpn = Output(UInt(vpnLen.W)) 508*875ae3b4SXiaokun-Pei val s2xlate = Output(UInt(2.W)) 509a0301c0dSLemover }))) 510a0301c0dSLemover val resp = Vec(ports, ValidIO(new Bundle{ 511a0301c0dSLemover val hit = Output(Bool()) 51203efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 513b0fa7106SHaoyuan Feng val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 514d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 515d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 516a0301c0dSLemover })) 517a0301c0dSLemover } 518a0301c0dSLemover val w = Flipped(ValidIO(new Bundle { 519a0301c0dSLemover val wayIdx = Output(UInt(log2Up(nWays).W)) 520d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 521a0301c0dSLemover })) 5223889e11eSLemover val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 523a0301c0dSLemover 52482978df9Speixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 525a0301c0dSLemover this.r.req(i).valid := valid 526a0301c0dSLemover this.r.req(i).bits.vpn := vpn 527d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 528d0de7e4aSpeixiaokun 529a0301c0dSLemover } 530a0301c0dSLemover 531a0301c0dSLemover def r_resp_apply(i: Int) = { 53282978df9Speixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm) 533a0301c0dSLemover } 534a0301c0dSLemover 535d0de7e4aSpeixiaokun def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 536a0301c0dSLemover this.w.valid := valid 537a0301c0dSLemover this.w.bits.wayIdx := wayIdx 538a0301c0dSLemover this.w.bits.data := data 539a0301c0dSLemover } 540a0301c0dSLemover 541a0301c0dSLemover} 542a0301c0dSLemover 54303efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 544f1fe8698SLemover val r = new Bundle { 545f1fe8698SLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 546f1fe8698SLemover val vpn = Output(UInt(vpnLen.W)) 547d0de7e4aSpeixiaokun val s2xlate = Output(UInt(2.W)) 548f1fe8698SLemover }))) 549f1fe8698SLemover val resp = Vec(ports, ValidIO(new Bundle{ 550f1fe8698SLemover val hit = Output(Bool()) 55103efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 55203efd994Shappy-lx val perm = Vec(nDups, Output(new TlbPermBundle())) 553d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 554d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 555f1fe8698SLemover })) 556f1fe8698SLemover } 557f1fe8698SLemover val w = Flipped(ValidIO(new Bundle { 558d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 559f1fe8698SLemover })) 560f1fe8698SLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 561f1fe8698SLemover 562d0de7e4aSpeixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 563f1fe8698SLemover this.r.req(i).valid := valid 564f1fe8698SLemover this.r.req(i).bits.vpn := vpn 565d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 566f1fe8698SLemover } 567f1fe8698SLemover 568f1fe8698SLemover def r_resp_apply(i: Int) = { 569b436d3b6Speixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate) 570f1fe8698SLemover } 571f1fe8698SLemover 572d0de7e4aSpeixiaokun def w_apply(valid: Bool, data: PtwRespS2): Unit = { 573f1fe8698SLemover this.w.valid := valid 574f1fe8698SLemover this.w.bits.data := data 575f1fe8698SLemover } 576f1fe8698SLemover} 577f1fe8698SLemover 5783889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 5793889e11eSLemover val sets = Output(UInt(log2Up(nSets).W)) 5803889e11eSLemover val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 5813889e11eSLemover} 5823889e11eSLemover 583a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 5843889e11eSLemover val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 585a0301c0dSLemover 586a0301c0dSLemover val refillIdx = Output(UInt(log2Up(nWays).W)) 587a0301c0dSLemover val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 588a0301c0dSLemover 589a0301c0dSLemover def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 59053b8f1a7SLemover for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 59153b8f1a7SLemover ac_rep := ac_tlb 592a0301c0dSLemover } 59353b8f1a7SLemover this.chosen_set := get_set_idx(vpn, nSets) 59453b8f1a7SLemover in.map(a => a.refillIdx := this.refillIdx) 595a0301c0dSLemover } 596a0301c0dSLemover} 597a0301c0dSLemover 598a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 599a0301c0dSLemover TlbBundle { 600f9ac118cSHaoyuan Feng val page = new ReplaceIO(Width, q.NSets, q.NWays) 601a0301c0dSLemover 602a0301c0dSLemover def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 603f9ac118cSHaoyuan Feng this.page.apply_sep(in.map(_.page), vpn) 604a0301c0dSLemover } 605a0301c0dSLemover 606a0301c0dSLemover} 607a0301c0dSLemover 6088744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 6098744445eSMaxpicca-Li val is_ld = Bool() 6108744445eSMaxpicca-Li val is_st = Bool() 6118744445eSMaxpicca-Li val idx = 612e4f69d78Ssfencevma if (VirtualLoadQueueSize >= StoreQueueSize) { 613e4f69d78Ssfencevma val idx = UInt(log2Ceil(VirtualLoadQueueSize).W) 6148744445eSMaxpicca-Li idx 6158744445eSMaxpicca-Li } else { 6168744445eSMaxpicca-Li val idx = UInt(log2Ceil(StoreQueueSize).W) 6178744445eSMaxpicca-Li idx 6188744445eSMaxpicca-Li } 6198744445eSMaxpicca-Li} 6208744445eSMaxpicca-Li 6216d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle { 622ca2f90a6SLemover val vaddr = Output(UInt(VAddrBits.W)) 623ca2f90a6SLemover val cmd = Output(TlbCmd()) 624d0de7e4aSpeixiaokun val hyperinst = Output(Bool()) 625d0de7e4aSpeixiaokun val hlvx = Output(Bool()) 626ca2f90a6SLemover val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W)) 627f1fe8698SLemover val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 6288744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 629b52348aeSWilliam Wang // do not translate, but still do pmp/pma check 630b52348aeSWilliam Wang val no_translate = Output(Bool()) 6316d5ddbceSLemover val debug = new Bundle { 632ca2f90a6SLemover val pc = Output(UInt(XLEN.W)) 633f1fe8698SLemover val robIdx = Output(new RobPtr) 634ca2f90a6SLemover val isFirstIssue = Output(Bool()) 6356d5ddbceSLemover } 6366d5ddbceSLemover 637f1fe8698SLemover // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 6386d5ddbceSLemover override def toPrintable: Printable = { 639f1fe8698SLemover p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 6406d5ddbceSLemover } 6416d5ddbceSLemover} 6426d5ddbceSLemover 643b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 644b6982e83SLemover val ld = Output(Bool()) 645b6982e83SLemover val st = Output(Bool()) 646b6982e83SLemover val instr = Output(Bool()) 647b6982e83SLemover} 648b6982e83SLemover 64903efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 65003efd994Shappy-lx val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 651d0de7e4aSpeixiaokun val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W))) 652ca2f90a6SLemover val miss = Output(Bool()) 65303efd994Shappy-lx val excp = Vec(nDups, new Bundle { 654d0de7e4aSpeixiaokun val gpf = new TlbExceptionBundle() 655b6982e83SLemover val pf = new TlbExceptionBundle() 656b6982e83SLemover val af = new TlbExceptionBundle() 65703efd994Shappy-lx }) 658ca2f90a6SLemover val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 6598744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 6606d5ddbceSLemover 6618744445eSMaxpicca-Li val debug = new Bundle { 6628744445eSMaxpicca-Li val robIdx = Output(new RobPtr) 6638744445eSMaxpicca-Li val isFirstIssue = Output(Bool()) 6648744445eSMaxpicca-Li } 6656d5ddbceSLemover override def toPrintable: Printable = { 66603efd994Shappy-lx p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 6676d5ddbceSLemover } 6686d5ddbceSLemover} 6696d5ddbceSLemover 67003efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 6716d5ddbceSLemover val req = DecoupledIO(new TlbReq) 672c3b763d0SYinan Xu val req_kill = Output(Bool()) 67303efd994Shappy-lx val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 6746d5ddbceSLemover} 6756d5ddbceSLemover 6766d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 6776d5ddbceSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 678d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2)) 6796d5ddbceSLemover 6806d5ddbceSLemover 6816d5ddbceSLemover override def toPrintable: Printable = { 6826d5ddbceSLemover p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 6836d5ddbceSLemover } 6846d5ddbceSLemover} 6856d5ddbceSLemover 6868744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 6878744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 688d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 6898744445eSMaxpicca-Li 6908744445eSMaxpicca-Li 6918744445eSMaxpicca-Li override def toPrintable: Printable = { 6928744445eSMaxpicca-Li p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 6938744445eSMaxpicca-Li } 6948744445eSMaxpicca-Li} 6958744445eSMaxpicca-Li 696185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle { 697185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 698185e6164SHaoyuan Feng val full = Output(Bool()) 699185e6164SHaoyuan Feng} 700185e6164SHaoyuan Feng 701185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle { 702185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 703185e6164SHaoyuan Feng // When there are multiple matching entries for PTW resp in filter 704185e6164SHaoyuan Feng // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 705185e6164SHaoyuan Feng // these two vaddrs are not in a same 4K Page, so will send to ptw twice 706185e6164SHaoyuan Feng // However, when ptw resp, if they are in a 1G or 2M huge page 707185e6164SHaoyuan Feng // The two entries will both hit, and both need to replay 708185e6164SHaoyuan Feng val replay_all = Output(Bool()) 709185e6164SHaoyuan Feng} 710185e6164SHaoyuan Feng 711185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle { 712185e6164SHaoyuan Feng val req = Vec(exuParameters.LduCnt, new TlbHintReq) 713185e6164SHaoyuan Feng val resp = ValidIO(new TLBHintResp) 714185e6164SHaoyuan Feng} 715185e6164SHaoyuan Feng 71645f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 717b052b972SLemover val sfence = Input(new SfenceBundle) 718b052b972SLemover val csr = Input(new TlbCsrBundle) 719f1fe8698SLemover 720f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 721f1fe8698SLemover this.sfence <> sfence 722f1fe8698SLemover this.csr <> csr 723f1fe8698SLemover } 724f1fe8698SLemover 725f1fe8698SLemover // overwrite satp. write satp will cause flushpipe but csr.priv won't 726f1fe8698SLemover // satp will be dealyed several cycles from writing, but csr.priv won't 727f1fe8698SLemover // so inside mmu, these two signals should be divided 728f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 729f1fe8698SLemover this.sfence <> sfence 730f1fe8698SLemover this.csr <> csr 731f1fe8698SLemover this.csr.satp := satp 732f1fe8698SLemover } 733a0301c0dSLemover} 7346d5ddbceSLemover 7358744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 7368744445eSMaxpicca-Li val valid = Bool() 7378744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 7388744445eSMaxpicca-Li} 7398744445eSMaxpicca-Li 74003efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 74145f497a4Shappy-lx MMUIOBaseBundle { 742f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 74303efd994Shappy-lx val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 744f1fe8698SLemover val flushPipe = Vec(Width, Input(Bool())) 745a4f9c77fSpeixiaokun val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb 7468744445eSMaxpicca-Li val ptw = new TlbPtwIOwithMemIdx(Width) 7478744445eSMaxpicca-Li val refill_to_mem = Output(new TlbRefilltoMemIO()) 748a0301c0dSLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 749b6982e83SLemover val pmp = Vec(Width, ValidIO(new PMPReqBundle())) 750185e6164SHaoyuan Feng val tlbreplay = Vec(Width, Output(Bool())) 751a0301c0dSLemover} 752a0301c0dSLemover 753f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 7548744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 755a0301c0dSLemover val resp = Flipped(DecoupledIO(new Bundle { 756d0de7e4aSpeixiaokun val data = new PtwRespS2withMemIdx 757a0301c0dSLemover val vector = Output(Vec(Width, Bool())) 758a4f9c77fSpeixiaokun val getGpa = Output(Vec(Width, Bool())) 759a0301c0dSLemover })) 760a0301c0dSLemover 7618744445eSMaxpicca-Li def connect(normal: TlbPtwIOwithMemIdx): Unit = { 762f1fe8698SLemover req <> normal.req 763f1fe8698SLemover resp.ready := normal.resp.ready 764f1fe8698SLemover normal.resp.bits := resp.bits.data 765f1fe8698SLemover normal.resp.valid := resp.valid 766a0301c0dSLemover } 7676d5ddbceSLemover} 7686d5ddbceSLemover 76992e3bfefSLemover/**************************** L2TLB *************************************/ 7706d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 77192e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 7726d5ddbceSLemover with HasXSParameter with HasPtwConst 7736d5ddbceSLemover 7746d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{ 7756d5ddbceSLemover val reserved = UInt(pteResLen.W) 7760d94d540SHaoyuan Feng val ppn_high = UInt(ppnHignLen.W) 7776d5ddbceSLemover val ppn = UInt(ppnLen.W) 7786d5ddbceSLemover val rsw = UInt(2.W) 7796d5ddbceSLemover val perm = new Bundle { 7806d5ddbceSLemover val d = Bool() 7816d5ddbceSLemover val a = Bool() 7826d5ddbceSLemover val g = Bool() 7836d5ddbceSLemover val u = Bool() 7846d5ddbceSLemover val x = Bool() 7856d5ddbceSLemover val w = Bool() 7866d5ddbceSLemover val r = Bool() 7876d5ddbceSLemover val v = Bool() 7886d5ddbceSLemover } 7896d5ddbceSLemover 7906d5ddbceSLemover def unaligned(level: UInt) = { 7916d5ddbceSLemover isLeaf() && !(level === 2.U || 7926d5ddbceSLemover level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 7936d5ddbceSLemover level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U) 7946d5ddbceSLemover } 7956d5ddbceSLemover 7966d5ddbceSLemover def isPf(level: UInt) = { 7976d5ddbceSLemover !perm.v || (!perm.r && perm.w) || unaligned(level) 7986d5ddbceSLemover } 7996d5ddbceSLemover 8000d94d540SHaoyuan Feng // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits 8010d94d540SHaoyuan Feng // access fault will be raised when ppn >> ppnLen is not zero 8020d94d540SHaoyuan Feng def isAf() = { 8030d94d540SHaoyuan Feng !(ppn_high === 0.U) 8040d94d540SHaoyuan Feng } 8050d94d540SHaoyuan Feng 8066d5ddbceSLemover def isLeaf() = { 8076d5ddbceSLemover perm.r || perm.x || perm.w 8086d5ddbceSLemover } 8096d5ddbceSLemover 8106d5ddbceSLemover def getPerm() = { 8116d5ddbceSLemover val pm = Wire(new PtePermBundle) 8126d5ddbceSLemover pm.d := perm.d 8136d5ddbceSLemover pm.a := perm.a 8146d5ddbceSLemover pm.g := perm.g 8156d5ddbceSLemover pm.u := perm.u 8166d5ddbceSLemover pm.x := perm.x 8176d5ddbceSLemover pm.w := perm.w 8186d5ddbceSLemover pm.r := perm.r 8196d5ddbceSLemover pm 8206d5ddbceSLemover } 8216d5ddbceSLemover 8226d5ddbceSLemover override def toPrintable: Printable = { 8236d5ddbceSLemover p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 8246d5ddbceSLemover } 8256d5ddbceSLemover} 8266d5ddbceSLemover 8276d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 8286d5ddbceSLemover val tag = UInt(tagLen.W) 82945f497a4Shappy-lx val asid = UInt(asidLen.W) 830d0de7e4aSpeixiaokun val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 8316d5ddbceSLemover val ppn = UInt(ppnLen.W) 8326d5ddbceSLemover val perm = if (hasPerm) Some(new PtePermBundle) else None 8336d5ddbceSLemover val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None 834bc063562SLemover val prefetch = Bool() 8358d8ac704SLemover val v = Bool() 8366d5ddbceSLemover 83756728e73SLemover def is_normalentry(): Bool = { 83856728e73SLemover if (!hasLevel) true.B 83956728e73SLemover else level.get === 2.U 84056728e73SLemover } 84156728e73SLemover 842f1fe8698SLemover def genPPN(vpn: UInt): UInt = { 843f1fe8698SLemover if (!hasLevel) ppn 84445f43e6eSTang Haojin else MuxLookup(level.get, 0.U)(Seq( 845f1fe8698SLemover 0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 846f1fe8698SLemover 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 847f1fe8698SLemover 2.U -> ppn) 848f1fe8698SLemover ) 849f1fe8698SLemover } 850f1fe8698SLemover 851d0de7e4aSpeixiaokun //s2xlate control whether compare vmid or not 852b188e334Speixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 85382978df9Speixiaokun require(vpn.getWidth == vpnLen) 854cccfc98dSLemover// require(this.asid.getWidth <= asid.getWidth) 855b188e334Speixiaokun val asid_value = Mux(s2xlate, vasid, asid) 856b188e334Speixiaokun val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 857d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 8586d5ddbceSLemover if (allType) { 8596d5ddbceSLemover require(hasLevel) 8606d5ddbceSLemover val hit0 = tag(tagLen - 1, vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2) 8616d5ddbceSLemover val hit1 = tag(vpnnLen*2 - 1, vpnnLen) === vpn(vpnnLen*2 - 1, vpnnLen) 8626d5ddbceSLemover val hit2 = tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 86345f497a4Shappy-lx 864d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 8656d5ddbceSLemover } else if (hasLevel) { 8662a4a3520Speixiaokun val hit0 = tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 86709280d15Speixiaokun val hit1 = tag(tagLen - vpnnLen - extendVpnnBits - 1, tagLen - vpnnLen * 2 - extendVpnnBits) === vpn(vpnLen - vpnnLen - extendVpnnBits - 1, vpnLen - vpnnLen * 2 - extendVpnnBits) 86845f497a4Shappy-lx 869d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) 8706d5ddbceSLemover } else { 87182978df9Speixiaokun asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 8726d5ddbceSLemover } 8736d5ddbceSLemover } 8746d5ddbceSLemover 875d0de7e4aSpeixiaokun def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) { 87645f497a4Shappy-lx require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 87745f497a4Shappy-lx 8786d5ddbceSLemover tag := vpn(vpnLen - 1, vpnLen - tagLen) 879a0301c0dSLemover ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 880a0301c0dSLemover perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 88145f497a4Shappy-lx this.asid := asid 882d61cd5eeSpeixiaokun this.vmid.map(_ := vmid) 883bc063562SLemover this.prefetch := prefetch 8848d8ac704SLemover this.v := valid 8856d5ddbceSLemover this.level.map(_ := level) 8866d5ddbceSLemover } 8876d5ddbceSLemover 8888d8ac704SLemover def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 8896d5ddbceSLemover val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 8908d8ac704SLemover e.refill(vpn, asid, pte, level, prefetch, valid) 8916d5ddbceSLemover e 8926d5ddbceSLemover } 8936d5ddbceSLemover 8946d5ddbceSLemover 895f1fe8698SLemover 8966d5ddbceSLemover override def toPrintable: Printable = { 8976d5ddbceSLemover // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 8986d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 8996d5ddbceSLemover (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 900bc063562SLemover (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 901bc063562SLemover p"prefetch:${prefetch}" 9026d5ddbceSLemover } 9036d5ddbceSLemover} 9046d5ddbceSLemover 90563632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) { 90663632028SHaoyuan Feng override val ppn = UInt(sectorppnLen.W) 90763632028SHaoyuan Feng} 90863632028SHaoyuan Feng 90963632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) { 91063632028SHaoyuan Feng val ppn_low = UInt(sectortlbwidth.W) 91163632028SHaoyuan Feng val af = Bool() 91263632028SHaoyuan Feng val pf = Bool() 91363632028SHaoyuan Feng} 91463632028SHaoyuan Feng 915cca17e78Speixiaokunclass HptwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwMergeEntry(tagLen, hasPerm, hasLevel) 916d0de7e4aSpeixiaokun 9176d5ddbceSLemoverclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 9186d5ddbceSLemover require(log2Up(num)==log2Down(num)) 9191f4a7c0cSLemover // NOTE: hasPerm means that is leaf or not. 9206d5ddbceSLemover 9216d5ddbceSLemover val tag = UInt(tagLen.W) 92245f497a4Shappy-lx val asid = UInt(asidLen.W) 923d0de7e4aSpeixiaokun val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 924d61cd5eeSpeixiaokun val ppns = if (HasHExtension) Vec(num, UInt((vpnLen.max(ppnLen)).W)) else Vec(num, UInt(ppnLen.W)) 9256d5ddbceSLemover val vs = Vec(num, Bool()) 9266d5ddbceSLemover val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 927bc063562SLemover val prefetch = Bool() 9286d5ddbceSLemover // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 9291f4a7c0cSLemover // NOTE: vs is used for different usage: 9301f4a7c0cSLemover // for l3, which store the leaf(leaves), vs is page fault or not. 9311f4a7c0cSLemover // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 9321f4a7c0cSLemover // Because, l2 should not store leaf(no perm), it doesn't store perm. 9331f4a7c0cSLemover // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 9341f4a7c0cSLemover // TODO: divide vs into validVec and pfVec 9351f4a7c0cSLemover // for l2: may valid but pf, so no need for page walk, return random pte with pf. 9366d5ddbceSLemover 93782978df9Speixiaokun def tagClip(vpn: UInt) = { 93882978df9Speixiaokun require(vpn.getWidth == vpnLen) 9396d5ddbceSLemover vpn(vpnLen - 1, vpnLen - tagLen) 9406d5ddbceSLemover } 9416d5ddbceSLemover 9426d5ddbceSLemover def sectorIdxClip(vpn: UInt, level: Int) = { 9436d5ddbceSLemover getVpnClip(vpn, level)(log2Up(num) - 1, 0) 9446d5ddbceSLemover } 9456d5ddbceSLemover 946b188e334Speixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 947b188e334Speixiaokun val asid_value = Mux(s2xlate, vasid, asid) 948b188e334Speixiaokun val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value) 949d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 95082978df9Speixiaokun asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level))) 9516d5ddbceSLemover } 9526d5ddbceSLemover 953d0de7e4aSpeixiaokun def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 9546d5ddbceSLemover require((data.getWidth / XLEN) == num, 9555854c1edSLemover s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 9566d5ddbceSLemover 9576d5ddbceSLemover val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm)) 9586d5ddbceSLemover ps.tag := tagClip(vpn) 95945f497a4Shappy-lx ps.asid := asid 960d61cd5eeSpeixiaokun ps.vmid.map(_ := vmid) 961bc063562SLemover ps.prefetch := prefetch 9626d5ddbceSLemover for (i <- 0 until num) { 9636d5ddbceSLemover val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 9646d5ddbceSLemover ps.ppns(i) := pte.ppn 9656d5ddbceSLemover ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 9666d5ddbceSLemover ps.perms.map(_(i) := pte.perm) 9676d5ddbceSLemover } 9686d5ddbceSLemover ps 9696d5ddbceSLemover } 9706d5ddbceSLemover 9716d5ddbceSLemover override def toPrintable: Printable = { 9726d5ddbceSLemover // require(num == 4, "if num is not 4, please comment this toPrintable") 9736d5ddbceSLemover // NOTE: if num is not 4, please comment this toPrintable 9746d5ddbceSLemover val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 97545f497a4Shappy-lx p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 9766d5ddbceSLemover (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 9776d5ddbceSLemover } 9786d5ddbceSLemover} 9796d5ddbceSLemover 9807196f5a2SLemoverclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 9817196f5a2SLemover val entries = new PtwEntries(num, tagLen, level, hasPerm) 9827196f5a2SLemover 9833889e11eSLemover val ecc_block = XLEN 9843889e11eSLemover val ecc_info = get_ecc_info() 9853889e11eSLemover val ecc = UInt(ecc_info._1.W) 9863889e11eSLemover 9873889e11eSLemover def get_ecc_info(): (Int, Int, Int, Int) = { 9883889e11eSLemover val eccBits_per = eccCode.width(ecc_block) - ecc_block 9893889e11eSLemover 9903889e11eSLemover val data_length = entries.getWidth 9913889e11eSLemover val data_align_num = data_length / ecc_block 9923889e11eSLemover val data_not_align = (data_length % ecc_block) != 0 // ugly code 9933889e11eSLemover val data_unalign_length = data_length - data_align_num * ecc_block 9943889e11eSLemover val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 9953889e11eSLemover 9963889e11eSLemover val eccBits = eccBits_per * data_align_num + eccBits_unalign 9973889e11eSLemover (eccBits, eccBits_per, data_align_num, data_unalign_length) 9983889e11eSLemover } 9993889e11eSLemover 10003889e11eSLemover def encode() = { 1001935edac4STang Haojin val data = entries.asUInt 10023889e11eSLemover val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 10033889e11eSLemover for (i <- 0 until ecc_info._3) { 10043889e11eSLemover ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 10053889e11eSLemover } 10063889e11eSLemover if (ecc_info._4 != 0) { 10073889e11eSLemover val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 1008935edac4STang Haojin ecc := Cat(ecc_unaligned, ecc_slices.asUInt) 1009935edac4STang Haojin } else { ecc := ecc_slices.asUInt } 10103889e11eSLemover } 10113889e11eSLemover 10123889e11eSLemover def decode(): Bool = { 1013935edac4STang Haojin val data = entries.asUInt 10143889e11eSLemover val res = Wire(Vec(ecc_info._3 + 1, Bool())) 10153889e11eSLemover for (i <- 0 until ecc_info._3) { 10165197bac8SZiyue-Zhang res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 10173889e11eSLemover } 10185197bac8SZiyue-Zhang if (ecc_info._2 != 0 && ecc_info._4 != 0) { 10193889e11eSLemover res(ecc_info._3) := eccCode.decode( 10203889e11eSLemover Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 10213889e11eSLemover } else { res(ecc_info._3) := false.B } 10223889e11eSLemover 10233889e11eSLemover Cat(res).orR 10243889e11eSLemover } 10253889e11eSLemover 1026d0de7e4aSpeixiaokun def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 1027d0de7e4aSpeixiaokun this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch) 10283889e11eSLemover this.encode() 10293889e11eSLemover } 10307196f5a2SLemover} 10317196f5a2SLemover 10326d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle { 103382978df9Speixiaokun val vpn = UInt(vpnLen.W) //vpn or gvpn 103486b5ba4aSpeixiaokun val s2xlate = UInt(2.W) 1035d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 1036d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 1037d61cd5eeSpeixiaokun } 103886b5ba4aSpeixiaokun def isOnlyStage2(): Bool = { 103986b5ba4aSpeixiaokun this.s2xlate === onlyStage2 104086b5ba4aSpeixiaokun } 10416d5ddbceSLemover override def toPrintable: Printable = { 10426d5ddbceSLemover p"vpn:0x${Hexadecimal(vpn)}" 10436d5ddbceSLemover } 10446d5ddbceSLemover} 10456d5ddbceSLemover 10468744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 10478744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 1048a4f9c77fSpeixiaokun val getGpa = Bool() // this req is to get gpa when having guest page fault 10498744445eSMaxpicca-Li} 10508744445eSMaxpicca-Li 10516d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle { 10526d5ddbceSLemover val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 10536d5ddbceSLemover val pf = Bool() 1054b6982e83SLemover val af = Bool() 10556d5ddbceSLemover 105645f497a4Shappy-lx def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 10575854c1edSLemover this.entry.level.map(_ := level) 10585854c1edSLemover this.entry.tag := vpn 10595854c1edSLemover this.entry.perm.map(_ := pte.getPerm()) 10605854c1edSLemover this.entry.ppn := pte.ppn 1061bc063562SLemover this.entry.prefetch := DontCare 106245f497a4Shappy-lx this.entry.asid := asid 10638d8ac704SLemover this.entry.v := !pf 10645854c1edSLemover this.pf := pf 1065b6982e83SLemover this.af := af 10665854c1edSLemover } 10675854c1edSLemover 10686d5ddbceSLemover override def toPrintable: Printable = { 1069b6982e83SLemover p"entry:${entry} pf:${pf} af:${af}" 10706d5ddbceSLemover } 10716d5ddbceSLemover} 10726d5ddbceSLemover 1073d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle { 1074d61cd5eeSpeixiaokun val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1075d0de7e4aSpeixiaokun val gpf = Bool() 1076d0de7e4aSpeixiaokun val gaf = Bool() 1077d0de7e4aSpeixiaokun 1078d0de7e4aSpeixiaokun def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 1079d0de7e4aSpeixiaokun this.entry.level.map(_ := level) 1080d0de7e4aSpeixiaokun this.entry.tag := vpn 1081d0de7e4aSpeixiaokun this.entry.perm.map(_ := pte.getPerm()) 1082d0de7e4aSpeixiaokun this.entry.ppn := pte.ppn 1083d0de7e4aSpeixiaokun this.entry.prefetch := DontCare 1084d0de7e4aSpeixiaokun this.entry.asid := DontCare 1085d61cd5eeSpeixiaokun this.entry.vmid.map(_ := vmid) 1086d0de7e4aSpeixiaokun this.entry.v := !gpf 1087d0de7e4aSpeixiaokun this.gpf := gpf 1088d0de7e4aSpeixiaokun this.gaf := gaf 1089d0de7e4aSpeixiaokun } 1090d0de7e4aSpeixiaokun 1091cda84113Speixiaokun def genPPNS2(vpn: UInt): UInt = { 10928c34f10bSpeixiaokun MuxLookup(entry.level.get, 0.U)(Seq( 1093cda84113Speixiaokun 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 1094cda84113Speixiaokun 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)), 1095d0de7e4aSpeixiaokun 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1096d0de7e4aSpeixiaokun )) 1097d0de7e4aSpeixiaokun } 1098d0de7e4aSpeixiaokun 1099d0de7e4aSpeixiaokun def hit(gvpn: UInt, vmid: UInt): Bool = { 1100d61cd5eeSpeixiaokun val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 1101d61cd5eeSpeixiaokun val hit0 = entry.tag(vpnLen - 1, vpnnLen * 2) === gvpn(vpnLen - 1, vpnnLen * 2) 1102d0de7e4aSpeixiaokun val hit1 = entry.tag(vpnnLen * 2 - 1, vpnnLen) === gvpn(vpnnLen * 2 - 1, vpnnLen) 1103d0de7e4aSpeixiaokun val hit2 = entry.tag(vpnnLen - 1, 0) === gvpn(vpnnLen - 1, 0) 1104d0de7e4aSpeixiaokun vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 1105d0de7e4aSpeixiaokun } 1106d0de7e4aSpeixiaokun} 1107d0de7e4aSpeixiaokun 110863632028SHaoyuan Fengclass PtwResptomerge (implicit p: Parameters) extends PtwBundle { 110963632028SHaoyuan Feng val entry = UInt(blockBits.W) 111063632028SHaoyuan Feng val vpn = UInt(vpnLen.W) 111163632028SHaoyuan Feng val level = UInt(log2Up(Level).W) 111263632028SHaoyuan Feng val pf = Bool() 111363632028SHaoyuan Feng val af = Bool() 111463632028SHaoyuan Feng val asid = UInt(asidLen.W) 111563632028SHaoyuan Feng 111663632028SHaoyuan Feng def apply(pf: Bool, af: Bool, level: UInt, pte: UInt, vpn: UInt, asid: UInt) = { 111763632028SHaoyuan Feng this.entry := pte 111863632028SHaoyuan Feng this.pf := pf 111963632028SHaoyuan Feng this.af := af 112063632028SHaoyuan Feng this.level := level 112163632028SHaoyuan Feng this.vpn := vpn 112263632028SHaoyuan Feng this.asid := asid 112363632028SHaoyuan Feng } 112463632028SHaoyuan Feng 112563632028SHaoyuan Feng override def toPrintable: Printable = { 112663632028SHaoyuan Feng p"entry:${entry} pf:${pf} af:${af}" 112763632028SHaoyuan Feng } 112863632028SHaoyuan Feng} 112963632028SHaoyuan Feng 11308744445eSMaxpicca-Liclass PtwRespwithMemIdx(implicit p: Parameters) extends PtwResp { 11318744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 11328744445eSMaxpicca-Li} 11338744445eSMaxpicca-Li 113463632028SHaoyuan Fengclass PtwSectorRespwithMemIdx(implicit p: Parameters) extends PtwSectorResp { 113563632028SHaoyuan Feng val memidx = new MemBlockidxBundle 113663632028SHaoyuan Feng} 113763632028SHaoyuan Feng 113863632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle { 113963632028SHaoyuan Feng val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true) 114063632028SHaoyuan Feng val addr_low = UInt(sectortlbwidth.W) 114163632028SHaoyuan Feng val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 114263632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 1143b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 114463632028SHaoyuan Feng val pf = Bool() 114563632028SHaoyuan Feng val af = Bool() 114663632028SHaoyuan Feng 1147d0de7e4aSpeixiaokun 114863632028SHaoyuan Feng def genPPN(vpn: UInt): UInt = { 114945f43e6eSTang Haojin MuxLookup(entry.level.get, 0.U)(Seq( 115063632028SHaoyuan Feng 0.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen*2-1, 0)), 115163632028SHaoyuan Feng 1.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen - sectortlbwidth), vpn(vpnnLen-1, 0)), 115263632028SHaoyuan Feng 2.U -> Cat(entry.ppn(entry.ppn.getWidth-1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))) 115363632028SHaoyuan Feng ) 115463632028SHaoyuan Feng } 115563632028SHaoyuan Feng 1156d0de7e4aSpeixiaokun def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 115763632028SHaoyuan Feng require(vpn.getWidth == vpnLen) 115863632028SHaoyuan Feng // require(this.asid.getWidth <= asid.getWidth) 115963632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1160d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 116163632028SHaoyuan Feng if (allType) { 116263632028SHaoyuan Feng val hit0 = entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 2) 116363632028SHaoyuan Feng val hit1 = entry.tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 116463632028SHaoyuan Feng val hit2 = entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 116563632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 116663632028SHaoyuan Feng 1167d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) && addr_low_hit 116863632028SHaoyuan Feng } else { 116963632028SHaoyuan Feng val hit0 = entry.tag(sectorvpnLen - 1, sectorvpnLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen) 117063632028SHaoyuan Feng val hit1 = entry.tag(sectorvpnLen - vpnnLen - 1, sectorvpnLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2) 117163632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 117263632028SHaoyuan Feng 1173d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) && addr_low_hit 117463632028SHaoyuan Feng } 117563632028SHaoyuan Feng } 117663632028SHaoyuan Feng} 117763632028SHaoyuan Feng 117863632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle { 117963632028SHaoyuan Feng val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 118063632028SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 118163632028SHaoyuan Feng val not_super = Bool() 118263632028SHaoyuan Feng 1183d0de7e4aSpeixiaokun def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true) = { 118463632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 118563632028SHaoyuan Feng 118663632028SHaoyuan Feng val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 118763632028SHaoyuan Feng ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 118863632028SHaoyuan Feng ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 118963632028SHaoyuan Feng ptw_resp.level.map(_ := level) 119063632028SHaoyuan Feng ptw_resp.perm.map(_ := pte.getPerm()) 119163632028SHaoyuan Feng ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 119263632028SHaoyuan Feng ptw_resp.pf := pf 119363632028SHaoyuan Feng ptw_resp.af := af 119463632028SHaoyuan Feng ptw_resp.v := !pf 119563632028SHaoyuan Feng ptw_resp.prefetch := DontCare 119663632028SHaoyuan Feng ptw_resp.asid := asid 1197eb4bf3f2Speixiaokun ptw_resp.vmid.map(_ := vmid) 119863632028SHaoyuan Feng this.pteidx := UIntToOH(addr_low).asBools 119963632028SHaoyuan Feng this.not_super := not_super.B 1200d0de7e4aSpeixiaokun 1201d0de7e4aSpeixiaokun 120263632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 120363632028SHaoyuan Feng this.entry(i) := ptw_resp 120463632028SHaoyuan Feng } 120563632028SHaoyuan Feng } 120630104977Speixiaokun 120730104977Speixiaokun def genPPN(): UInt = { 120830104977Speixiaokun val idx = OHToUInt(pteidx) 120909280d15Speixiaokun val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0)) 12106f508cb5Speixiaokun MuxLookup(entry(idx).level.get, 0.U)(Seq( 121109280d15Speixiaokun 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)), 121209280d15Speixiaokun 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)), 121330104977Speixiaokun 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 121430104977Speixiaokun ) 121530104977Speixiaokun } 121663632028SHaoyuan Feng} 12178744445eSMaxpicca-Li 1218d0de7e4aSpeixiaokunclass HptwMergeResp(implicit p: Parameters) extends PtwBundle { 1219d0de7e4aSpeixiaokun val entry = Vec(tlbcontiguous, new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1220d0de7e4aSpeixiaokun val pteidx = Vec(tlbcontiguous, Bool()) 1221d0de7e4aSpeixiaokun val not_super = Bool() 1222d0de7e4aSpeixiaokun 1223d0de7e4aSpeixiaokun def genPPN(): UInt = { 1224d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 12256f508cb5Speixiaokun MuxLookup(entry(idx).level.get, 0.U)(Seq( 1226d61cd5eeSpeixiaokun 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), entry(idx).tag(vpnnLen * 2 - 1, 0)), 1227d61cd5eeSpeixiaokun 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), entry(idx).tag(vpnnLen - 1, 0)), 1228d0de7e4aSpeixiaokun 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1229d0de7e4aSpeixiaokun ) 1230d0de7e4aSpeixiaokun } 1231d0de7e4aSpeixiaokun 1232d0de7e4aSpeixiaokun def isAf(): Bool = { 1233d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1234d0de7e4aSpeixiaokun entry(idx).af 1235d0de7e4aSpeixiaokun } 1236d0de7e4aSpeixiaokun 1237d0de7e4aSpeixiaokun def isPf(): Bool = { 1238d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1239d0de7e4aSpeixiaokun entry(idx).pf 1240d0de7e4aSpeixiaokun } 1241d0de7e4aSpeixiaokun 1242d0de7e4aSpeixiaokun def MergeRespToPte(): PteBundle = { 1243d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1244d0de7e4aSpeixiaokun val resp = Wire(new PteBundle()) 1245d0de7e4aSpeixiaokun resp.ppn := Cat(entry(idx).ppn, entry(idx).ppn_low) 1246d61cd5eeSpeixiaokun resp.perm := entry(idx).perm.getOrElse(0.U) 1247d0de7e4aSpeixiaokun resp 1248d0de7e4aSpeixiaokun } 1249d0de7e4aSpeixiaokun 1250d0de7e4aSpeixiaokun def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt, addr_low: UInt, not_super: Boolean = true) = { 1251d0de7e4aSpeixiaokun assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1252d0de7e4aSpeixiaokun 1253d0de7e4aSpeixiaokun val ptw_resp = Wire(new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1254d0de7e4aSpeixiaokun ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 1255d0de7e4aSpeixiaokun ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 1256d0de7e4aSpeixiaokun ptw_resp.level.map(_ := level) 1257d0de7e4aSpeixiaokun ptw_resp.perm.map(_ := pte.getPerm()) 1258d0de7e4aSpeixiaokun ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1259d0de7e4aSpeixiaokun ptw_resp.pf := pf 1260d0de7e4aSpeixiaokun ptw_resp.af := af 1261d0de7e4aSpeixiaokun ptw_resp.v := !pf 1262d0de7e4aSpeixiaokun ptw_resp.prefetch := DontCare 1263cca17e78Speixiaokun ptw_resp.vmid.map(_ := vmid) 1264d0de7e4aSpeixiaokun this.pteidx := UIntToOH(addr_low).asBools 1265d0de7e4aSpeixiaokun this.not_super := not_super.B 1266d0de7e4aSpeixiaokun 1267d0de7e4aSpeixiaokun 1268d0de7e4aSpeixiaokun for (i <- 0 until tlbcontiguous) { 1269d0de7e4aSpeixiaokun this.entry(i) := ptw_resp 1270d0de7e4aSpeixiaokun } 1271d0de7e4aSpeixiaokun } 1272d0de7e4aSpeixiaokun} 1273d0de7e4aSpeixiaokun 1274d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle { 1275d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) 1276d0de7e4aSpeixiaokun val s1 = new PtwSectorResp() 1277d0de7e4aSpeixiaokun val s2 = new HptwResp() 127886b5ba4aSpeixiaokun 127986b5ba4aSpeixiaokun def hasS2xlate(): Bool = { 128086b5ba4aSpeixiaokun this.s2xlate =/= noS2xlate 128186b5ba4aSpeixiaokun } 128286b5ba4aSpeixiaokun 128386b5ba4aSpeixiaokun def isOnlyStage2(): Bool = { 128486b5ba4aSpeixiaokun this.s2xlate === onlyStage2 128586b5ba4aSpeixiaokun } 128686b5ba4aSpeixiaokun 1287c3d5cfb3Speixiaokun def getVpn: UInt = { 12885de1056cSpeixiaokun val s1_tag = Cat(s1.entry.tag, s1.addr_low) 1289aae99c05Speixiaokun val s2_tag = s2.entry.tag 1290aae99c05Speixiaokun Mux(s2xlate === onlyStage2, s2_tag, s1_tag) 1291c3d5cfb3Speixiaokun } 12924c4af37cSpeixiaokun 12934c4af37cSpeixiaokun def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = { 129468750422Speixiaokun val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate(), vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate) 129568750422Speixiaokun val onlyS2_hit = s2.hit(vpn, vmid) 129668750422Speixiaokun // allstage and onlys1 hit 129768750422Speixiaokun val s1vpn = Cat(s1.entry.tag, s1.addr_low) 129868750422Speixiaokun val level = s1.entry.level.getOrElse(0.U) max s2.entry.level.getOrElse(0.U) 129968750422Speixiaokun val hit0 = vpn(vpnnLen * 3 - 1, vpnnLen * 2) === s1vpn(vpnnLen * 3 - 1, vpnnLen * 2) 130068750422Speixiaokun val hit1 = vpn(vpnnLen * 2 - 1, vpnnLen) === s1vpn(vpnnLen * 2 - 1, vpnnLen) 130168750422Speixiaokun val hit2 = vpn(vpnnLen - 1, 0) === s1vpn(vpnnLen - 1, 0) 130268750422Speixiaokun val vpn_hit = Mux(level === 2.U, hit2 && hit1 && hit0, Mux(level === 1.U, hit1 && hit0, hit0)) 130368750422Speixiaokun val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B) 130468750422Speixiaokun val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid) 130568750422Speixiaokun val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit 130668750422Speixiaokun Mux(this.s2xlate === noS2xlate, noS2_hit, 130768750422Speixiaokun Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit)) 13084c4af37cSpeixiaokun } 1309d0de7e4aSpeixiaokun} 1310d0de7e4aSpeixiaokun 1311d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1312d0de7e4aSpeixiaokun val memidx = new MemBlockidxBundle() 1313a4f9c77fSpeixiaokun val getGpa = Bool() // this req is to get gpa when having guest page fault 1314d0de7e4aSpeixiaokun} 1315d0de7e4aSpeixiaokun 131692e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle { 1317f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 13186d5ddbceSLemover val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 13196d5ddbceSLemover val sfence = Input(new SfenceBundle) 1320b6982e83SLemover val csr = new Bundle { 1321b6982e83SLemover val tlb = Input(new TlbCsrBundle) 1322b6982e83SLemover val distribute_csr = Flipped(new DistributedCSRIO) 1323b6982e83SLemover } 13246d5ddbceSLemover} 13256d5ddbceSLemover 1326b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1327b848eea5SLemover val addr = UInt(PAddrBits.W) 1328b848eea5SLemover val id = UInt(bMemID.W) 132983d93d53Speixiaokun val hptw_bypassed = Bool() 1330b848eea5SLemover} 133145f497a4Shappy-lx 133245f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 133345f497a4Shappy-lx val source = UInt(bSourceWidth.W) 133445f497a4Shappy-lx} 1335f1fe8698SLemover 13366967f5d5Speixiaokunclass L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle { 13376967f5d5Speixiaokun val req_info = new L2TlbInnerBundle 1338325f0a4eSpeixiaokun val isHptwReq = Bool() 13397f6221c5Speixiaokun val isLLptw = Bool() 13406967f5d5Speixiaokun val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W) 13416967f5d5Speixiaokun} 1342f1fe8698SLemover 1343f1fe8698SLemoverobject ValidHoldBypass{ 1344f1fe8698SLemover def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1345f1fe8698SLemover val valid = RegInit(false.B) 1346f1fe8698SLemover when (infire) { valid := true.B } 1347f1fe8698SLemover when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1348f1fe8698SLemover when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1349f1fe8698SLemover valid || infire 1350f1fe8698SLemover } 1351f1fe8698SLemover} 13525afdf73cSHaoyuan Feng 13535afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle { 13545afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13555afdf73cSHaoyuan Feng} 13565afdf73cSHaoyuan Feng 13575afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 13585afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13595afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 13605afdf73cSHaoyuan Feng val bypassed = Bool() 13615afdf73cSHaoyuan Feng val is_first = Bool() 13625afdf73cSHaoyuan Feng val prefetched = Bool() 13635afdf73cSHaoyuan Feng val prefetch = Bool() 13645afdf73cSHaoyuan Feng val l2Hit = Bool() 13655afdf73cSHaoyuan Feng val l1Hit = Bool() 13665afdf73cSHaoyuan Feng val hit = Bool() 13675afdf73cSHaoyuan Feng} 13685afdf73cSHaoyuan Feng 13695afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 13705afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13715afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 13725afdf73cSHaoyuan Feng} 13735afdf73cSHaoyuan Feng 13745afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 13755afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13765afdf73cSHaoyuan Feng} 13775afdf73cSHaoyuan Feng 13785afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 13795afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13805afdf73cSHaoyuan Feng} 1381