xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision 7543e8e36a73014e3a81c68f6e0408315c7d1930)
16d5ddbceSLemover/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
56d5ddbceSLemover*
66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
96d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
106d5ddbceSLemover*
116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
146d5ddbceSLemover*
156d5ddbceSLemover* See the Mulan PSL v2 for more details.
166d5ddbceSLemover***************************************************************************************/
176d5ddbceSLemover
186d5ddbceSLemoverpackage xiangshan.cache.mmu
196d5ddbceSLemover
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
216d5ddbceSLemoverimport chisel3._
226d5ddbceSLemoverimport chisel3.util._
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
269aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
276d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
296d5ddbceSLemoverimport freechips.rocketchip.tilelink._
305b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
31f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle
325b7ef044SLemover
336d5ddbceSLemover
346d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
356d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
366d5ddbceSLemover
37a0301c0dSLemover
386d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle {
396d5ddbceSLemover  val d = Bool()
406d5ddbceSLemover  val a = Bool()
416d5ddbceSLemover  val g = Bool()
426d5ddbceSLemover  val u = Bool()
436d5ddbceSLemover  val x = Bool()
446d5ddbceSLemover  val w = Bool()
456d5ddbceSLemover  val r = Bool()
466d5ddbceSLemover
476d5ddbceSLemover  override def toPrintable: Printable = {
486d5ddbceSLemover    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
496d5ddbceSLemover    //(if(hasV) (p"v:${v}") else p"")
506d5ddbceSLemover  }
516d5ddbceSLemover}
526d5ddbceSLemover
535b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle {
545b7ef044SLemover  val r = Bool()
555b7ef044SLemover  val w = Bool()
565b7ef044SLemover  val x = Bool()
575b7ef044SLemover  val c = Bool()
585b7ef044SLemover  val atomic = Bool()
595b7ef044SLemover
605b7ef044SLemover  def assign_ap(pm: PMPConfig) = {
615b7ef044SLemover    r := pm.r
625b7ef044SLemover    w := pm.w
635b7ef044SLemover    x := pm.x
645b7ef044SLemover    c := pm.c
655b7ef044SLemover    atomic := pm.atomic
665b7ef044SLemover  }
675b7ef044SLemover}
685b7ef044SLemover
696d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle {
706d5ddbceSLemover  val pf = Bool() // NOTE: if this is true, just raise pf
71b6982e83SLemover  val af = Bool() // NOTE: if this is true, just raise af
727acf8b76SXiaokun-Pei  val v = Bool() // if stage1 pte is fake_pte, v is false
736d5ddbceSLemover  // pagetable perm (software defined)
746d5ddbceSLemover  val d = Bool()
756d5ddbceSLemover  val a = Bool()
766d5ddbceSLemover  val g = Bool()
776d5ddbceSLemover  val u = Bool()
786d5ddbceSLemover  val x = Bool()
796d5ddbceSLemover  val w = Bool()
806d5ddbceSLemover  val r = Bool()
816d5ddbceSLemover
82f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
83b0fa7106SHaoyuan Feng    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
84b0fa7106SHaoyuan Feng    this.pf := item.pf
85b0fa7106SHaoyuan Feng    this.af := item.af
867acf8b76SXiaokun-Pei    this.v := item.v
87b0fa7106SHaoyuan Feng    this.d := ptePerm.d
88b0fa7106SHaoyuan Feng    this.a := ptePerm.a
89b0fa7106SHaoyuan Feng    this.g := ptePerm.g
90b0fa7106SHaoyuan Feng    this.u := ptePerm.u
91b0fa7106SHaoyuan Feng    this.x := ptePerm.x
92b0fa7106SHaoyuan Feng    this.w := ptePerm.w
93b0fa7106SHaoyuan Feng    this.r := ptePerm.r
94b0fa7106SHaoyuan Feng
95b0fa7106SHaoyuan Feng    this
96b0fa7106SHaoyuan Feng  }
97d0de7e4aSpeixiaokun
9887d0ba30Speixiaokun  def applyS2(item: HptwResp) = {
99d0de7e4aSpeixiaokun    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
100d0de7e4aSpeixiaokun    this.pf := item.gpf
101d0de7e4aSpeixiaokun    this.af := item.gaf
1027acf8b76SXiaokun-Pei    this.v := DontCare
103d0de7e4aSpeixiaokun    this.d := ptePerm.d
104d0de7e4aSpeixiaokun    this.a := ptePerm.a
105d0de7e4aSpeixiaokun    this.g := ptePerm.g
106d0de7e4aSpeixiaokun    this.u := ptePerm.u
107d0de7e4aSpeixiaokun    this.x := ptePerm.x
108d0de7e4aSpeixiaokun    this.w := ptePerm.w
109d0de7e4aSpeixiaokun    this.r := ptePerm.r
110d0de7e4aSpeixiaokun
111d0de7e4aSpeixiaokun    this
112d0de7e4aSpeixiaokun  }
11387d0ba30Speixiaokun
114b0fa7106SHaoyuan Feng  override def toPrintable: Printable = {
115f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
116b0fa7106SHaoyuan Feng  }
117b0fa7106SHaoyuan Feng}
118b0fa7106SHaoyuan Feng
119b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle {
120b0fa7106SHaoyuan Feng  val pf = Bool() // NOTE: if this is true, just raise pf
121b0fa7106SHaoyuan Feng  val af = Bool() // NOTE: if this is true, just raise af
1227acf8b76SXiaokun-Pei  val v = Bool() // if stage1 pte is fake_pte, v is false
123b0fa7106SHaoyuan Feng  // pagetable perm (software defined)
124b0fa7106SHaoyuan Feng  val d = Bool()
125b0fa7106SHaoyuan Feng  val a = Bool()
126b0fa7106SHaoyuan Feng  val g = Bool()
127b0fa7106SHaoyuan Feng  val u = Bool()
128b0fa7106SHaoyuan Feng  val x = Bool()
129b0fa7106SHaoyuan Feng  val w = Bool()
130b0fa7106SHaoyuan Feng  val r = Bool()
131b0fa7106SHaoyuan Feng
132f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
133f1fe8698SLemover    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
134f1fe8698SLemover    this.pf := item.pf
135f1fe8698SLemover    this.af := item.af
1367acf8b76SXiaokun-Pei    this.v := item.v
137f1fe8698SLemover    this.d := ptePerm.d
138f1fe8698SLemover    this.a := ptePerm.a
139f1fe8698SLemover    this.g := ptePerm.g
140f1fe8698SLemover    this.u := ptePerm.u
141f1fe8698SLemover    this.x := ptePerm.x
142f1fe8698SLemover    this.w := ptePerm.w
143f1fe8698SLemover    this.r := ptePerm.r
144f1fe8698SLemover
145f1fe8698SLemover    this
146f1fe8698SLemover  }
1476d5ddbceSLemover  override def toPrintable: Printable = {
148f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
1496d5ddbceSLemover  }
1506d5ddbceSLemover}
1516d5ddbceSLemover
1526d5ddbceSLemover// multi-read && single-write
1536d5ddbceSLemover// input is data, output is hot-code(not one-hot)
1546d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
1556d5ddbceSLemover  val io = IO(new Bundle {
1566d5ddbceSLemover    val r = new Bundle {
1576d5ddbceSLemover      val req = Input(Vec(readWidth, gen))
1586d5ddbceSLemover      val resp = Output(Vec(readWidth, Vec(set, Bool())))
1596d5ddbceSLemover    }
1606d5ddbceSLemover    val w = Input(new Bundle {
1616d5ddbceSLemover      val valid = Bool()
1626d5ddbceSLemover      val bits = new Bundle {
1636d5ddbceSLemover        val index = UInt(log2Up(set).W)
1646d5ddbceSLemover        val data = gen
1656d5ddbceSLemover      }
1666d5ddbceSLemover    })
1676d5ddbceSLemover  })
1686d5ddbceSLemover
1696d5ddbceSLemover  val wordType = UInt(gen.getWidth.W)
1706d5ddbceSLemover  val array = Reg(Vec(set, wordType))
1716d5ddbceSLemover
1726d5ddbceSLemover  io.r.resp.zipWithIndex.map{ case (a,i) =>
1736d5ddbceSLemover    a := array.map(io.r.req(i).asUInt === _)
1746d5ddbceSLemover  }
1756d5ddbceSLemover
1766d5ddbceSLemover  when (io.w.valid) {
17776e02f07SLingrui98    array(io.w.bits.index) := io.w.bits.data.asUInt
1786d5ddbceSLemover  }
1796d5ddbceSLemover}
1806d5ddbceSLemover
181b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
1823ea4388cSHaoyuan Feng  require(pageNormal && pageSuper)
183b0fa7106SHaoyuan Feng
1843ea4388cSHaoyuan Feng  val tag = UInt(sectorvpnLen.W)
18545f497a4Shappy-lx  val asid = UInt(asidLen.W)
1863ea4388cSHaoyuan Feng  /* level, 11: 512GB size page(only for sv48)
1873ea4388cSHaoyuan Feng            10: 1GB size page
1883ea4388cSHaoyuan Feng            01: 2MB size page
1893ea4388cSHaoyuan Feng            00: 4KB size page
1903ea4388cSHaoyuan Feng     future sv57 extension should change level width
1913ea4388cSHaoyuan Feng  */
1923ea4388cSHaoyuan Feng  val level = Some(UInt(2.W))
1933ea4388cSHaoyuan Feng  val ppn = UInt(sectorppnLen.W)
194002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
195002c10a4SYanqin Li  val g_pbmt = UInt(ptePbmtLen.W)
196b0fa7106SHaoyuan Feng  val perm = new TlbSectorPermBundle
19763632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
198b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
19963632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
200a0301c0dSLemover
201d0de7e4aSpeixiaokun  val g_perm = new TlbPermBundle
202d0de7e4aSpeixiaokun  val vmid = UInt(vmidLen.W)
203d61cd5eeSpeixiaokun  val s2xlate = UInt(2.W)
204d0de7e4aSpeixiaokun
205a0301c0dSLemover
20656728e73SLemover  /** level usage:
20756728e73SLemover   *  !PageSuper: page is only normal, level is None, match all the tag
20856728e73SLemover   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
20956728e73SLemover   *  bits0  0: need mid 9bits
21056728e73SLemover   *         1: no need mid 9bits
21156728e73SLemover   *  PageSuper && PageNormal: page hold all the three type,
21256728e73SLemover   *  bits0  0: need low 9bits
21356728e73SLemover   *  bits1  0: need mid 9bits
21456728e73SLemover   */
21556728e73SLemover
21686b5ba4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = {
21782978df9Speixiaokun    val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid))
21863632028SHaoyuan Feng    val addr_low_hit = valididx(vpn(2, 0))
21982978df9Speixiaokun    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
22086b5ba4aSpeixiaokun    val isPageSuper = !(level.getOrElse(0.U) === 0.U)
22186b5ba4aSpeixiaokun    val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B)
2223ea4388cSHaoyuan Feng
22356728e73SLemover    val tmp_level = level.get
2243ea4388cSHaoyuan Feng    val tag_matchs = Wire(Vec(Level + 1, Bool()))
2253ea4388cSHaoyuan Feng    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
22698451f8cSXiaokun-Pei    for (i <- 1 until Level) {
2273ea4388cSHaoyuan Feng      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
22856728e73SLemover    }
22998451f8cSXiaokun-Pei    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
2303ea4388cSHaoyuan Feng    val level_matchs = Wire(Vec(Level + 1, Bool()))
2313ea4388cSHaoyuan Feng    for (i <- 0 until Level) {
2323ea4388cSHaoyuan Feng      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
2333ea4388cSHaoyuan Feng    }
2343ea4388cSHaoyuan Feng    level_matchs(Level) := tag_matchs(Level)
2353ea4388cSHaoyuan Feng
2363ea4388cSHaoyuan Feng    asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit
237a0301c0dSLemover  }
238a0301c0dSLemover
239d6b32cb0SHaoyuan Feng  def wbhit(data: PtwRespS2, asid: UInt, vmid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = {
240933ec998Speixiaokun    val s1vpn = data.s1.entry.tag
241aae99c05Speixiaokun    val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth)
242933ec998Speixiaokun    val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn)
243933ec998Speixiaokun    val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W))
24463632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
24563632028SHaoyuan Feng    val vpn_hit = Wire(Bool())
24663632028SHaoyuan Feng    val index_hit = Wire(Vec(tlbcontiguous, Bool()))
247933ec998Speixiaokun    val wb_valididx = Wire(Vec(tlbcontiguous, Bool()))
248ab093818Speixiaokun    val hasS2xlate = this.s2xlate =/= noS2xlate
249ab093818Speixiaokun    val onlyS1 = this.s2xlate === onlyStage1
250ab093818Speixiaokun    val onlyS2 = this.s2xlate === onlyStage2
251d6b32cb0SHaoyuan Feng    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
252ab093818Speixiaokun    val pteidx_hit = MuxCase(true.B, Seq(
253ab093818Speixiaokun      onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt),
254ab093818Speixiaokun      hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt)
255ab093818Speixiaokun    ))
256933ec998Speixiaokun    wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx)
257933ec998Speixiaokun    val s2xlate_hit = s2xlate === this.s2xlate
2583ea4388cSHaoyuan Feng
25963632028SHaoyuan Feng    val tmp_level = level.get
2603ea4388cSHaoyuan Feng    val tag_matchs = Wire(Vec(Level + 1, Bool()))
2613ea4388cSHaoyuan Feng    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
26298451f8cSXiaokun-Pei    for (i <- 1 until Level) {
2633ea4388cSHaoyuan Feng      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
26463632028SHaoyuan Feng    }
26598451f8cSXiaokun-Pei    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
2663ea4388cSHaoyuan Feng    val level_matchs = Wire(Vec(Level + 1, Bool()))
2673ea4388cSHaoyuan Feng    for (i <- 0 until Level) {
2683ea4388cSHaoyuan Feng      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
2693ea4388cSHaoyuan Feng    }
2703ea4388cSHaoyuan Feng    level_matchs(Level) := tag_matchs(Level)
271d6b32cb0SHaoyuan Feng    vpn_hit := asid_hit && vmid_hit && level_matchs.asUInt.andR
2723ea4388cSHaoyuan Feng
27363632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
274933ec998Speixiaokun      index_hit(i) := wb_valididx(i) && valididx(i)
27563632028SHaoyuan Feng    }
27663632028SHaoyuan Feng
27763632028SHaoyuan Feng    // For example, tlb req to page cache with vpn 0x10
27863632028SHaoyuan Feng    // At this time, 0x13 has not been paged, so page cache only resp 0x10
27963632028SHaoyuan Feng    // When 0x13 refill to page cache, previous item will be flushed
28063632028SHaoyuan Feng    // Now 0x10 and 0x13 are both valid in page cache
28163632028SHaoyuan Feng    // However, when 0x13 refill to tlb, will trigger multi hit
28263632028SHaoyuan Feng    // So will only trigger multi-hit when PopCount(data.valididx) = 1
283ab093818Speixiaokun    vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit
28463632028SHaoyuan Feng  }
28563632028SHaoyuan Feng
286d0de7e4aSpeixiaokun  def apply(item: PtwRespS2): TlbSectorEntry = {
287d0de7e4aSpeixiaokun    this.asid := item.s1.entry.asid
2886f508cb5Speixiaokun    val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq(
2897e664aa3Speixiaokun      onlyStage1 -> item.s1.entry.level.getOrElse(0.U),
2907e664aa3Speixiaokun      onlyStage2 -> item.s2.entry.level.getOrElse(0.U),
2913ea4388cSHaoyuan Feng      allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)),
2927e664aa3Speixiaokun      noS2xlate -> item.s1.entry.level.getOrElse(0.U)
2937e664aa3Speixiaokun    ))
2943ea4388cSHaoyuan Feng    this.level.map(_ := inner_level)
295d0de7e4aSpeixiaokun    this.perm.apply(item.s1)
296002c10a4SYanqin Li    this.pbmt := item.s1.entry.pbmt
297d0de7e4aSpeixiaokun
2983ea4388cSHaoyuan Feng    val s1tag = item.s1.entry.tag
29997929664SXiaokun-Pei    val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth)
3009cb05b4dSXiaokun-Pei    // if stage1 page is larger than stage2 page, need to merge s1tag and s2tag.
3013ea4388cSHaoyuan Feng    val s1tagFix = MuxCase(s1tag, Seq(
3023ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
3033ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
3043ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
3053ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
3063ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
3073ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 1.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
3089cb05b4dSXiaokun-Pei    ))
3099cb05b4dSXiaokun-Pei    this.tag := Mux(item.s2xlate === onlyStage2, s2tag, Mux(item.s2xlate === allStage, s1tagFix, s1tag))
3103ea4388cSHaoyuan Feng    val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U
311496c751cSpeixiaokun    this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools),  item.s1.pteidx)
31286b5ba4aSpeixiaokun    val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools))
31386b5ba4aSpeixiaokun    this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx)
3149cb05b4dSXiaokun-Pei    // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn.
3153ea4388cSHaoyuan Feng    val s1ppn = item.s1.entry.ppn
31682978df9Speixiaokun    val s1ppn_low = item.s1.ppn_low
3173ea4388cSHaoyuan Feng    val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq(
3183ea4388cSHaoyuan Feng      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
3193ea4388cSHaoyuan Feng      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
3208c34f10bSpeixiaokun      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
3218c34f10bSpeixiaokun    ))
3223ea4388cSHaoyuan Feng    val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq(
3233ea4388cSHaoyuan Feng      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)),
3243ea4388cSHaoyuan Feng      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)),
3258c34f10bSpeixiaokun      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0))
3268c34f10bSpeixiaokun    ))
3278c34f10bSpeixiaokun    val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0)))
32882978df9Speixiaokun    this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn)
32982978df9Speixiaokun    this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low)
330d61cd5eeSpeixiaokun    this.vmid := item.s1.entry.vmid.getOrElse(0.U)
331002c10a4SYanqin Li    this.g_pbmt := item.s2.entry.pbmt
33287d0ba30Speixiaokun    this.g_perm.applyS2(item.s2)
33382978df9Speixiaokun    this.s2xlate := item.s2xlate
334a0301c0dSLemover    this
335a0301c0dSLemover  }
336a0301c0dSLemover
33756728e73SLemover  // 4KB is normal entry, 2MB/1GB is considered as super entry
33856728e73SLemover  def is_normalentry(): Bool = {
33956728e73SLemover    if (!pageSuper) { true.B }
34056728e73SLemover    else if (!pageNormal) { false.B }
34156728e73SLemover    else { level.get === 0.U }
34256728e73SLemover  }
3435cf62c1aSLemover
344d0de7e4aSpeixiaokun
34556728e73SLemover  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
34656728e73SLemover    val inner_level = level.getOrElse(0.U)
3473ea4388cSHaoyuan Feng    val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth),
3483ea4388cSHaoyuan Feng      Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)),
3493ea4388cSHaoyuan Feng      Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)),
3503ea4388cSHaoyuan Feng      Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))))
35156728e73SLemover
3523ea4388cSHaoyuan Feng    if (saveLevel)
3533ea4388cSHaoyuan Feng      RegEnable(ppn_res, valid)
3543ea4388cSHaoyuan Feng    else
3553ea4388cSHaoyuan Feng      ppn_res
356a0301c0dSLemover  }
357a0301c0dSLemover
358d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
359d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
360d61cd5eeSpeixiaokun  }
361d61cd5eeSpeixiaokun
362a0301c0dSLemover  override def toPrintable: Printable = {
363a0301c0dSLemover    val inner_level = level.getOrElse(2.U)
36445f497a4Shappy-lx    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
365a0301c0dSLemover  }
366a0301c0dSLemover
367a0301c0dSLemover}
368a0301c0dSLemover
3696d5ddbceSLemoverobject TlbCmd {
3706d5ddbceSLemover  def read  = "b00".U
3716d5ddbceSLemover  def write = "b01".U
3726d5ddbceSLemover  def exec  = "b10".U
3736d5ddbceSLemover
3746d5ddbceSLemover  def atom_read  = "b100".U // lr
3756d5ddbceSLemover  def atom_write = "b101".U // sc / amo
3766d5ddbceSLemover
3776d5ddbceSLemover  def apply() = UInt(3.W)
3786d5ddbceSLemover  def isRead(a: UInt) = a(1,0)===read
3796d5ddbceSLemover  def isWrite(a: UInt) = a(1,0)===write
3806d5ddbceSLemover  def isExec(a: UInt) = a(1,0)===exec
3816d5ddbceSLemover
3826d5ddbceSLemover  def isAtom(a: UInt) = a(2)
383a79fef67Swakafa  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
3846d5ddbceSLemover}
3856d5ddbceSLemover
386002c10a4SYanqin Li// Svpbmt extension
387002c10a4SYanqin Liobject Pbmt {
388002c10a4SYanqin Li  def pma:  UInt = "b00".U  // None
389002c10a4SYanqin Li  def nc:   UInt = "b01".U  // Non-cacheable, idempotent, weakly-ordered (RVWMO), main memory
390002c10a4SYanqin Li  def io:   UInt = "b10".U  // Non-cacheable, non-idempotent, strongly-ordered (I/O ordering), I/O
391002c10a4SYanqin Li  def rsvd: UInt = "b11".U  // Reserved for future standard use
392002c10a4SYanqin Li  def width: Int = 2
393002c10a4SYanqin Li
394002c10a4SYanqin Li  def apply() = UInt(2.W)
395002c10a4SYanqin Li  def isUncache(a: UInt) = a===nc || a===io
396002c10a4SYanqin Li}
397002c10a4SYanqin Li
39803efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
399a0301c0dSLemover  val r = new Bundle {
400a0301c0dSLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
401a0301c0dSLemover      val vpn = Output(UInt(vpnLen.W))
402875ae3b4SXiaokun-Pei      val s2xlate = Output(UInt(2.W))
403a0301c0dSLemover    })))
404a0301c0dSLemover    val resp = Vec(ports, ValidIO(new Bundle{
405a0301c0dSLemover      val hit = Output(Bool())
40603efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
407002c10a4SYanqin Li      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
408002c10a4SYanqin Li      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
409b0fa7106SHaoyuan Feng      val perm = Vec(nDups, Output(new TlbSectorPermBundle()))
410d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
411d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
412a0301c0dSLemover    }))
413a0301c0dSLemover  }
414a0301c0dSLemover  val w = Flipped(ValidIO(new Bundle {
415a0301c0dSLemover    val wayIdx = Output(UInt(log2Up(nWays).W))
416d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
417a0301c0dSLemover  }))
4183889e11eSLemover  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
419a0301c0dSLemover
42082978df9Speixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = {
421a0301c0dSLemover    this.r.req(i).valid := valid
422a0301c0dSLemover    this.r.req(i).bits.vpn := vpn
423d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
424d0de7e4aSpeixiaokun
425a0301c0dSLemover  }
426a0301c0dSLemover
427a0301c0dSLemover  def r_resp_apply(i: Int) = {
428002c10a4SYanqin Li    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
429a0301c0dSLemover  }
430a0301c0dSLemover
431d0de7e4aSpeixiaokun  def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = {
432a0301c0dSLemover    this.w.valid := valid
433a0301c0dSLemover    this.w.bits.wayIdx := wayIdx
434a0301c0dSLemover    this.w.bits.data := data
435a0301c0dSLemover  }
436a0301c0dSLemover
437a0301c0dSLemover}
438a0301c0dSLemover
43903efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
440f1fe8698SLemover  val r = new Bundle {
441f1fe8698SLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
442f1fe8698SLemover      val vpn = Output(UInt(vpnLen.W))
443d0de7e4aSpeixiaokun      val s2xlate = Output(UInt(2.W))
444f1fe8698SLemover    })))
445f1fe8698SLemover    val resp = Vec(ports, ValidIO(new Bundle{
446f1fe8698SLemover      val hit = Output(Bool())
44703efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
448002c10a4SYanqin Li      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
449002c10a4SYanqin Li      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
45003efd994Shappy-lx      val perm = Vec(nDups, Output(new TlbPermBundle()))
451d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
452d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
453f1fe8698SLemover    }))
454f1fe8698SLemover  }
455f1fe8698SLemover  val w = Flipped(ValidIO(new Bundle {
456d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
457f1fe8698SLemover  }))
458f1fe8698SLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null
459f1fe8698SLemover
460d0de7e4aSpeixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = {
461f1fe8698SLemover    this.r.req(i).valid := valid
462f1fe8698SLemover    this.r.req(i).bits.vpn := vpn
463d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
464f1fe8698SLemover  }
465f1fe8698SLemover
466f1fe8698SLemover  def r_resp_apply(i: Int) = {
467002c10a4SYanqin Li    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
468f1fe8698SLemover  }
469f1fe8698SLemover
470d0de7e4aSpeixiaokun  def w_apply(valid: Bool, data: PtwRespS2): Unit = {
471f1fe8698SLemover    this.w.valid := valid
472f1fe8698SLemover    this.w.bits.data := data
473f1fe8698SLemover  }
474f1fe8698SLemover}
475f1fe8698SLemover
4763889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
4773889e11eSLemover  val sets = Output(UInt(log2Up(nSets).W))
4783889e11eSLemover  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
4793889e11eSLemover}
4803889e11eSLemover
481a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
4823889e11eSLemover  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
483a0301c0dSLemover
484a0301c0dSLemover  val refillIdx = Output(UInt(log2Up(nWays).W))
485a0301c0dSLemover  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
486a0301c0dSLemover
487a0301c0dSLemover  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
48853b8f1a7SLemover    for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) {
48953b8f1a7SLemover      ac_rep := ac_tlb
490a0301c0dSLemover    }
49153b8f1a7SLemover    this.chosen_set := get_set_idx(vpn, nSets)
49253b8f1a7SLemover    in.map(a => a.refillIdx := this.refillIdx)
493a0301c0dSLemover  }
494a0301c0dSLemover}
495a0301c0dSLemover
496a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
497a0301c0dSLemover  TlbBundle {
498f9ac118cSHaoyuan Feng  val page = new ReplaceIO(Width, q.NSets, q.NWays)
499a0301c0dSLemover
500a0301c0dSLemover  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
501f9ac118cSHaoyuan Feng    this.page.apply_sep(in.map(_.page), vpn)
502a0301c0dSLemover  }
503a0301c0dSLemover
504a0301c0dSLemover}
505a0301c0dSLemover
5068744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle {
5078744445eSMaxpicca-Li  val is_ld = Bool()
5088744445eSMaxpicca-Li  val is_st = Bool()
509be867ebcSAnzooooo  val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W)
5108744445eSMaxpicca-Li}
5118744445eSMaxpicca-Li
5126d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle {
513ca2f90a6SLemover  val vaddr = Output(UInt(VAddrBits.W))
514db6cfb5aSHaoyuan Feng  val fullva = Output(UInt(XLEN.W))
515db6cfb5aSHaoyuan Feng  val checkfullva = Output(Bool())
516ca2f90a6SLemover  val cmd = Output(TlbCmd())
517d0de7e4aSpeixiaokun  val hyperinst = Output(Bool())
518d0de7e4aSpeixiaokun  val hlvx = Output(Bool())
51926af847eSgood-circle  val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W))
520f1fe8698SLemover  val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache
5218744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
522b52348aeSWilliam Wang  // do not translate, but still do pmp/pma check
523b52348aeSWilliam Wang  val no_translate = Output(Bool())
524149a2326Sweiding liu  val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr
5256d5ddbceSLemover  val debug = new Bundle {
526ca2f90a6SLemover    val pc = Output(UInt(XLEN.W))
527f1fe8698SLemover    val robIdx = Output(new RobPtr)
528ca2f90a6SLemover    val isFirstIssue = Output(Bool())
5296d5ddbceSLemover  }
5306d5ddbceSLemover
531f1fe8698SLemover  // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead
5326d5ddbceSLemover  override def toPrintable: Printable = {
533f1fe8698SLemover    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}"
5346d5ddbceSLemover  }
5356d5ddbceSLemover}
5366d5ddbceSLemover
537b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
538b6982e83SLemover  val ld = Output(Bool())
539b6982e83SLemover  val st = Output(Bool())
540b6982e83SLemover  val instr = Output(Bool())
541b6982e83SLemover}
542b6982e83SLemover
54303efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
54403efd994Shappy-lx  val paddr = Vec(nDups, Output(UInt(PAddrBits.W)))
545db6cfb5aSHaoyuan Feng  val gpaddr = Vec(nDups, Output(UInt(XLEN.W)))
546002c10a4SYanqin Li  val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
547ca2f90a6SLemover  val miss = Output(Bool())
54808b0bc30Shappy-lx  val fastMiss = Output(Bool())
549ad415ae0SXiaokun-Pei  val isForVSnonLeafPTE = Output(Bool())
55003efd994Shappy-lx  val excp = Vec(nDups, new Bundle {
55146e9ee74SHaoyuan Feng    val vaNeedExt = Output(Bool())
55246e9ee74SHaoyuan Feng    val isHyper = Output(Bool())
553d0de7e4aSpeixiaokun    val gpf = new TlbExceptionBundle()
554b6982e83SLemover    val pf = new TlbExceptionBundle()
555b6982e83SLemover    val af = new TlbExceptionBundle()
55603efd994Shappy-lx  })
557ca2f90a6SLemover  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
5588744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
5596d5ddbceSLemover
5608744445eSMaxpicca-Li  val debug = new Bundle {
5618744445eSMaxpicca-Li    val robIdx = Output(new RobPtr)
5628744445eSMaxpicca-Li    val isFirstIssue = Output(Bool())
5638744445eSMaxpicca-Li  }
5646d5ddbceSLemover  override def toPrintable: Printable = {
56503efd994Shappy-lx    p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}"
5666d5ddbceSLemover  }
5676d5ddbceSLemover}
5686d5ddbceSLemover
56903efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
5706d5ddbceSLemover  val req = DecoupledIO(new TlbReq)
571c3b763d0SYinan Xu  val req_kill = Output(Bool())
57203efd994Shappy-lx  val resp = Flipped(DecoupledIO(new TlbResp(nRespDups)))
5736d5ddbceSLemover}
5746d5ddbceSLemover
5756d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
5766d5ddbceSLemover  val req = Vec(Width, DecoupledIO(new PtwReq))
577d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2))
5786d5ddbceSLemover
5796d5ddbceSLemover
5806d5ddbceSLemover  override def toPrintable: Printable = {
5816d5ddbceSLemover    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
5826d5ddbceSLemover  }
5836d5ddbceSLemover}
5846d5ddbceSLemover
5858744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
5868744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx))
587d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx()))
5888744445eSMaxpicca-Li
5898744445eSMaxpicca-Li
5908744445eSMaxpicca-Li  override def toPrintable: Printable = {
5918744445eSMaxpicca-Li    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
5928744445eSMaxpicca-Li  }
5938744445eSMaxpicca-Li}
5948744445eSMaxpicca-Li
595185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle {
596185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
597185e6164SHaoyuan Feng  val full = Output(Bool())
598185e6164SHaoyuan Feng}
599185e6164SHaoyuan Feng
600185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle {
601185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
602185e6164SHaoyuan Feng  // When there are multiple matching entries for PTW resp in filter
603185e6164SHaoyuan Feng  // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000
604185e6164SHaoyuan Feng  // these two vaddrs are not in a same 4K Page, so will send to ptw twice
605185e6164SHaoyuan Feng  // However, when ptw resp, if they are in a 1G or 2M huge page
606185e6164SHaoyuan Feng  // The two entries will both hit, and both need to replay
607185e6164SHaoyuan Feng  val replay_all = Output(Bool())
608185e6164SHaoyuan Feng}
609185e6164SHaoyuan Feng
610185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle {
61171489510SXuan Hu  val req = Vec(backendParams.LdExuCnt, new TlbHintReq)
612185e6164SHaoyuan Feng  val resp = ValidIO(new TLBHintResp)
613185e6164SHaoyuan Feng}
614185e6164SHaoyuan Feng
61545f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
616b052b972SLemover  val sfence = Input(new SfenceBundle)
617b052b972SLemover  val csr = Input(new TlbCsrBundle)
618f1fe8698SLemover
619f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = {
620f1fe8698SLemover    this.sfence <> sfence
621f1fe8698SLemover    this.csr <> csr
622f1fe8698SLemover  }
623f1fe8698SLemover
624f1fe8698SLemover  // overwrite satp. write satp will cause flushpipe but csr.priv won't
625f1fe8698SLemover  // satp will be dealyed several cycles from writing, but csr.priv won't
626f1fe8698SLemover  // so inside mmu, these two signals should be divided
627f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = {
628f1fe8698SLemover    this.sfence <> sfence
629f1fe8698SLemover    this.csr <> csr
630f1fe8698SLemover    this.csr.satp := satp
631f1fe8698SLemover  }
632a0301c0dSLemover}
6336d5ddbceSLemover
6348744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle {
6358744445eSMaxpicca-Li  val valid = Bool()
6368744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
6378744445eSMaxpicca-Li}
6388744445eSMaxpicca-Li
63903efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends
64045f497a4Shappy-lx  MMUIOBaseBundle {
641f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
64203efd994Shappy-lx  val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups)))
643f1fe8698SLemover  val flushPipe = Vec(Width, Input(Bool()))
644a4f9c77fSpeixiaokun  val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb
6458744445eSMaxpicca-Li  val ptw = new TlbPtwIOwithMemIdx(Width)
6468744445eSMaxpicca-Li  val refill_to_mem = Output(new TlbRefilltoMemIO())
647a0301c0dSLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
64826af847eSgood-circle  val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize)))
649185e6164SHaoyuan Feng  val tlbreplay = Vec(Width, Output(Bool()))
650a0301c0dSLemover}
651a0301c0dSLemover
652f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
6538744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx()))
654a0301c0dSLemover  val resp = Flipped(DecoupledIO(new Bundle {
655d0de7e4aSpeixiaokun    val data = new PtwRespS2withMemIdx
656a0301c0dSLemover    val vector = Output(Vec(Width, Bool()))
657a4f9c77fSpeixiaokun    val getGpa = Output(Vec(Width, Bool()))
658a0301c0dSLemover  }))
659a0301c0dSLemover
6608744445eSMaxpicca-Li  def connect(normal: TlbPtwIOwithMemIdx): Unit = {
661f1fe8698SLemover    req <> normal.req
662f1fe8698SLemover    resp.ready := normal.resp.ready
663f1fe8698SLemover    normal.resp.bits := resp.bits.data
664f1fe8698SLemover    normal.resp.valid := resp.valid
665a0301c0dSLemover  }
6666d5ddbceSLemover}
6676d5ddbceSLemover
66892e3bfefSLemover/****************************  L2TLB  *************************************/
6696d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
67092e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
6716d5ddbceSLemover  with HasXSParameter with HasPtwConst
6726d5ddbceSLemover
6736d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{
674002c10a4SYanqin Li  val n = UInt(pteNLen.W)
675002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
6766d5ddbceSLemover  val reserved  = UInt(pteResLen.W)
6770d94d540SHaoyuan Feng  val ppn_high = UInt(ppnHignLen.W)
6786d5ddbceSLemover  val ppn  = UInt(ppnLen.W)
679002c10a4SYanqin Li  val rsw  = UInt(pteRswLen.W)
6806d5ddbceSLemover  val perm = new Bundle {
6816d5ddbceSLemover    val d    = Bool()
6826d5ddbceSLemover    val a    = Bool()
6836d5ddbceSLemover    val g    = Bool()
6846d5ddbceSLemover    val u    = Bool()
6856d5ddbceSLemover    val x    = Bool()
6866d5ddbceSLemover    val w    = Bool()
6876d5ddbceSLemover    val r    = Bool()
6886d5ddbceSLemover    val v    = Bool()
6896d5ddbceSLemover  }
6906d5ddbceSLemover
6916d5ddbceSLemover  def unaligned(level: UInt) = {
6923ea4388cSHaoyuan Feng    isLeaf() &&
6933ea4388cSHaoyuan Feng      !(level === 0.U ||
6946d5ddbceSLemover        level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
6953ea4388cSHaoyuan Feng        level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U ||
6963ea4388cSHaoyuan Feng        level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U)
6976d5ddbceSLemover  }
6986d5ddbceSLemover
69997929664SXiaokun-Pei  def isLeaf() = {
70097929664SXiaokun-Pei    (perm.r || perm.x || perm.w) && perm.v
70197929664SXiaokun-Pei  }
70297929664SXiaokun-Pei
703135df6a7SXiaokun-Pei  def isNext() = {
704135df6a7SXiaokun-Pei    !(perm.r || perm.x || perm.w) && perm.v
705135df6a7SXiaokun-Pei  }
706135df6a7SXiaokun-Pei
707dd286b6aSYanqin Li  def isPf(level: UInt, pbmte: Bool) = {
708135df6a7SXiaokun-Pei    val pf = WireInit(false.B)
7095ec7c921SXiaokun-Pei    when (reserved =/= 0.U){
7105ec7c921SXiaokun-Pei      pf := true.B
711dd286b6aSYanqin Li    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
7125ec7c921SXiaokun-Pei      pf := true.B
7135ec7c921SXiaokun-Pei    }.elsewhen (isNext()) {
7145ec7c921SXiaokun-Pei      pf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
715135df6a7SXiaokun-Pei    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
716135df6a7SXiaokun-Pei      pf := true.B
717dd286b6aSYanqin Li    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
718dd286b6aSYanqin Li      pf := true.B
719135df6a7SXiaokun-Pei    }.otherwise{
72057ff69b1SXiaokun-Pei      pf := unaligned(level)
721135df6a7SXiaokun-Pei    }
722135df6a7SXiaokun-Pei    pf
723135df6a7SXiaokun-Pei  }
724135df6a7SXiaokun-Pei
725*7543e8e3SXiaokun-Pei  // G-stage which for supporting VS-stage is LOAD type, only need to check A bit
726*7543e8e3SXiaokun-Pei  // The check of D bit is in L1TLB
727dd286b6aSYanqin Li  def isGpf(level: UInt, pbmte: Bool) = {
728135df6a7SXiaokun-Pei    val gpf = WireInit(false.B)
729dd286b6aSYanqin Li    when (reserved =/= 0.U){
730dd286b6aSYanqin Li      gpf := true.B
731dd286b6aSYanqin Li    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
732dd286b6aSYanqin Li      gpf := true.B
733dd286b6aSYanqin Li    }.elsewhen (isNext()) {
734dd286b6aSYanqin Li      gpf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
735135df6a7SXiaokun-Pei    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
736135df6a7SXiaokun-Pei      gpf := true.B
737135df6a7SXiaokun-Pei    }.elsewhen (!perm.u) {
738135df6a7SXiaokun-Pei      gpf := true.B
739dd286b6aSYanqin Li    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
740dd286b6aSYanqin Li      gpf := true.B
741*7543e8e3SXiaokun-Pei    }.elsewhen (unaligned(level)) {
742*7543e8e3SXiaokun-Pei      gpf := true.B
743*7543e8e3SXiaokun-Pei    }.elsewhen (!perm.a) {
744*7543e8e3SXiaokun-Pei      gpf := true.B
745135df6a7SXiaokun-Pei    }
746135df6a7SXiaokun-Pei    gpf
7476d5ddbceSLemover  }
7486d5ddbceSLemover
7494e811ad7SHaoyuan Feng  // ppn of Xiangshan is 48 - 12 bits but ppn of sv48 is 44 bits
7500d94d540SHaoyuan Feng  // access fault will be raised when ppn >> ppnLen is not zero
7514e811ad7SHaoyuan Feng  def isAf(): Bool = {
7520709d54aSXiaokun-Pei    !(ppn_high === 0.U) && perm.v
7530d94d540SHaoyuan Feng  }
7540d94d540SHaoyuan Feng
7550b1b8ed1SXiaokun-Pei  def isStage1Gpf(mode: UInt) = {
7560b1b8ed1SXiaokun-Pei    val sv39_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv39x4 - offLen)
7570b1b8ed1SXiaokun-Pei    val sv48_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv48x4 - offLen)
7580709d54aSXiaokun-Pei    !(Mux(mode === Sv39, sv39_high, Mux(mode === Sv48, sv48_high, 0.U)) === 0.U) && perm.v
7594c0e0181SXiaokun-Pei  }
7604c0e0181SXiaokun-Pei
7616d5ddbceSLemover  def getPerm() = {
7626d5ddbceSLemover    val pm = Wire(new PtePermBundle)
7636d5ddbceSLemover    pm.d := perm.d
7646d5ddbceSLemover    pm.a := perm.a
7656d5ddbceSLemover    pm.g := perm.g
7666d5ddbceSLemover    pm.u := perm.u
7676d5ddbceSLemover    pm.x := perm.x
7686d5ddbceSLemover    pm.w := perm.w
7696d5ddbceSLemover    pm.r := perm.r
7706d5ddbceSLemover    pm
7716d5ddbceSLemover  }
7724c0e0181SXiaokun-Pei  def getPPN() = {
7734c0e0181SXiaokun-Pei    Cat(ppn_high, ppn)
7744c0e0181SXiaokun-Pei  }
775e0c1f271SHaoyuan Feng
776e0c1f271SHaoyuan Feng  def canRefill(levelUInt: UInt, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
777e0c1f271SHaoyuan Feng    val canRefill = WireInit(false.B)
778e0c1f271SHaoyuan Feng    switch (s2xlate) {
779e0c1f271SHaoyuan Feng      is (allStage) {
780e0c1f271SHaoyuan Feng        canRefill := !isStage1Gpf(mode) && !isPf(levelUInt, pbmte)
781e0c1f271SHaoyuan Feng      }
782e0c1f271SHaoyuan Feng      is (onlyStage1) {
783e0c1f271SHaoyuan Feng        canRefill := !isAf() && !isPf(levelUInt, pbmte)
784e0c1f271SHaoyuan Feng      }
785e0c1f271SHaoyuan Feng      is (onlyStage2) {
786e0c1f271SHaoyuan Feng        canRefill := !isAf() && !isGpf(levelUInt, pbmte)
787e0c1f271SHaoyuan Feng      }
788e0c1f271SHaoyuan Feng      is (noS2xlate) {
789e0c1f271SHaoyuan Feng        canRefill := !isAf() && !isPf(levelUInt, pbmte)
790e0c1f271SHaoyuan Feng      }
791e0c1f271SHaoyuan Feng    }
792e0c1f271SHaoyuan Feng    canRefill
793e0c1f271SHaoyuan Feng  }
794e0c1f271SHaoyuan Feng
795e0c1f271SHaoyuan Feng  def onlyPf(levelUInt: UInt, s2xlate: UInt, pbmte: Bool) = {
796e0c1f271SHaoyuan Feng    s2xlate === noS2xlate && isPf(levelUInt, pbmte) && !isAf()
797e0c1f271SHaoyuan Feng  }
798e0c1f271SHaoyuan Feng
7996d5ddbceSLemover  override def toPrintable: Printable = {
8006d5ddbceSLemover    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
8016d5ddbceSLemover  }
8026d5ddbceSLemover}
8036d5ddbceSLemover
8046d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
8056d5ddbceSLemover  val tag = UInt(tagLen.W)
80645f497a4Shappy-lx  val asid = UInt(asidLen.W)
807d0de7e4aSpeixiaokun  val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None
808002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
80997929664SXiaokun-Pei  val ppn = UInt(gvpnLen.W)
8106d5ddbceSLemover  val perm = if (hasPerm) Some(new PtePermBundle) else None
8113ea4388cSHaoyuan Feng  val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None
812bc063562SLemover  val prefetch = Bool()
8138d8ac704SLemover  val v = Bool()
8146d5ddbceSLemover
81556728e73SLemover  def is_normalentry(): Bool = {
81656728e73SLemover    if (!hasLevel) true.B
81756728e73SLemover    else level.get === 2.U
81856728e73SLemover  }
81956728e73SLemover
820f1fe8698SLemover  def genPPN(vpn: UInt): UInt = {
8213ea4388cSHaoyuan Feng    if (!hasLevel) {
8223ea4388cSHaoyuan Feng      ppn
8233ea4388cSHaoyuan Feng    } else {
8243ea4388cSHaoyuan Feng      MuxLookup(level.get, 0.U)(Seq(
8253ea4388cSHaoyuan Feng        3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)),
8263ea4388cSHaoyuan Feng        2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)),
827f1fe8698SLemover        1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)),
8283ea4388cSHaoyuan Feng        0.U -> ppn)
829f1fe8698SLemover      )
830f1fe8698SLemover    }
8313ea4388cSHaoyuan Feng  }
832f1fe8698SLemover
833d0de7e4aSpeixiaokun  //s2xlate control whether compare vmid or not
834b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = {
8356d5ddbceSLemover    require(vpn.getWidth == vpnLen)
836cccfc98dSLemover//    require(this.asid.getWidth <= asid.getWidth)
837b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
838b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
839d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B)
8406d5ddbceSLemover    if (allType) {
8416d5ddbceSLemover      require(hasLevel)
8423ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
8433ea4388cSHaoyuan Feng      for (i <- 0 until 3) {
8443ea4388cSHaoyuan Feng        tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
8453ea4388cSHaoyuan Feng      }
8463ea4388cSHaoyuan Feng      tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3)
84745f497a4Shappy-lx
8483ea4388cSHaoyuan Feng      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
8493ea4388cSHaoyuan Feng        3.U -> tag_match(3),
8503ea4388cSHaoyuan Feng        2.U -> (tag_match(3) && tag_match(2)),
8513ea4388cSHaoyuan Feng        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
8523ea4388cSHaoyuan Feng        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
8533ea4388cSHaoyuan Feng      )
8543ea4388cSHaoyuan Feng
8553ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match
8566d5ddbceSLemover    } else if (hasLevel) {
8573ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
8583ea4388cSHaoyuan Feng      tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits)
8593ea4388cSHaoyuan Feng      for (i <- 1 until 3) {
8603ea4388cSHaoyuan Feng        tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits)
8613ea4388cSHaoyuan Feng      }
86245f497a4Shappy-lx
8633ea4388cSHaoyuan Feng      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
8643ea4388cSHaoyuan Feng        3.U -> tag_match(0),
8653ea4388cSHaoyuan Feng        2.U -> (tag_match(0) && tag_match(1)),
8663ea4388cSHaoyuan Feng        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
8673ea4388cSHaoyuan Feng      )
8683ea4388cSHaoyuan Feng
8693ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match
8706d5ddbceSLemover    } else {
87182978df9Speixiaokun      asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
8726d5ddbceSLemover    }
8736d5ddbceSLemover  }
8746d5ddbceSLemover
875e3da8badSTang Haojin  def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = {
87645f497a4Shappy-lx    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
87745f497a4Shappy-lx
8786d5ddbceSLemover    tag := vpn(vpnLen - 1, vpnLen - tagLen)
879002c10a4SYanqin Li    pbmt := pte.asTypeOf(new PteBundle().cloneType).pbmt
880a0301c0dSLemover    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
881a0301c0dSLemover    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
88245f497a4Shappy-lx    this.asid := asid
883d61cd5eeSpeixiaokun    this.vmid.map(_ := vmid)
884bc063562SLemover    this.prefetch := prefetch
8858d8ac704SLemover    this.v := valid
8866d5ddbceSLemover    this.level.map(_ := level)
8876d5ddbceSLemover  }
8886d5ddbceSLemover
8898d8ac704SLemover  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
8906d5ddbceSLemover    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
8918d8ac704SLemover    e.refill(vpn, asid, pte, level, prefetch, valid)
8926d5ddbceSLemover    e
8936d5ddbceSLemover  }
8946d5ddbceSLemover
8956d5ddbceSLemover
896f1fe8698SLemover
8976d5ddbceSLemover  override def toPrintable: Printable = {
8986d5ddbceSLemover    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
899002c10a4SYanqin Li    p"tag:0x${Hexadecimal(tag)} pbmt: ${pbmt} ppn:0x${Hexadecimal(ppn)} " +
9006d5ddbceSLemover      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
901bc063562SLemover      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
902bc063562SLemover      p"prefetch:${prefetch}"
9036d5ddbceSLemover  }
9046d5ddbceSLemover}
9056d5ddbceSLemover
90663632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) {
90797929664SXiaokun-Pei  override val ppn = UInt(sectorptePPNLen.W)
90863632028SHaoyuan Feng}
90963632028SHaoyuan Feng
91063632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) {
91163632028SHaoyuan Feng  val ppn_low = UInt(sectortlbwidth.W)
91263632028SHaoyuan Feng  val af = Bool()
91363632028SHaoyuan Feng  val pf = Bool()
91463632028SHaoyuan Feng}
91563632028SHaoyuan Feng
916abc4432bSHaoyuan Fengclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int)(implicit p: Parameters) extends PtwBundle {
9176d5ddbceSLemover  require(log2Up(num)==log2Down(num))
9181f4a7c0cSLemover  // NOTE: hasPerm means that is leaf or not.
9196d5ddbceSLemover
9206d5ddbceSLemover  val tag  = UInt(tagLen.W)
92145f497a4Shappy-lx  val asid = UInt(asidLen.W)
9224c0e0181SXiaokun-Pei  val vmid = Some(UInt(vmidLen.W))
923002c10a4SYanqin Li  val pbmts = Vec(num, UInt(ptePbmtLen.W))
9244c0e0181SXiaokun-Pei  val ppns = Vec(num, UInt(gvpnLen.W))
925e0c1f271SHaoyuan Feng  // valid or not, vs = 0 will not hit
9266d5ddbceSLemover  val vs   = Vec(num, Bool())
927e0c1f271SHaoyuan Feng  // only pf or not, onlypf = 1 means only trigger pf when nox2late
928e0c1f271SHaoyuan Feng  val onlypf = Vec(num, Bool())
9296d5ddbceSLemover  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
930bc063562SLemover  val prefetch = Bool()
931abc4432bSHaoyuan Feng  val reservedBits = if(ReservedBits > 0) Some(UInt(ReservedBits.W)) else None
9326d5ddbceSLemover  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
9331f4a7c0cSLemover  // NOTE: vs is used for different usage:
9346962b4ffSHaoyuan Feng  // for l0, which store the leaf(leaves), vs is page fault or not.
9356962b4ffSHaoyuan Feng  // for l1, which shoule not store leaf, vs is valid or not, that will anticipate in hit check
9366962b4ffSHaoyuan Feng  // Because, l1 should not store leaf(no perm), it doesn't store perm.
9376962b4ffSHaoyuan Feng  // If l1 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful.
9381f4a7c0cSLemover  // TODO: divide vs into validVec and pfVec
9396962b4ffSHaoyuan Feng  // for l1: may valid but pf, so no need for page walk, return random pte with pf.
9406d5ddbceSLemover
9416d5ddbceSLemover  def tagClip(vpn: UInt) = {
9426d5ddbceSLemover    require(vpn.getWidth == vpnLen)
9436d5ddbceSLemover    vpn(vpnLen - 1, vpnLen - tagLen)
9446d5ddbceSLemover  }
9456d5ddbceSLemover
9466d5ddbceSLemover  def sectorIdxClip(vpn: UInt, level: Int) = {
9476d5ddbceSLemover    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
9486d5ddbceSLemover  }
9496d5ddbceSLemover
950b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = {
951b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
952b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
953d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B)
954e0c1f271SHaoyuan Feng    asid_hit && vmid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level))
9556d5ddbceSLemover  }
9566d5ddbceSLemover
957e0c1f271SHaoyuan Feng  def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
9586d5ddbceSLemover    require((data.getWidth / XLEN) == num,
9595854c1edSLemover      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
9606d5ddbceSLemover
961abc4432bSHaoyuan Feng    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, ReservedBits))
9626d5ddbceSLemover    ps.tag := tagClip(vpn)
96345f497a4Shappy-lx    ps.asid := asid
964d61cd5eeSpeixiaokun    ps.vmid.map(_ := vmid)
965bc063562SLemover    ps.prefetch := prefetch
9666d5ddbceSLemover    for (i <- 0 until num) {
9676d5ddbceSLemover      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
968002c10a4SYanqin Li      ps.pbmts(i) := pte.pbmt
9696d5ddbceSLemover      ps.ppns(i) := pte.ppn
97026175c3fSHaoyuan Feng      ps.vs(i)   := (pte.canRefill(levelUInt, s2xlate, pbmte, mode) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())) || (if (hasPerm) pte.onlyPf(levelUInt, s2xlate, pbmte) else false.B)
971e0c1f271SHaoyuan Feng      ps.onlypf(i) := pte.onlyPf(levelUInt, s2xlate, pbmte)
9726d5ddbceSLemover      ps.perms.map(_(i) := pte.perm)
9736d5ddbceSLemover    }
974abc4432bSHaoyuan Feng    ps.reservedBits.map(_ := true.B)
9756d5ddbceSLemover    ps
9766d5ddbceSLemover  }
9776d5ddbceSLemover
9786d5ddbceSLemover  override def toPrintable: Printable = {
9796d5ddbceSLemover    // require(num == 4, "if num is not 4, please comment this toPrintable")
9806d5ddbceSLemover    // NOTE: if num is not 4, please comment this toPrintable
9816d5ddbceSLemover    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
982002c10a4SYanqin Li    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} pbmt:${printVec(pbmts)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
9836d5ddbceSLemover      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
9846d5ddbceSLemover  }
9856d5ddbceSLemover}
9866d5ddbceSLemover
987abc4432bSHaoyuan Fengclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int = 0)(implicit p: Parameters) extends PtwBundle {
988abc4432bSHaoyuan Feng  val entries = new PtwEntries(num, tagLen, level, hasPerm, ReservedBits)
9897196f5a2SLemover
9903889e11eSLemover  val ecc_block = XLEN
9913889e11eSLemover  val ecc_info = get_ecc_info()
992eef81af7SHaoyuan Feng  val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None
9933889e11eSLemover
9943889e11eSLemover  def get_ecc_info(): (Int, Int, Int, Int) = {
9953889e11eSLemover    val eccBits_per = eccCode.width(ecc_block) - ecc_block
9963889e11eSLemover
9973889e11eSLemover    val data_length = entries.getWidth
9983889e11eSLemover    val data_align_num = data_length / ecc_block
9993889e11eSLemover    val data_not_align = (data_length % ecc_block) != 0 // ugly code
10003889e11eSLemover    val data_unalign_length = data_length - data_align_num * ecc_block
10013889e11eSLemover    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
10023889e11eSLemover
10033889e11eSLemover    val eccBits = eccBits_per * data_align_num + eccBits_unalign
10043889e11eSLemover    (eccBits, eccBits_per, data_align_num, data_unalign_length)
10053889e11eSLemover  }
10063889e11eSLemover
10073889e11eSLemover  def encode() = {
1008935edac4STang Haojin    val data = entries.asUInt
10093889e11eSLemover    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
10103889e11eSLemover    for (i <- 0 until ecc_info._3) {
10113889e11eSLemover      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
10123889e11eSLemover    }
10133889e11eSLemover    if (ecc_info._4 != 0) {
10143889e11eSLemover      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
1015eef81af7SHaoyuan Feng      ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt))
1016eef81af7SHaoyuan Feng    } else { ecc.map(_ := ecc_slices.asUInt)}
10173889e11eSLemover  }
10183889e11eSLemover
10193889e11eSLemover  def decode(): Bool = {
1020935edac4STang Haojin    val data = entries.asUInt
10213889e11eSLemover    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
10223889e11eSLemover    for (i <- 0 until ecc_info._3) {
1023eef81af7SHaoyuan Feng      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
10243889e11eSLemover    }
10255197bac8SZiyue-Zhang    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
10263889e11eSLemover      res(ecc_info._3) := eccCode.decode(
1027eef81af7SHaoyuan Feng        Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
10283889e11eSLemover    } else { res(ecc_info._3) := false.B }
10293889e11eSLemover
10303889e11eSLemover    Cat(res).orR
10313889e11eSLemover  }
10323889e11eSLemover
1033e0c1f271SHaoyuan Feng  def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool, mode: UInt) = {
1034e0c1f271SHaoyuan Feng    this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate, pbmte, mode)
10353889e11eSLemover    this.encode()
10363889e11eSLemover  }
10377196f5a2SLemover}
10387196f5a2SLemover
10396d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle {
104082978df9Speixiaokun  val vpn = UInt(vpnLen.W) //vpn or gvpn
104186b5ba4aSpeixiaokun  val s2xlate = UInt(2.W)
1042d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
1043d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
1044d61cd5eeSpeixiaokun  }
1045e3da8badSTang Haojin  def isOnlyStage2: Bool = {
104686b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
104786b5ba4aSpeixiaokun  }
10486d5ddbceSLemover  override def toPrintable: Printable = {
10496d5ddbceSLemover    p"vpn:0x${Hexadecimal(vpn)}"
10506d5ddbceSLemover  }
10516d5ddbceSLemover}
10526d5ddbceSLemover
10538744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq {
10548744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
1055a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
10568744445eSMaxpicca-Li}
10578744445eSMaxpicca-Li
10586d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle {
10596d5ddbceSLemover  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
10606d5ddbceSLemover  val pf = Bool()
1061b6982e83SLemover  val af = Bool()
10626d5ddbceSLemover
106345f497a4Shappy-lx  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
10645854c1edSLemover    this.entry.level.map(_ := level)
10655854c1edSLemover    this.entry.tag := vpn
10665854c1edSLemover    this.entry.perm.map(_ := pte.getPerm())
10675854c1edSLemover    this.entry.ppn := pte.ppn
1068002c10a4SYanqin Li    this.entry.pbmt := pte.pbmt
1069bc063562SLemover    this.entry.prefetch := DontCare
107045f497a4Shappy-lx    this.entry.asid := asid
10718d8ac704SLemover    this.entry.v := !pf
10725854c1edSLemover    this.pf := pf
1073b6982e83SLemover    this.af := af
10745854c1edSLemover  }
10755854c1edSLemover
10766d5ddbceSLemover  override def toPrintable: Printable = {
1077b6982e83SLemover    p"entry:${entry} pf:${pf} af:${af}"
10786d5ddbceSLemover  }
10796d5ddbceSLemover}
10806d5ddbceSLemover
1081d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle {
108297929664SXiaokun-Pei  val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true)
1083d0de7e4aSpeixiaokun  val gpf = Bool()
1084d0de7e4aSpeixiaokun  val gaf = Bool()
1085d0de7e4aSpeixiaokun
1086d0de7e4aSpeixiaokun  def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = {
10872b16f0c2SXiaokun-Pei    val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte)
1088d0de7e4aSpeixiaokun    this.entry.level.map(_ := level)
1089d0de7e4aSpeixiaokun    this.entry.tag := vpn
10902b16f0c2SXiaokun-Pei    this.entry.perm.map(_ := resp_pte.getPerm())
10912b16f0c2SXiaokun-Pei    this.entry.ppn := resp_pte.ppn
1092002c10a4SYanqin Li    this.entry.pbmt := resp_pte.pbmt
1093d0de7e4aSpeixiaokun    this.entry.prefetch := DontCare
1094d0de7e4aSpeixiaokun    this.entry.asid := DontCare
1095d61cd5eeSpeixiaokun    this.entry.vmid.map(_ := vmid)
1096d0de7e4aSpeixiaokun    this.entry.v := !gpf
1097d0de7e4aSpeixiaokun    this.gpf := gpf
1098d0de7e4aSpeixiaokun    this.gaf := gaf
1099d0de7e4aSpeixiaokun  }
1100d0de7e4aSpeixiaokun
1101cda84113Speixiaokun  def genPPNS2(vpn: UInt): UInt = {
11028c34f10bSpeixiaokun    MuxLookup(entry.level.get, 0.U)(Seq(
11033ea4388cSHaoyuan Feng      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
11043ea4388cSHaoyuan Feng      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
1105cda84113Speixiaokun      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)),
11063ea4388cSHaoyuan Feng      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0))
1107d0de7e4aSpeixiaokun    ))
1108d0de7e4aSpeixiaokun  }
1109d0de7e4aSpeixiaokun
1110d0de7e4aSpeixiaokun  def hit(gvpn: UInt, vmid: UInt): Bool = {
1111d61cd5eeSpeixiaokun    val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid
11123ea4388cSHaoyuan Feng    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
11133ea4388cSHaoyuan Feng    for (i <- 0 until 3) {
11143ea4388cSHaoyuan Feng      tag_match(i) := entry.tag(vpnnLen * (i + 1)  - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1)  - 1, vpnnLen * i)
1115d0de7e4aSpeixiaokun    }
111697929664SXiaokun-Pei    tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3)
1117d0de7e4aSpeixiaokun
11183ea4388cSHaoyuan Feng    val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
11193ea4388cSHaoyuan Feng      3.U -> tag_match(3),
11203ea4388cSHaoyuan Feng      2.U -> (tag_match(3) && tag_match(2)),
11213ea4388cSHaoyuan Feng      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
11223ea4388cSHaoyuan Feng      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
11233ea4388cSHaoyuan Feng    )
112463632028SHaoyuan Feng
11253ea4388cSHaoyuan Feng    vmid_hit && level_match
112663632028SHaoyuan Feng  }
112763632028SHaoyuan Feng}
112863632028SHaoyuan Feng
112963632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle {
113063632028SHaoyuan Feng  val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)
113163632028SHaoyuan Feng  val addr_low = UInt(sectortlbwidth.W)
113263632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
113363632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
1134b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
113563632028SHaoyuan Feng  val pf = Bool()
113663632028SHaoyuan Feng  val af = Bool()
113763632028SHaoyuan Feng
1138d0de7e4aSpeixiaokun
113963632028SHaoyuan Feng  def genPPN(vpn: UInt): UInt = {
114045f43e6eSTang Haojin    MuxLookup(entry.level.get, 0.U)(Seq(
11413ea4388cSHaoyuan Feng      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
11423ea4388cSHaoyuan Feng      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
114363632028SHaoyuan Feng      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)),
11443ea4388cSHaoyuan Feng      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))
114563632028SHaoyuan Feng    )
114663632028SHaoyuan Feng  }
114763632028SHaoyuan Feng
11482ea10b44SXiaokun-Pei   def genGVPN(vpn: UInt): UInt = {
11492ea10b44SXiaokun-Pei    val isNonLeaf = !(entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v && !pf && !af
11502ea10b44SXiaokun-Pei    Mux(isNonLeaf, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), genPPN(vpn))
11512ea10b44SXiaokun-Pei  }
11522ea10b44SXiaokun-Pei
1153ad8d4021SXiaokun-Pei  def isLeaf() = {
1154ad8d4021SXiaokun-Pei    (entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v
1155ad8d4021SXiaokun-Pei  }
1156ad8d4021SXiaokun-Pei
1157ad8d4021SXiaokun-Pei  def isFakePte() = {
11587acf8b76SXiaokun-Pei    !pf && !entry.v && !af
1159ad8d4021SXiaokun-Pei  }
1160ad8d4021SXiaokun-Pei
1161d0de7e4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = {
116263632028SHaoyuan Feng    require(vpn.getWidth == vpnLen)
116363632028SHaoyuan Feng    //    require(this.asid.getWidth <= asid.getWidth)
116463632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid)
1165d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B)
116663632028SHaoyuan Feng    if (allType) {
116763632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
11683ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
11693ea4388cSHaoyuan Feng      tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
11703ea4388cSHaoyuan Feng      for (i <- 1 until 3) {
11713ea4388cSHaoyuan Feng        tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
11723ea4388cSHaoyuan Feng      }
11733ea4388cSHaoyuan Feng      tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3)
117463632028SHaoyuan Feng
11753ea4388cSHaoyuan Feng      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
11763ea4388cSHaoyuan Feng        3.U -> tag_match(3),
11773ea4388cSHaoyuan Feng        2.U -> (tag_match(3) && tag_match(2)),
11783ea4388cSHaoyuan Feng        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
11793ea4388cSHaoyuan Feng        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
11803ea4388cSHaoyuan Feng      )
11813ea4388cSHaoyuan Feng
11823ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match && addr_low_hit
118363632028SHaoyuan Feng    } else {
118463632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
11853ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
11863ea4388cSHaoyuan Feng      for (i <- 0 until 3) {
11873ea4388cSHaoyuan Feng        tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1))
11883ea4388cSHaoyuan Feng      }
118963632028SHaoyuan Feng
11903ea4388cSHaoyuan Feng      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
11913ea4388cSHaoyuan Feng        3.U -> tag_match(0),
11923ea4388cSHaoyuan Feng        2.U -> (tag_match(0) && tag_match(1)),
11933ea4388cSHaoyuan Feng        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
11943ea4388cSHaoyuan Feng      )
11953ea4388cSHaoyuan Feng
11963ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match && addr_low_hit
119763632028SHaoyuan Feng    }
119863632028SHaoyuan Feng  }
119963632028SHaoyuan Feng}
120063632028SHaoyuan Feng
120163632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle {
120263632028SHaoyuan Feng  val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
120363632028SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
120463632028SHaoyuan Feng  val not_super = Bool()
12056962b4ffSHaoyuan Feng  val not_merge = Bool()
120663632028SHaoyuan Feng
12076962b4ffSHaoyuan Feng  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true, not_merge: Boolean = false) = {
120863632028SHaoyuan Feng    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
12097263b595SXiaokun-Pei    val resp_pte = pte
121063632028SHaoyuan Feng    val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
121197929664SXiaokun-Pei    ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth)
12124c0e0181SXiaokun-Pei    ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0)
1213002c10a4SYanqin Li    ptw_resp.pbmt := resp_pte.pbmt
121463632028SHaoyuan Feng    ptw_resp.level.map(_ := level)
12152b16f0c2SXiaokun-Pei    ptw_resp.perm.map(_ := resp_pte.getPerm())
121663632028SHaoyuan Feng    ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth)
121763632028SHaoyuan Feng    ptw_resp.pf := pf
121863632028SHaoyuan Feng    ptw_resp.af := af
1219ad8d4021SXiaokun-Pei    ptw_resp.v := resp_pte.perm.v
122063632028SHaoyuan Feng    ptw_resp.prefetch := DontCare
122163632028SHaoyuan Feng    ptw_resp.asid := asid
1222eb4bf3f2Speixiaokun    ptw_resp.vmid.map(_ := vmid)
122363632028SHaoyuan Feng    this.pteidx := UIntToOH(addr_low).asBools
122463632028SHaoyuan Feng    this.not_super := not_super.B
12256962b4ffSHaoyuan Feng    this.not_merge := not_merge.B
1226d0de7e4aSpeixiaokun
122763632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
122863632028SHaoyuan Feng      this.entry(i) := ptw_resp
122963632028SHaoyuan Feng    }
123063632028SHaoyuan Feng  }
123130104977Speixiaokun
123230104977Speixiaokun  def genPPN(): UInt = {
123330104977Speixiaokun    val idx = OHToUInt(pteidx)
123409280d15Speixiaokun    val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0))
12356f508cb5Speixiaokun    MuxLookup(entry(idx).level.get, 0.U)(Seq(
12363ea4388cSHaoyuan Feng      3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)),
12373ea4388cSHaoyuan Feng      2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)),
123809280d15Speixiaokun      1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)),
12393ea4388cSHaoyuan Feng      0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low))
124030104977Speixiaokun    )
124130104977Speixiaokun  }
124263632028SHaoyuan Feng}
12438744445eSMaxpicca-Li
1244d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle {
1245d0de7e4aSpeixiaokun  val s2xlate = UInt(2.W)
1246d0de7e4aSpeixiaokun  val s1 = new PtwSectorResp()
1247d0de7e4aSpeixiaokun  val s2 = new HptwResp()
124886b5ba4aSpeixiaokun
1249e3da8badSTang Haojin  def hasS2xlate: Bool = {
125086b5ba4aSpeixiaokun    this.s2xlate =/= noS2xlate
125186b5ba4aSpeixiaokun  }
125286b5ba4aSpeixiaokun
1253e3da8badSTang Haojin  def isOnlyStage2: Bool = {
125486b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
125586b5ba4aSpeixiaokun  }
125686b5ba4aSpeixiaokun
12579cb05b4dSXiaokun-Pei  def getVpn(vpn: UInt): UInt = {
12583ea4388cSHaoyuan Feng    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
12599cb05b4dSXiaokun-Pei    val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx))
12609cb05b4dSXiaokun-Pei    val s1tagFix = MuxCase(s1.entry.tag, Seq(
12613ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
12623ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
12633ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
12643ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
12653ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
12663ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 1.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), s2.entry.tag(vpnnLen - 1, sectortlbwidth))
12679cb05b4dSXiaokun-Pei    ))
12689cb05b4dSXiaokun-Pei    val s1_vpn = MuxLookup(level, s1tag)(Seq(
12693ea4388cSHaoyuan Feng      3.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
12703ea4388cSHaoyuan Feng      2.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
12719cb05b4dSXiaokun-Pei      1.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)))
12729cb05b4dSXiaokun-Pei    )
12739cb05b4dSXiaokun-Pei    val s2_vpn = s2.entry.tag
12749cb05b4dSXiaokun-Pei    Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag))
1275c3d5cfb3Speixiaokun  }
12764c4af37cSpeixiaokun
12774c4af37cSpeixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = {
1278e3da8badSTang Haojin    val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate)
127968750422Speixiaokun    val onlyS2_hit = s2.hit(vpn, vmid)
128068750422Speixiaokun    // allstage and onlys1 hit
128168750422Speixiaokun    val s1vpn = Cat(s1.entry.tag, s1.addr_low)
12823ea4388cSHaoyuan Feng    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
12833ea4388cSHaoyuan Feng
12843ea4388cSHaoyuan Feng    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
128598451f8cSXiaokun-Pei    for (i <- 0 until 3) {
12863ea4388cSHaoyuan Feng      tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
12873ea4388cSHaoyuan Feng    }
128898451f8cSXiaokun-Pei    tag_match(3) := vpn(vpnLen - 1, vpnnLen * 3) === s1vpn(vpnLen - 1, vpnnLen * 3)
12893ea4388cSHaoyuan Feng    val level_match = MuxLookup(level, false.B)(Seq(
12903ea4388cSHaoyuan Feng      3.U -> tag_match(3),
12913ea4388cSHaoyuan Feng      2.U -> (tag_match(3) && tag_match(2)),
12923ea4388cSHaoyuan Feng      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
12933ea4388cSHaoyuan Feng      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
12943ea4388cSHaoyuan Feng    )
12953ea4388cSHaoyuan Feng
12963ea4388cSHaoyuan Feng    val vpn_hit = level_match
129768750422Speixiaokun    val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B)
129868750422Speixiaokun    val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid)
129968750422Speixiaokun    val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit
130068750422Speixiaokun    Mux(this.s2xlate === noS2xlate, noS2_hit,
130168750422Speixiaokun      Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit))
13024c4af37cSpeixiaokun  }
1303d0de7e4aSpeixiaokun}
1304d0de7e4aSpeixiaokun
1305d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 {
1306d0de7e4aSpeixiaokun  val memidx = new MemBlockidxBundle()
1307a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
1308d0de7e4aSpeixiaokun}
1309d0de7e4aSpeixiaokun
131092e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle {
1311f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
13126d5ddbceSLemover  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
13136d5ddbceSLemover  val sfence = Input(new SfenceBundle)
1314b6982e83SLemover  val csr = new Bundle {
1315b6982e83SLemover    val tlb = Input(new TlbCsrBundle)
1316b6982e83SLemover    val distribute_csr = Flipped(new DistributedCSRIO)
1317b6982e83SLemover  }
13186d5ddbceSLemover}
13196d5ddbceSLemover
1320b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
1321b848eea5SLemover  val addr = UInt(PAddrBits.W)
1322b848eea5SLemover  val id = UInt(bMemID.W)
132383d93d53Speixiaokun  val hptw_bypassed = Bool()
1324b848eea5SLemover}
132545f497a4Shappy-lx
132645f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
132745f497a4Shappy-lx  val source = UInt(bSourceWidth.W)
132845f497a4Shappy-lx}
1329f1fe8698SLemover
13306967f5d5Speixiaokunclass L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle {
13316967f5d5Speixiaokun  val req_info = new L2TlbInnerBundle
1332325f0a4eSpeixiaokun  val isHptwReq = Bool()
13337f6221c5Speixiaokun  val isLLptw = Bool()
13346967f5d5Speixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
13356967f5d5Speixiaokun}
1336f1fe8698SLemover
1337f1fe8698SLemoverobject ValidHoldBypass{
1338f1fe8698SLemover  def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = {
1339f1fe8698SLemover    val valid = RegInit(false.B)
1340f1fe8698SLemover    when (infire) { valid := true.B }
1341f1fe8698SLemover    when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold
1342f1fe8698SLemover    when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok?
1343f1fe8698SLemover    valid || infire
1344f1fe8698SLemover  }
1345f1fe8698SLemover}
13465afdf73cSHaoyuan Feng
13475afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle {
13485afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13495afdf73cSHaoyuan Feng}
13505afdf73cSHaoyuan Feng
13515afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13525afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13535afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13545afdf73cSHaoyuan Feng  val bypassed = Bool()
13555afdf73cSHaoyuan Feng  val is_first = Bool()
13565afdf73cSHaoyuan Feng  val prefetched = Bool()
13575afdf73cSHaoyuan Feng  val prefetch = Bool()
13585afdf73cSHaoyuan Feng  val l2Hit = Bool()
13595afdf73cSHaoyuan Feng  val l1Hit = Bool()
13605afdf73cSHaoyuan Feng  val hit = Bool()
13615afdf73cSHaoyuan Feng}
13625afdf73cSHaoyuan Feng
13635afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13645afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13655afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13665afdf73cSHaoyuan Feng}
13675afdf73cSHaoyuan Feng
13685afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle {
13695afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13705afdf73cSHaoyuan Feng}
13715afdf73cSHaoyuan Feng
13725afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle {
13735afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13745afdf73cSHaoyuan Feng}
1375