xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision 56728e73eb48fc5f7d9fb5bb894876939ebe8421)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport utils._
249aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
256d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
285b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
295b7ef044SLemover
306d5ddbceSLemover
316d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
326d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
336d5ddbceSLemover
34a0301c0dSLemoverclass VaBundle(implicit p: Parameters) extends TlbBundle {
35a0301c0dSLemover  val vpn  = UInt(vpnLen.W)
36a0301c0dSLemover  val off  = UInt(offLen.W)
37a0301c0dSLemover}
38a0301c0dSLemover
396d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle {
406d5ddbceSLemover  val d = Bool()
416d5ddbceSLemover  val a = Bool()
426d5ddbceSLemover  val g = Bool()
436d5ddbceSLemover  val u = Bool()
446d5ddbceSLemover  val x = Bool()
456d5ddbceSLemover  val w = Bool()
466d5ddbceSLemover  val r = Bool()
476d5ddbceSLemover
486d5ddbceSLemover  override def toPrintable: Printable = {
496d5ddbceSLemover    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
506d5ddbceSLemover    //(if(hasV) (p"v:${v}") else p"")
516d5ddbceSLemover  }
526d5ddbceSLemover}
536d5ddbceSLemover
545b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle {
555b7ef044SLemover  val r = Bool()
565b7ef044SLemover  val w = Bool()
575b7ef044SLemover  val x = Bool()
585b7ef044SLemover  val c = Bool()
595b7ef044SLemover  val atomic = Bool()
605b7ef044SLemover
615b7ef044SLemover  def assign_ap(pm: PMPConfig) = {
625b7ef044SLemover    r := pm.r
635b7ef044SLemover    w := pm.w
645b7ef044SLemover    x := pm.x
655b7ef044SLemover    c := pm.c
665b7ef044SLemover    atomic := pm.atomic
675b7ef044SLemover  }
685b7ef044SLemover}
695b7ef044SLemover
706d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle {
716d5ddbceSLemover  val pf = Bool() // NOTE: if this is true, just raise pf
72b6982e83SLemover  val af = Bool() // NOTE: if this is true, just raise af
736d5ddbceSLemover  // pagetable perm (software defined)
746d5ddbceSLemover  val d = Bool()
756d5ddbceSLemover  val a = Bool()
766d5ddbceSLemover  val g = Bool()
776d5ddbceSLemover  val u = Bool()
786d5ddbceSLemover  val x = Bool()
796d5ddbceSLemover  val w = Bool()
806d5ddbceSLemover  val r = Bool()
816d5ddbceSLemover
825b7ef044SLemover  val pm = new TlbPMBundle
835b7ef044SLemover
846d5ddbceSLemover  override def toPrintable: Printable = {
855b7ef044SLemover    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " +
865b7ef044SLemover    p"pm:${pm}"
876d5ddbceSLemover  }
886d5ddbceSLemover}
896d5ddbceSLemover
906d5ddbceSLemover// multi-read && single-write
916d5ddbceSLemover// input is data, output is hot-code(not one-hot)
926d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
936d5ddbceSLemover  val io = IO(new Bundle {
946d5ddbceSLemover    val r = new Bundle {
956d5ddbceSLemover      val req = Input(Vec(readWidth, gen))
966d5ddbceSLemover      val resp = Output(Vec(readWidth, Vec(set, Bool())))
976d5ddbceSLemover    }
986d5ddbceSLemover    val w = Input(new Bundle {
996d5ddbceSLemover      val valid = Bool()
1006d5ddbceSLemover      val bits = new Bundle {
1016d5ddbceSLemover        val index = UInt(log2Up(set).W)
1026d5ddbceSLemover        val data = gen
1036d5ddbceSLemover      }
1046d5ddbceSLemover    })
1056d5ddbceSLemover  })
1066d5ddbceSLemover
1076d5ddbceSLemover  val wordType = UInt(gen.getWidth.W)
1086d5ddbceSLemover  val array = Reg(Vec(set, wordType))
1096d5ddbceSLemover
1106d5ddbceSLemover  io.r.resp.zipWithIndex.map{ case (a,i) =>
1116d5ddbceSLemover    a := array.map(io.r.req(i).asUInt === _)
1126d5ddbceSLemover  }
1136d5ddbceSLemover
1146d5ddbceSLemover  when (io.w.valid) {
11576e02f07SLingrui98    array(io.w.bits.index) := io.w.bits.data.asUInt
1166d5ddbceSLemover  }
1176d5ddbceSLemover}
1186d5ddbceSLemover
1196d5ddbceSLemoverclass TlbSPMeta(implicit p: Parameters) extends TlbBundle {
1206d5ddbceSLemover  val tag = UInt(vpnLen.W) // tag is vpn
1216d5ddbceSLemover  val level = UInt(1.W) // 1 for 2MB, 0 for 1GB
12245f497a4Shappy-lx  val asid = UInt(asidLen.W)
1236d5ddbceSLemover
12445f497a4Shappy-lx  def hit(vpn: UInt, asid: UInt): Bool = {
1256d5ddbceSLemover    val a = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2)
1266d5ddbceSLemover    val b = tag(vpnnLen*2-1, vpnnLen*1) === vpn(vpnnLen*2-1, vpnnLen*1)
12745f497a4Shappy-lx    val asid_hit = this.asid === asid
12845f497a4Shappy-lx
1296d5ddbceSLemover    XSDebug(Mux(level.asBool, a&b, a), p"Hit superpage: hit:${Mux(level.asBool, a&b, a)} tag:${Hexadecimal(tag)} level:${level} a:${a} b:${b} vpn:${Hexadecimal(vpn)}\n")
13045f497a4Shappy-lx    asid_hit && Mux(level.asBool, a&b, a)
1316d5ddbceSLemover  }
1326d5ddbceSLemover
13345f497a4Shappy-lx  def apply(vpn: UInt, asid: UInt, level: UInt) = {
1346d5ddbceSLemover    this.tag := vpn
13545f497a4Shappy-lx    this.asid := asid
1366d5ddbceSLemover    this.level := level(0)
1376d5ddbceSLemover
1386d5ddbceSLemover    this
1396d5ddbceSLemover  }
1406d5ddbceSLemover
1416d5ddbceSLemover}
1426d5ddbceSLemover
1436d5ddbceSLemoverclass TlbData(superpage: Boolean = false)(implicit p: Parameters) extends TlbBundle {
1446d5ddbceSLemover  val level = if(superpage) Some(UInt(1.W)) else None // /*2 for 4KB,*/ 1 for 2MB, 0 for 1GB
1456d5ddbceSLemover  val ppn = UInt(ppnLen.W)
1466d5ddbceSLemover  val perm = new TlbPermBundle
1476d5ddbceSLemover
1486d5ddbceSLemover  def genPPN(vpn: UInt): UInt = {
1496d5ddbceSLemover    if (superpage) {
1506d5ddbceSLemover      val insideLevel = level.getOrElse(0.U)
1516d5ddbceSLemover      Mux(insideLevel.asBool, Cat(ppn(ppn.getWidth-1, vpnnLen*1), vpn(vpnnLen*1-1, 0)),
1526d5ddbceSLemover                              Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)))
1536d5ddbceSLemover    } else {
1546d5ddbceSLemover      ppn
1556d5ddbceSLemover    }
1566d5ddbceSLemover  }
1576d5ddbceSLemover
158b6982e83SLemover  def apply(ppn: UInt, level: UInt, perm: UInt, pf: Bool, af: Bool) = {
1596d5ddbceSLemover    this.level.map(_ := level(0))
1606d5ddbceSLemover    this.ppn := ppn
1616d5ddbceSLemover    // refill pagetable perm
1626d5ddbceSLemover    val ptePerm = perm.asTypeOf(new PtePermBundle)
1636d5ddbceSLemover    this.perm.pf:= pf
164b6982e83SLemover    this.perm.af:= af
1656d5ddbceSLemover    this.perm.d := ptePerm.d
1666d5ddbceSLemover    this.perm.a := ptePerm.a
1676d5ddbceSLemover    this.perm.g := ptePerm.g
1686d5ddbceSLemover    this.perm.u := ptePerm.u
1696d5ddbceSLemover    this.perm.x := ptePerm.x
1706d5ddbceSLemover    this.perm.w := ptePerm.w
1716d5ddbceSLemover    this.perm.r := ptePerm.r
1726d5ddbceSLemover
1736d5ddbceSLemover    this
1746d5ddbceSLemover  }
1756d5ddbceSLemover
1766d5ddbceSLemover  override def toPrintable: Printable = {
1776d5ddbceSLemover    val insideLevel = level.getOrElse(0.U)
1786d5ddbceSLemover    p"level:${insideLevel} ppn:${Hexadecimal(ppn)} perm:${perm}"
1796d5ddbceSLemover  }
1806d5ddbceSLemover
1816d5ddbceSLemover}
1826d5ddbceSLemover
183a0301c0dSLemoverclass TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
184a0301c0dSLemover  require(pageNormal || pageSuper)
185a0301c0dSLemover
186a0301c0dSLemover  val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W)
187a0301c0dSLemover            else UInt(vpnLen.W)
18845f497a4Shappy-lx  val asid = UInt(asidLen.W)
189a0301c0dSLemover  val level = if (!pageNormal) Some(UInt(1.W))
190a0301c0dSLemover              else if (!pageSuper) None
191a0301c0dSLemover              else Some(UInt(2.W))
192a0301c0dSLemover  val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W)
193a0301c0dSLemover            else UInt(ppnLen.W)
194a0301c0dSLemover  val perm = new TlbPermBundle
195a0301c0dSLemover
196*56728e73SLemover  /** level usage:
197*56728e73SLemover   *  !PageSuper: page is only normal, level is None, match all the tag
198*56728e73SLemover   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
199*56728e73SLemover   *  bits0  0: need mid 9bits
200*56728e73SLemover   *         1: no need mid 9bits
201*56728e73SLemover   *  PageSuper && PageNormal: page hold all the three type,
202*56728e73SLemover   *  bits0  0: need low 9bits
203*56728e73SLemover   *  bits1  0: need mid 9bits
204*56728e73SLemover   */
205*56728e73SLemover
206e9092fe2SLemover  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false): Bool = {
20745f497a4Shappy-lx    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
208e9092fe2SLemover
209e9092fe2SLemover    // NOTE: for timing, dont care low set index bits at hit check
210e9092fe2SLemover    //       do not need store the low bits actually
211e9092fe2SLemover    if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets)
212*56728e73SLemover    else if (!pageNormal) {
213*56728e73SLemover      val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2)
214*56728e73SLemover      val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen)
215*56728e73SLemover      val tag_match = tag_match_hi && (level.get.asBool() || tag_match_mi)
216*56728e73SLemover      asid_hit && tag_match
217*56728e73SLemover    }
218*56728e73SLemover    else {
219*56728e73SLemover      val tmp_level = level.get
220*56728e73SLemover      val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2)
221*56728e73SLemover      val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen)
222*56728e73SLemover      val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false
223*56728e73SLemover      val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo)
224*56728e73SLemover      asid_hit && tag_match
225*56728e73SLemover    }
226a0301c0dSLemover  }
227a0301c0dSLemover
2285b7ef044SLemover  def apply(item: PtwResp, asid: UInt, pm: PMPConfig): TlbEntry = {
229a0301c0dSLemover    this.tag := {if (pageNormal) item.entry.tag else item.entry.tag(vpnLen-1, vpnnLen)}
23045f497a4Shappy-lx    this.asid := asid
231a0301c0dSLemover    val inner_level = item.entry.level.getOrElse(0.U)
232*56728e73SLemover    this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U, Seq(
233*56728e73SLemover                                                        0.U -> 3.U,
234*56728e73SLemover                                                        1.U -> 1.U,
235*56728e73SLemover                                                        2.U -> 0.U ))
236*56728e73SLemover                          else if (pageSuper) ~inner_level(0)
237a0301c0dSLemover                          else 0.U })
238a0301c0dSLemover    this.ppn := { if (!pageNormal) item.entry.ppn(ppnLen-1, vpnnLen)
239a0301c0dSLemover                  else item.entry.ppn }
240a0301c0dSLemover    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
241a0301c0dSLemover    this.perm.pf := item.pf
242b6982e83SLemover    this.perm.af := item.af
243a0301c0dSLemover    this.perm.d := ptePerm.d
244a0301c0dSLemover    this.perm.a := ptePerm.a
245a0301c0dSLemover    this.perm.g := ptePerm.g
246a0301c0dSLemover    this.perm.u := ptePerm.u
247a0301c0dSLemover    this.perm.x := ptePerm.x
248a0301c0dSLemover    this.perm.w := ptePerm.w
249a0301c0dSLemover    this.perm.r := ptePerm.r
250a0301c0dSLemover
2515b7ef044SLemover    this.perm.pm.assign_ap(pm)
2525b7ef044SLemover
253a0301c0dSLemover    this
254a0301c0dSLemover  }
255a0301c0dSLemover
256*56728e73SLemover  // 4KB is normal entry, 2MB/1GB is considered as super entry
257*56728e73SLemover  def is_normalentry(): Bool = {
258*56728e73SLemover    if (!pageSuper) { true.B }
259*56728e73SLemover    else if (!pageNormal) { false.B }
260*56728e73SLemover    else { level.get === 0.U }
261*56728e73SLemover  }
2625cf62c1aSLemover
263*56728e73SLemover  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
264*56728e73SLemover    val inner_level = level.getOrElse(0.U)
265*56728e73SLemover    val ppn_res = if (!pageSuper) ppn
266*56728e73SLemover      else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen),
267*56728e73SLemover        Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)),
268*56728e73SLemover        vpn(vpnnLen-1, 0))
269*56728e73SLemover      else Cat(ppn(ppnLen-1, vpnnLen*2),
270*56728e73SLemover        Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)),
271*56728e73SLemover        Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0)))
272*56728e73SLemover
273*56728e73SLemover    if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid))
2745cf62c1aSLemover    else ppn_res
275a0301c0dSLemover  }
276a0301c0dSLemover
277a0301c0dSLemover  override def toPrintable: Printable = {
278a0301c0dSLemover    val inner_level = level.getOrElse(2.U)
27945f497a4Shappy-lx    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
280a0301c0dSLemover  }
281a0301c0dSLemover
282a0301c0dSLemover}
283a0301c0dSLemover
2846d5ddbceSLemoverobject TlbCmd {
2856d5ddbceSLemover  def read  = "b00".U
2866d5ddbceSLemover  def write = "b01".U
2876d5ddbceSLemover  def exec  = "b10".U
2886d5ddbceSLemover
2896d5ddbceSLemover  def atom_read  = "b100".U // lr
2906d5ddbceSLemover  def atom_write = "b101".U // sc / amo
2916d5ddbceSLemover
2926d5ddbceSLemover  def apply() = UInt(3.W)
2936d5ddbceSLemover  def isRead(a: UInt) = a(1,0)===read
2946d5ddbceSLemover  def isWrite(a: UInt) = a(1,0)===write
2956d5ddbceSLemover  def isExec(a: UInt) = a(1,0)===exec
2966d5ddbceSLemover
2976d5ddbceSLemover  def isAtom(a: UInt) = a(2)
298a79fef67Swakafa  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
2996d5ddbceSLemover}
3006d5ddbceSLemover
30145f497a4Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int)(implicit p: Parameters) extends MMUIOBaseBundle {
302a0301c0dSLemover  val r = new Bundle {
303a0301c0dSLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
304a0301c0dSLemover      val vpn = Output(UInt(vpnLen.W))
305a0301c0dSLemover    })))
306a0301c0dSLemover    val resp = Vec(ports, ValidIO(new Bundle{
307a0301c0dSLemover      val hit = Output(Bool())
308a0301c0dSLemover      val ppn = Output(UInt(ppnLen.W))
309a0301c0dSLemover      val perm = Output(new TlbPermBundle())
310a0301c0dSLemover    }))
311fb90f54dSLemover    val resp_hit_sameCycle = Output(Vec(ports, Bool())) // req hit or not same cycle with req
312a0301c0dSLemover  }
313a0301c0dSLemover  val w = Flipped(ValidIO(new Bundle {
314a0301c0dSLemover    val wayIdx = Output(UInt(log2Up(nWays).W))
315a0301c0dSLemover    val data = Output(new PtwResp)
3165b7ef044SLemover    val data_replenish = Output(new PMPConfig)
317a0301c0dSLemover  }))
318a0301c0dSLemover  val victim = new Bundle {
31945f497a4Shappy-lx    val out = ValidIO(Output(new Bundle {
32045f497a4Shappy-lx      val entry = new TlbEntry(pageNormal = true, pageSuper = false)
32145f497a4Shappy-lx    }))
32245f497a4Shappy-lx    val in = Flipped(ValidIO(Output(new Bundle {
32345f497a4Shappy-lx      val entry = new TlbEntry(pageNormal = true, pageSuper = false)
32445f497a4Shappy-lx    })))
325a0301c0dSLemover  }
3263889e11eSLemover  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
327a0301c0dSLemover
32845f497a4Shappy-lx  def r_req_apply(valid: Bool, vpn: UInt, asid: UInt, i: Int): Unit = {
329a0301c0dSLemover    this.r.req(i).valid := valid
330a0301c0dSLemover    this.r.req(i).bits.vpn := vpn
331a0301c0dSLemover  }
332a0301c0dSLemover
333a0301c0dSLemover  def r_resp_apply(i: Int) = {
334fb90f54dSLemover    (this.r.resp_hit_sameCycle(i), this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm)
335a0301c0dSLemover  }
336a0301c0dSLemover
3375b7ef044SLemover  def w_apply(valid: Bool, wayIdx: UInt, data: PtwResp, data_replenish: PMPConfig): Unit = {
338a0301c0dSLemover    this.w.valid := valid
339a0301c0dSLemover    this.w.bits.wayIdx := wayIdx
340a0301c0dSLemover    this.w.bits.data := data
3415b7ef044SLemover    this.w.bits.data_replenish := data_replenish
342a0301c0dSLemover  }
343a0301c0dSLemover
344a0301c0dSLemover}
345a0301c0dSLemover
3463889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
3473889e11eSLemover  val sets = Output(UInt(log2Up(nSets).W))
3483889e11eSLemover  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
3493889e11eSLemover
3503889e11eSLemover}
3513889e11eSLemover
352a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
3533889e11eSLemover  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
354a0301c0dSLemover
355a0301c0dSLemover  val refillIdx = Output(UInt(log2Up(nWays).W))
356a0301c0dSLemover  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
357a0301c0dSLemover
358a0301c0dSLemover  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
359a0301c0dSLemover    for (i <- 0 until Width) {
3603889e11eSLemover      this.access(i) := in(i).access(0)
3613889e11eSLemover      this.chosen_set := get_set_idx(vpn, nSets)
362a0301c0dSLemover      in(i).refillIdx := this.refillIdx
363a0301c0dSLemover    }
364a0301c0dSLemover  }
365a0301c0dSLemover}
366a0301c0dSLemover
367a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
368a0301c0dSLemover  TlbBundle {
369a0301c0dSLemover  val normalPage = new ReplaceIO(Width, q.normalNSets, q.normalNWays)
370a0301c0dSLemover  val superPage = new ReplaceIO(Width, q.superNSets, q.superNWays)
371a0301c0dSLemover
372a0301c0dSLemover  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
373a0301c0dSLemover    this.normalPage.apply_sep(in.map(_.normalPage), vpn)
374a0301c0dSLemover    this.superPage.apply_sep(in.map(_.superPage), vpn)
375a0301c0dSLemover  }
376a0301c0dSLemover
377a0301c0dSLemover}
378a0301c0dSLemover
3796d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle {
380ca2f90a6SLemover  val vaddr = Output(UInt(VAddrBits.W))
381ca2f90a6SLemover  val cmd = Output(TlbCmd())
382ca2f90a6SLemover  val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W))
383ca2f90a6SLemover  val robIdx = Output(new RobPtr)
3846d5ddbceSLemover  val debug = new Bundle {
385ca2f90a6SLemover    val pc = Output(UInt(XLEN.W))
386ca2f90a6SLemover    val isFirstIssue = Output(Bool())
3876d5ddbceSLemover  }
3886d5ddbceSLemover
3896d5ddbceSLemover  override def toPrintable: Printable = {
3909aca92b9SYinan Xu    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} pc:0x${Hexadecimal(debug.pc)} robIdx:${robIdx}"
3916d5ddbceSLemover  }
3926d5ddbceSLemover}
3936d5ddbceSLemover
394b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
395b6982e83SLemover  val ld = Output(Bool())
396b6982e83SLemover  val st = Output(Bool())
397b6982e83SLemover  val instr = Output(Bool())
398b6982e83SLemover}
399b6982e83SLemover
4006d5ddbceSLemoverclass TlbResp(implicit p: Parameters) extends TlbBundle {
401ca2f90a6SLemover  val paddr = Output(UInt(PAddrBits.W))
402ca2f90a6SLemover  val miss = Output(Bool())
403cccfc98dSLemover  val fast_miss = Output(Bool()) // without sram part for timing optimization
4046d5ddbceSLemover  val excp = new Bundle {
405b6982e83SLemover    val pf = new TlbExceptionBundle()
406b6982e83SLemover    val af = new TlbExceptionBundle()
4076d5ddbceSLemover  }
4085b7ef044SLemover  val static_pm = Output(Valid(Bool())) // valid for static, bits for mmio result from normal entries
409ca2f90a6SLemover  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
4106d5ddbceSLemover
4116d5ddbceSLemover  override def toPrintable: Printable = {
4126d5ddbceSLemover    p"paddr:0x${Hexadecimal(paddr)} miss:${miss} excp.pf: ld:${excp.pf.ld} st:${excp.pf.st} instr:${excp.pf.instr} ptwBack:${ptwBack}"
4136d5ddbceSLemover  }
4146d5ddbceSLemover}
4156d5ddbceSLemover
4166d5ddbceSLemoverclass TlbRequestIO()(implicit p: Parameters) extends TlbBundle {
4176d5ddbceSLemover  val req = DecoupledIO(new TlbReq)
4186d5ddbceSLemover  val resp = Flipped(DecoupledIO(new TlbResp))
4196d5ddbceSLemover}
4206d5ddbceSLemover
4216d5ddbceSLemoverclass BlockTlbRequestIO()(implicit p: Parameters) extends TlbBundle {
4226d5ddbceSLemover  val req = DecoupledIO(new TlbReq)
4236d5ddbceSLemover  val resp = Flipped(DecoupledIO(new TlbResp))
4246d5ddbceSLemover}
4256d5ddbceSLemover
4266d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
4276d5ddbceSLemover  val req = Vec(Width, DecoupledIO(new PtwReq))
4286d5ddbceSLemover  val resp = Flipped(DecoupledIO(new PtwResp))
4296d5ddbceSLemover
4306d5ddbceSLemover
4316d5ddbceSLemover  override def toPrintable: Printable = {
4326d5ddbceSLemover    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
4336d5ddbceSLemover  }
4346d5ddbceSLemover}
4356d5ddbceSLemover
43645f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
437b052b972SLemover  val sfence = Input(new SfenceBundle)
438b052b972SLemover  val csr = Input(new TlbCsrBundle)
439a0301c0dSLemover}
4406d5ddbceSLemover
441a0301c0dSLemoverclass TlbIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
44245f497a4Shappy-lx  MMUIOBaseBundle {
443a0301c0dSLemover  val requestor = Vec(Width, Flipped(new TlbRequestIO))
444a0301c0dSLemover  val ptw = new TlbPtwIO(Width)
4455b7ef044SLemover  val ptw_replenish = Input(new PMPConfig())
446a0301c0dSLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
447b6982e83SLemover  val pmp = Vec(Width, ValidIO(new PMPReqBundle()))
448a0301c0dSLemover
449a0301c0dSLemover}
450a0301c0dSLemover
451a0301c0dSLemoverclass BTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
452a0301c0dSLemover  val req = Vec(Width, DecoupledIO(new PtwReq))
453a0301c0dSLemover  val resp = Flipped(DecoupledIO(new Bundle {
454a0301c0dSLemover    val data = new PtwResp
455a0301c0dSLemover    val vector = Output(Vec(Width, Bool()))
456a0301c0dSLemover  }))
457a0301c0dSLemover
458a0301c0dSLemover}
459a0301c0dSLemover/****************************  Bridge TLB *******************************/
460a0301c0dSLemover
46145f497a4Shappy-lxclass BridgeTLBIO(Width: Int)(implicit p: Parameters) extends MMUIOBaseBundle {
462a0301c0dSLemover  val requestor = Vec(Width, Flipped(new TlbPtwIO()))
463a0301c0dSLemover  val ptw = new BTlbPtwIO(Width)
464a0301c0dSLemover
4656d5ddbceSLemover}
4666d5ddbceSLemover
4676d5ddbceSLemover
46892e3bfefSLemover/****************************  L2TLB  *************************************/
4696d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
47092e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
4716d5ddbceSLemover  with HasXSParameter with HasPtwConst
4726d5ddbceSLemover
4736d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{
4746d5ddbceSLemover  val reserved  = UInt(pteResLen.W)
4756d5ddbceSLemover  val ppn  = UInt(ppnLen.W)
4766d5ddbceSLemover  val rsw  = UInt(2.W)
4776d5ddbceSLemover  val perm = new Bundle {
4786d5ddbceSLemover    val d    = Bool()
4796d5ddbceSLemover    val a    = Bool()
4806d5ddbceSLemover    val g    = Bool()
4816d5ddbceSLemover    val u    = Bool()
4826d5ddbceSLemover    val x    = Bool()
4836d5ddbceSLemover    val w    = Bool()
4846d5ddbceSLemover    val r    = Bool()
4856d5ddbceSLemover    val v    = Bool()
4866d5ddbceSLemover  }
4876d5ddbceSLemover
4886d5ddbceSLemover  def unaligned(level: UInt) = {
4896d5ddbceSLemover    isLeaf() && !(level === 2.U ||
4906d5ddbceSLemover                  level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
4916d5ddbceSLemover                  level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U)
4926d5ddbceSLemover  }
4936d5ddbceSLemover
4946d5ddbceSLemover  def isPf(level: UInt) = {
4956d5ddbceSLemover    !perm.v || (!perm.r && perm.w) || unaligned(level)
4966d5ddbceSLemover  }
4976d5ddbceSLemover
4986d5ddbceSLemover  def isLeaf() = {
4996d5ddbceSLemover    perm.r || perm.x || perm.w
5006d5ddbceSLemover  }
5016d5ddbceSLemover
5026d5ddbceSLemover  def getPerm() = {
5036d5ddbceSLemover    val pm = Wire(new PtePermBundle)
5046d5ddbceSLemover    pm.d := perm.d
5056d5ddbceSLemover    pm.a := perm.a
5066d5ddbceSLemover    pm.g := perm.g
5076d5ddbceSLemover    pm.u := perm.u
5086d5ddbceSLemover    pm.x := perm.x
5096d5ddbceSLemover    pm.w := perm.w
5106d5ddbceSLemover    pm.r := perm.r
5116d5ddbceSLemover    pm
5126d5ddbceSLemover  }
5136d5ddbceSLemover
5146d5ddbceSLemover  override def toPrintable: Printable = {
5156d5ddbceSLemover    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
5166d5ddbceSLemover  }
5176d5ddbceSLemover}
5186d5ddbceSLemover
5196d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
5206d5ddbceSLemover  val tag = UInt(tagLen.W)
52145f497a4Shappy-lx  val asid = UInt(asidLen.W)
5226d5ddbceSLemover  val ppn = UInt(ppnLen.W)
5236d5ddbceSLemover  val perm = if (hasPerm) Some(new PtePermBundle) else None
5246d5ddbceSLemover  val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None
525bc063562SLemover  val prefetch = Bool()
5268d8ac704SLemover  val v = Bool()
5276d5ddbceSLemover
528*56728e73SLemover  def is_normalentry(): Bool = {
529*56728e73SLemover    if (!hasLevel) true.B
530*56728e73SLemover    else level.get === 2.U
531*56728e73SLemover  }
532*56728e73SLemover
53345f497a4Shappy-lx  def hit(vpn: UInt, asid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false) = {
5346d5ddbceSLemover    require(vpn.getWidth == vpnLen)
535cccfc98dSLemover//    require(this.asid.getWidth <= asid.getWidth)
53645f497a4Shappy-lx    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
5376d5ddbceSLemover    if (allType) {
5386d5ddbceSLemover      require(hasLevel)
5396d5ddbceSLemover      val hit0 = tag(tagLen - 1,    vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2)
5406d5ddbceSLemover      val hit1 = tag(vpnnLen*2 - 1, vpnnLen)   === vpn(vpnnLen*2 - 1,  vpnnLen)
5416d5ddbceSLemover      val hit2 = tag(vpnnLen - 1,     0)         === vpn(vpnnLen - 1, 0)
54245f497a4Shappy-lx
54345f497a4Shappy-lx      asid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0))
5446d5ddbceSLemover    } else if (hasLevel) {
5456d5ddbceSLemover      val hit0 = tag(tagLen - 1, tagLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen)
5466d5ddbceSLemover      val hit1 = tag(tagLen - vpnnLen - 1, tagLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2)
54745f497a4Shappy-lx
54845f497a4Shappy-lx      asid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1)
5496d5ddbceSLemover    } else {
55045f497a4Shappy-lx      asid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
5516d5ddbceSLemover    }
5526d5ddbceSLemover  }
5536d5ddbceSLemover
5548d8ac704SLemover  def refill(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) {
55545f497a4Shappy-lx    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
55645f497a4Shappy-lx
5576d5ddbceSLemover    tag := vpn(vpnLen - 1, vpnLen - tagLen)
558a0301c0dSLemover    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
559a0301c0dSLemover    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
56045f497a4Shappy-lx    this.asid := asid
561bc063562SLemover    this.prefetch := prefetch
5628d8ac704SLemover    this.v := valid
5636d5ddbceSLemover    this.level.map(_ := level)
5646d5ddbceSLemover  }
5656d5ddbceSLemover
5668d8ac704SLemover  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
5676d5ddbceSLemover    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
5688d8ac704SLemover    e.refill(vpn, asid, pte, level, prefetch, valid)
5696d5ddbceSLemover    e
5706d5ddbceSLemover  }
5716d5ddbceSLemover
5726d5ddbceSLemover
5736d5ddbceSLemover  override def toPrintable: Printable = {
5746d5ddbceSLemover    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
5756d5ddbceSLemover    p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " +
5766d5ddbceSLemover      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
577bc063562SLemover      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
578bc063562SLemover      p"prefetch:${prefetch}"
5796d5ddbceSLemover  }
5806d5ddbceSLemover}
5816d5ddbceSLemover
5826d5ddbceSLemoverclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle {
5836d5ddbceSLemover  require(log2Up(num)==log2Down(num))
5846d5ddbceSLemover
5856d5ddbceSLemover  val tag  = UInt(tagLen.W)
58645f497a4Shappy-lx  val asid = UInt(asidLen.W)
5876d5ddbceSLemover  val ppns = Vec(num, UInt(ppnLen.W))
5886d5ddbceSLemover  val vs   = Vec(num, Bool())
5896d5ddbceSLemover  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
590bc063562SLemover  val prefetch = Bool()
5916d5ddbceSLemover  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
5926d5ddbceSLemover
5936d5ddbceSLemover  def tagClip(vpn: UInt) = {
5946d5ddbceSLemover    require(vpn.getWidth == vpnLen)
5956d5ddbceSLemover    vpn(vpnLen - 1, vpnLen - tagLen)
5966d5ddbceSLemover  }
5976d5ddbceSLemover
5986d5ddbceSLemover  def sectorIdxClip(vpn: UInt, level: Int) = {
5996d5ddbceSLemover    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
6006d5ddbceSLemover  }
6016d5ddbceSLemover
60245f497a4Shappy-lx  def hit(vpn: UInt, asid: UInt, ignoreAsid: Boolean = false) = {
60345f497a4Shappy-lx    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
60445f497a4Shappy-lx    asid_hit && tag === tagClip(vpn) && vs(sectorIdxClip(vpn, level)) // TODO: optimize this. don't need to compare each with tag
6056d5ddbceSLemover  }
6066d5ddbceSLemover
60745f497a4Shappy-lx  def genEntries(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = {
6086d5ddbceSLemover    require((data.getWidth / XLEN) == num,
6095854c1edSLemover      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
6106d5ddbceSLemover
6116d5ddbceSLemover    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm))
6126d5ddbceSLemover    ps.tag := tagClip(vpn)
61345f497a4Shappy-lx    ps.asid := asid
614bc063562SLemover    ps.prefetch := prefetch
6156d5ddbceSLemover    for (i <- 0 until num) {
6166d5ddbceSLemover      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
6176d5ddbceSLemover      ps.ppns(i) := pte.ppn
6186d5ddbceSLemover      ps.vs(i)   := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())
6196d5ddbceSLemover      ps.perms.map(_(i) := pte.perm)
6206d5ddbceSLemover    }
6216d5ddbceSLemover    ps
6226d5ddbceSLemover  }
6236d5ddbceSLemover
6246d5ddbceSLemover  override def toPrintable: Printable = {
6256d5ddbceSLemover    // require(num == 4, "if num is not 4, please comment this toPrintable")
6266d5ddbceSLemover    // NOTE: if num is not 4, please comment this toPrintable
6276d5ddbceSLemover    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
62845f497a4Shappy-lx    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
6296d5ddbceSLemover      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
6306d5ddbceSLemover  }
6316d5ddbceSLemover}
6326d5ddbceSLemover
6337196f5a2SLemoverclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle {
6347196f5a2SLemover  val entries = new PtwEntries(num, tagLen, level, hasPerm)
6357196f5a2SLemover
6363889e11eSLemover  val ecc_block = XLEN
6373889e11eSLemover  val ecc_info = get_ecc_info()
6383889e11eSLemover  val ecc = UInt(ecc_info._1.W)
6393889e11eSLemover
6403889e11eSLemover  def get_ecc_info(): (Int, Int, Int, Int) = {
6413889e11eSLemover    val eccBits_per = eccCode.width(ecc_block) - ecc_block
6423889e11eSLemover
6433889e11eSLemover    val data_length = entries.getWidth
6443889e11eSLemover    val data_align_num = data_length / ecc_block
6453889e11eSLemover    val data_not_align = (data_length % ecc_block) != 0 // ugly code
6463889e11eSLemover    val data_unalign_length = data_length - data_align_num * ecc_block
6473889e11eSLemover    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
6483889e11eSLemover
6493889e11eSLemover    val eccBits = eccBits_per * data_align_num + eccBits_unalign
6503889e11eSLemover    (eccBits, eccBits_per, data_align_num, data_unalign_length)
6513889e11eSLemover  }
6523889e11eSLemover
6533889e11eSLemover  def encode() = {
6543889e11eSLemover    val data = entries.asUInt()
6553889e11eSLemover    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
6563889e11eSLemover    for (i <- 0 until ecc_info._3) {
6573889e11eSLemover      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
6583889e11eSLemover    }
6593889e11eSLemover    if (ecc_info._4 != 0) {
6603889e11eSLemover      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
6613889e11eSLemover      ecc := Cat(ecc_unaligned, ecc_slices.asUInt())
6623889e11eSLemover    } else { ecc := ecc_slices.asUInt() }
6633889e11eSLemover  }
6643889e11eSLemover
6653889e11eSLemover  def decode(): Bool = {
6663889e11eSLemover    val data = entries.asUInt()
6673889e11eSLemover    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
6683889e11eSLemover    for (i <- 0 until ecc_info._3) {
6695197bac8SZiyue-Zhang      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
6703889e11eSLemover    }
6715197bac8SZiyue-Zhang    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
6723889e11eSLemover      res(ecc_info._3) := eccCode.decode(
6733889e11eSLemover        Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
6743889e11eSLemover    } else { res(ecc_info._3) := false.B }
6753889e11eSLemover
6763889e11eSLemover    Cat(res).orR
6773889e11eSLemover  }
6783889e11eSLemover
6793889e11eSLemover  def gen(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = {
6803889e11eSLemover    this.entries := entries.genEntries(vpn, asid, data, levelUInt, prefetch)
6813889e11eSLemover    this.encode()
6823889e11eSLemover  }
6837196f5a2SLemover
6847196f5a2SLemover}
6857196f5a2SLemover
6866d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle {
6876d5ddbceSLemover  val vpn = UInt(vpnLen.W)
6886d5ddbceSLemover
6896d5ddbceSLemover  override def toPrintable: Printable = {
6906d5ddbceSLemover    p"vpn:0x${Hexadecimal(vpn)}"
6916d5ddbceSLemover  }
6926d5ddbceSLemover}
6936d5ddbceSLemover
6946d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle {
6956d5ddbceSLemover  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
6966d5ddbceSLemover  val pf = Bool()
697b6982e83SLemover  val af = Bool()
6986d5ddbceSLemover
69945f497a4Shappy-lx
70045f497a4Shappy-lx  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
7015854c1edSLemover    this.entry.level.map(_ := level)
7025854c1edSLemover    this.entry.tag := vpn
7035854c1edSLemover    this.entry.perm.map(_ := pte.getPerm())
7045854c1edSLemover    this.entry.ppn := pte.ppn
705bc063562SLemover    this.entry.prefetch := DontCare
70645f497a4Shappy-lx    this.entry.asid := asid
7078d8ac704SLemover    this.entry.v := !pf
7085854c1edSLemover    this.pf := pf
709b6982e83SLemover    this.af := af
7105854c1edSLemover  }
7115854c1edSLemover
7126d5ddbceSLemover  override def toPrintable: Printable = {
713b6982e83SLemover    p"entry:${entry} pf:${pf} af:${af}"
7146d5ddbceSLemover  }
7156d5ddbceSLemover}
7166d5ddbceSLemover
71792e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle {
7186d5ddbceSLemover  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
7196d5ddbceSLemover  val sfence = Input(new SfenceBundle)
720b6982e83SLemover  val csr = new Bundle {
721b6982e83SLemover    val tlb = Input(new TlbCsrBundle)
722b6982e83SLemover    val distribute_csr = Flipped(new DistributedCSRIO)
723b6982e83SLemover  }
7246d5ddbceSLemover}
7256d5ddbceSLemover
726b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
727b848eea5SLemover  val addr = UInt(PAddrBits.W)
728b848eea5SLemover  val id = UInt(bMemID.W)
729b848eea5SLemover}
73045f497a4Shappy-lx
73145f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
73245f497a4Shappy-lx  val source = UInt(bSourceWidth.W)
73345f497a4Shappy-lx}
734