xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision 4ed5afbd5d9535cb0a55df8ad0235fb58ef5c287)
16d5ddbceSLemover/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
56d5ddbceSLemover*
66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
96d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
106d5ddbceSLemover*
116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
146d5ddbceSLemover*
156d5ddbceSLemover* See the Mulan PSL v2 for more details.
166d5ddbceSLemover***************************************************************************************/
176d5ddbceSLemover
186d5ddbceSLemoverpackage xiangshan.cache.mmu
196d5ddbceSLemover
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
216d5ddbceSLemoverimport chisel3._
226d5ddbceSLemoverimport chisel3.util._
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
269aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
276d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
296d5ddbceSLemoverimport freechips.rocketchip.tilelink._
305b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
31f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle
325b7ef044SLemover
336d5ddbceSLemover
346d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
356d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
366d5ddbceSLemover
37a0301c0dSLemover
386d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle {
396d5ddbceSLemover  val d = Bool()
406d5ddbceSLemover  val a = Bool()
416d5ddbceSLemover  val g = Bool()
426d5ddbceSLemover  val u = Bool()
436d5ddbceSLemover  val x = Bool()
446d5ddbceSLemover  val w = Bool()
456d5ddbceSLemover  val r = Bool()
466d5ddbceSLemover
476d5ddbceSLemover  override def toPrintable: Printable = {
486d5ddbceSLemover    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
496d5ddbceSLemover    //(if(hasV) (p"v:${v}") else p"")
506d5ddbceSLemover  }
516d5ddbceSLemover}
526d5ddbceSLemover
535b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle {
545b7ef044SLemover  val r = Bool()
555b7ef044SLemover  val w = Bool()
565b7ef044SLemover  val x = Bool()
575b7ef044SLemover  val c = Bool()
585b7ef044SLemover  val atomic = Bool()
595b7ef044SLemover
605b7ef044SLemover  def assign_ap(pm: PMPConfig) = {
615b7ef044SLemover    r := pm.r
625b7ef044SLemover    w := pm.w
635b7ef044SLemover    x := pm.x
645b7ef044SLemover    c := pm.c
655b7ef044SLemover    atomic := pm.atomic
665b7ef044SLemover  }
675b7ef044SLemover}
685b7ef044SLemover
696d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle {
706d5ddbceSLemover  val pf = Bool() // NOTE: if this is true, just raise pf
71b6982e83SLemover  val af = Bool() // NOTE: if this is true, just raise af
726d5ddbceSLemover  // pagetable perm (software defined)
736d5ddbceSLemover  val d = Bool()
746d5ddbceSLemover  val a = Bool()
756d5ddbceSLemover  val g = Bool()
766d5ddbceSLemover  val u = Bool()
776d5ddbceSLemover  val x = Bool()
786d5ddbceSLemover  val w = Bool()
796d5ddbceSLemover  val r = Bool()
806d5ddbceSLemover
81f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
82b0fa7106SHaoyuan Feng    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
83b0fa7106SHaoyuan Feng    this.pf := item.pf
84b0fa7106SHaoyuan Feng    this.af := item.af
85b0fa7106SHaoyuan Feng    this.d := ptePerm.d
86b0fa7106SHaoyuan Feng    this.a := ptePerm.a
87b0fa7106SHaoyuan Feng    this.g := ptePerm.g
88b0fa7106SHaoyuan Feng    this.u := ptePerm.u
89b0fa7106SHaoyuan Feng    this.x := ptePerm.x
90b0fa7106SHaoyuan Feng    this.w := ptePerm.w
91b0fa7106SHaoyuan Feng    this.r := ptePerm.r
92b0fa7106SHaoyuan Feng
93b0fa7106SHaoyuan Feng    this
94b0fa7106SHaoyuan Feng  }
95d0de7e4aSpeixiaokun
9687d0ba30Speixiaokun  def applyS2(item: HptwResp) = {
97d0de7e4aSpeixiaokun    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
98d0de7e4aSpeixiaokun    this.pf := item.gpf
99d0de7e4aSpeixiaokun    this.af := item.gaf
100d0de7e4aSpeixiaokun    this.d := ptePerm.d
101d0de7e4aSpeixiaokun    this.a := ptePerm.a
102d0de7e4aSpeixiaokun    this.g := ptePerm.g
103d0de7e4aSpeixiaokun    this.u := ptePerm.u
104d0de7e4aSpeixiaokun    this.x := ptePerm.x
105d0de7e4aSpeixiaokun    this.w := ptePerm.w
106d0de7e4aSpeixiaokun    this.r := ptePerm.r
107d0de7e4aSpeixiaokun
108d0de7e4aSpeixiaokun    this
109d0de7e4aSpeixiaokun  }
11087d0ba30Speixiaokun
111b0fa7106SHaoyuan Feng  override def toPrintable: Printable = {
112f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
113b0fa7106SHaoyuan Feng  }
114b0fa7106SHaoyuan Feng}
115b0fa7106SHaoyuan Feng
116b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle {
117b0fa7106SHaoyuan Feng  val pf = Bool() // NOTE: if this is true, just raise pf
118b0fa7106SHaoyuan Feng  val af = Bool() // NOTE: if this is true, just raise af
119b0fa7106SHaoyuan Feng  // pagetable perm (software defined)
120b0fa7106SHaoyuan Feng  val d = Bool()
121b0fa7106SHaoyuan Feng  val a = Bool()
122b0fa7106SHaoyuan Feng  val g = Bool()
123b0fa7106SHaoyuan Feng  val u = Bool()
124b0fa7106SHaoyuan Feng  val x = Bool()
125b0fa7106SHaoyuan Feng  val w = Bool()
126b0fa7106SHaoyuan Feng  val r = Bool()
127b0fa7106SHaoyuan Feng
128f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
129f1fe8698SLemover    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
130f1fe8698SLemover    this.pf := item.pf
131f1fe8698SLemover    this.af := item.af
132f1fe8698SLemover    this.d := ptePerm.d
133f1fe8698SLemover    this.a := ptePerm.a
134f1fe8698SLemover    this.g := ptePerm.g
135f1fe8698SLemover    this.u := ptePerm.u
136f1fe8698SLemover    this.x := ptePerm.x
137f1fe8698SLemover    this.w := ptePerm.w
138f1fe8698SLemover    this.r := ptePerm.r
139f1fe8698SLemover
140f1fe8698SLemover    this
141f1fe8698SLemover  }
1426d5ddbceSLemover  override def toPrintable: Printable = {
143f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
1446d5ddbceSLemover  }
1456d5ddbceSLemover}
1466d5ddbceSLemover
1476d5ddbceSLemover// multi-read && single-write
1486d5ddbceSLemover// input is data, output is hot-code(not one-hot)
1496d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
1506d5ddbceSLemover  val io = IO(new Bundle {
1516d5ddbceSLemover    val r = new Bundle {
1526d5ddbceSLemover      val req = Input(Vec(readWidth, gen))
1536d5ddbceSLemover      val resp = Output(Vec(readWidth, Vec(set, Bool())))
1546d5ddbceSLemover    }
1556d5ddbceSLemover    val w = Input(new Bundle {
1566d5ddbceSLemover      val valid = Bool()
1576d5ddbceSLemover      val bits = new Bundle {
1586d5ddbceSLemover        val index = UInt(log2Up(set).W)
1596d5ddbceSLemover        val data = gen
1606d5ddbceSLemover      }
1616d5ddbceSLemover    })
1626d5ddbceSLemover  })
1636d5ddbceSLemover
1646d5ddbceSLemover  val wordType = UInt(gen.getWidth.W)
1656d5ddbceSLemover  val array = Reg(Vec(set, wordType))
1666d5ddbceSLemover
1676d5ddbceSLemover  io.r.resp.zipWithIndex.map{ case (a,i) =>
1686d5ddbceSLemover    a := array.map(io.r.req(i).asUInt === _)
1696d5ddbceSLemover  }
1706d5ddbceSLemover
1716d5ddbceSLemover  when (io.w.valid) {
17276e02f07SLingrui98    array(io.w.bits.index) := io.w.bits.data.asUInt
1736d5ddbceSLemover  }
1746d5ddbceSLemover}
1756d5ddbceSLemover
176a0301c0dSLemoverclass TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
177a0301c0dSLemover  require(pageNormal || pageSuper)
178a0301c0dSLemover
179a0301c0dSLemover  val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W)
180b0fa7106SHaoyuan Feng  else UInt(vpnLen.W)
181b0fa7106SHaoyuan Feng  val asid = UInt(asidLen.W)
182b0fa7106SHaoyuan Feng  val level = if (!pageNormal) Some(UInt(1.W))
183b0fa7106SHaoyuan Feng  else if (!pageSuper) None
184b0fa7106SHaoyuan Feng  else Some(UInt(2.W))
185b0fa7106SHaoyuan Feng  val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W)
186b0fa7106SHaoyuan Feng  else UInt(ppnLen.W)
187b0fa7106SHaoyuan Feng  val perm = new TlbPermBundle
188b0fa7106SHaoyuan Feng
189d0de7e4aSpeixiaokun  val g_perm = new TlbPermBundle
190d0de7e4aSpeixiaokun  val vmid = UInt(vmidLen.W)
191d61cd5eeSpeixiaokun  val s2xlate = UInt(2.W)
192d0de7e4aSpeixiaokun
193d0de7e4aSpeixiaokun
194b0fa7106SHaoyuan Feng  /** level usage:
195b0fa7106SHaoyuan Feng    *  !PageSuper: page is only normal, level is None, match all the tag
196b0fa7106SHaoyuan Feng    *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
197b0fa7106SHaoyuan Feng    *  bits0  0: need mid 9bits
198b0fa7106SHaoyuan Feng    *         1: no need mid 9bits
199b0fa7106SHaoyuan Feng    *  PageSuper && PageNormal: page hold all the three type,
200b0fa7106SHaoyuan Feng    *  bits0  0: need low 9bits
201b0fa7106SHaoyuan Feng    *  bits1  0: need mid 9bits
202b0fa7106SHaoyuan Feng    */
203b0fa7106SHaoyuan Feng
204d0de7e4aSpeixiaokun
20582978df9Speixiaokun  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool): Bool = {
20682978df9Speixiaokun    val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid))
20782978df9Speixiaokun    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
208b0fa7106SHaoyuan Feng
209b0fa7106SHaoyuan Feng    // NOTE: for timing, dont care low set index bits at hit check
210b0fa7106SHaoyuan Feng    //       do not need store the low bits actually
211d0de7e4aSpeixiaokun    if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets) && vmid_hit
212b0fa7106SHaoyuan Feng    else if (!pageNormal) {
213b0fa7106SHaoyuan Feng      val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2)
214b0fa7106SHaoyuan Feng      val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen)
215935edac4STang Haojin      val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi)
216d0de7e4aSpeixiaokun      asid_hit && tag_match && vmid_hit
217b0fa7106SHaoyuan Feng    }
218b0fa7106SHaoyuan Feng    else {
219b0fa7106SHaoyuan Feng      val tmp_level = level.get
220b0fa7106SHaoyuan Feng      val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2)
221b0fa7106SHaoyuan Feng      val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen)
222b0fa7106SHaoyuan Feng      val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false
223b0fa7106SHaoyuan Feng      val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo)
224d0de7e4aSpeixiaokun      asid_hit && tag_match && vmid_hit
225b0fa7106SHaoyuan Feng    }
226b0fa7106SHaoyuan Feng  }
227b0fa7106SHaoyuan Feng
228d0de7e4aSpeixiaokun  def apply(item: PtwRespS2, pm: PMPConfig): TlbEntry = {
229d0de7e4aSpeixiaokun    this.asid := item.s1.entry.asid
23082978df9Speixiaokun    val inner_level = item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U)
23145f43e6eSTang Haojin    this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq(
232b0fa7106SHaoyuan Feng      0.U -> 3.U,
233b0fa7106SHaoyuan Feng      1.U -> 1.U,
234b0fa7106SHaoyuan Feng      2.U -> 0.U ))
235b0fa7106SHaoyuan Feng    else if (pageSuper) ~inner_level(0)
236b0fa7106SHaoyuan Feng    else 0.U })
23782978df9Speixiaokun    val s1tag = {if (pageNormal) Cat(item.s1.entry.tag, OHToUInt(item.s1.pteidx)) else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)}
23882978df9Speixiaokun    val s2tag = {if (pageNormal) item.s2.entry.tag else item.s2.entry.tag(vpnLen - 1, vpnnLen)}
23982978df9Speixiaokun    this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag)
24082978df9Speixiaokun
24182978df9Speixiaokun    val s1ppn = {
2424c0e0181SXiaokun-Pei      if (!pageNormal) item.s1.entry.ppn(sectorgvpnLen - 1, vpnnLen - sectortlbwidth)
24382978df9Speixiaokun      else Cat(item.s1.entry.ppn, item.s1.ppn_low(OHToUInt(item.s1.pteidx)))
24482978df9Speixiaokun    }
24582978df9Speixiaokun    val s2ppn = {
24682978df9Speixiaokun      if (!pageNormal) item.s2.entry.ppn(ppnLen - 1, vpnnLen)
24782978df9Speixiaokun      else item.s2.entry.ppn
24882978df9Speixiaokun    }
24982978df9Speixiaokun    this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn)
250d0de7e4aSpeixiaokun    this.perm.apply(item.s1)
251d61cd5eeSpeixiaokun    this.vmid := item.s1.entry.vmid.getOrElse(0.U)
25287d0ba30Speixiaokun    this.g_perm.applyS2(item.s2)
25382978df9Speixiaokun    this.s2xlate := item.s2xlate
254b0fa7106SHaoyuan Feng    this
255b0fa7106SHaoyuan Feng  }
256b0fa7106SHaoyuan Feng
257b0fa7106SHaoyuan Feng  // 4KB is normal entry, 2MB/1GB is considered as super entry
258b0fa7106SHaoyuan Feng  def is_normalentry(): Bool = {
259b0fa7106SHaoyuan Feng    if (!pageSuper) { true.B }
260b0fa7106SHaoyuan Feng    else if (!pageNormal) { false.B }
261b0fa7106SHaoyuan Feng    else { level.get === 0.U }
262b0fa7106SHaoyuan Feng  }
263b0fa7106SHaoyuan Feng
264d0de7e4aSpeixiaokun
265b0fa7106SHaoyuan Feng  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
266b0fa7106SHaoyuan Feng    val inner_level = level.getOrElse(0.U)
267b0fa7106SHaoyuan Feng    val ppn_res = if (!pageSuper) ppn
268b0fa7106SHaoyuan Feng    else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen),
269b0fa7106SHaoyuan Feng      Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)),
270b0fa7106SHaoyuan Feng      vpn(vpnnLen-1, 0))
271b0fa7106SHaoyuan Feng    else Cat(ppn(ppnLen-1, vpnnLen*2),
272b0fa7106SHaoyuan Feng      Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)),
273b0fa7106SHaoyuan Feng      Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0)))
274b0fa7106SHaoyuan Feng
275b0fa7106SHaoyuan Feng    if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid))
276b0fa7106SHaoyuan Feng    else ppn_res
277b0fa7106SHaoyuan Feng  }
278b0fa7106SHaoyuan Feng
279b0fa7106SHaoyuan Feng  override def toPrintable: Printable = {
280b0fa7106SHaoyuan Feng    val inner_level = level.getOrElse(2.U)
281b0fa7106SHaoyuan Feng    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
282b0fa7106SHaoyuan Feng  }
283b0fa7106SHaoyuan Feng
284b0fa7106SHaoyuan Feng}
285b0fa7106SHaoyuan Feng
286b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
287b0fa7106SHaoyuan Feng  require(pageNormal || pageSuper)
288b0fa7106SHaoyuan Feng
289b0fa7106SHaoyuan Feng  val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W)
29063632028SHaoyuan Feng            else UInt(sectorvpnLen.W)
29145f497a4Shappy-lx  val asid = UInt(asidLen.W)
292a0301c0dSLemover  val level = if (!pageNormal) Some(UInt(1.W))
293a0301c0dSLemover              else if (!pageSuper) None
294a0301c0dSLemover              else Some(UInt(2.W))
295a0301c0dSLemover  val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W)
296d0de7e4aSpeixiaokun            else UInt(sectorppnLen.W) //only used when disable s2xlate
297b0fa7106SHaoyuan Feng  val perm = new TlbSectorPermBundle
29863632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
299b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
30063632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
301a0301c0dSLemover
302d0de7e4aSpeixiaokun  val g_perm = new TlbPermBundle
303d0de7e4aSpeixiaokun  val vmid = UInt(vmidLen.W)
304d61cd5eeSpeixiaokun  val s2xlate = UInt(2.W)
305d0de7e4aSpeixiaokun
306a0301c0dSLemover
30756728e73SLemover  /** level usage:
30856728e73SLemover   *  !PageSuper: page is only normal, level is None, match all the tag
30956728e73SLemover   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
31056728e73SLemover   *  bits0  0: need mid 9bits
31156728e73SLemover   *         1: no need mid 9bits
31256728e73SLemover   *  PageSuper && PageNormal: page hold all the three type,
31356728e73SLemover   *  bits0  0: need low 9bits
31456728e73SLemover   *  bits1  0: need mid 9bits
31556728e73SLemover   */
31656728e73SLemover
31786b5ba4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = {
31882978df9Speixiaokun    val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid))
31963632028SHaoyuan Feng    val addr_low_hit = valididx(vpn(2, 0))
32082978df9Speixiaokun    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
32186b5ba4aSpeixiaokun    val isPageSuper = !(level.getOrElse(0.U) === 0.U)
32286b5ba4aSpeixiaokun    val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B)
323e9092fe2SLemover    // NOTE: for timing, dont care low set index bits at hit check
324e9092fe2SLemover    //       do not need store the low bits actually
325d61cd5eeSpeixiaokun    if (!pageSuper) asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) && addr_low_hit && vmid_hit && pteidx_hit
32656728e73SLemover    else if (!pageNormal) {
32756728e73SLemover      val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen) === vpn(vpnnLen * 3 - 1, vpnnLen * 2)
32856728e73SLemover      val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen)
329935edac4STang Haojin      val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi)
330d61cd5eeSpeixiaokun      asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit
33156728e73SLemover    }
33256728e73SLemover    else {
33356728e73SLemover      val tmp_level = level.get
33463632028SHaoyuan Feng      val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2)
33563632028SHaoyuan Feng      val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen)
33663632028SHaoyuan Feng      val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false
33756728e73SLemover      val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo)
338d61cd5eeSpeixiaokun      asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit
33956728e73SLemover    }
340a0301c0dSLemover  }
341a0301c0dSLemover
342933ec998Speixiaokun  def wbhit(data: PtwRespS2, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = {
343933ec998Speixiaokun    val s1vpn = data.s1.entry.tag
344aae99c05Speixiaokun    val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth)
345933ec998Speixiaokun    val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn)
346933ec998Speixiaokun    val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W))
34763632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
34863632028SHaoyuan Feng    val vpn_hit = Wire(Bool())
34963632028SHaoyuan Feng    val index_hit = Wire(Vec(tlbcontiguous, Bool()))
350933ec998Speixiaokun    val wb_valididx = Wire(Vec(tlbcontiguous, Bool()))
351ab093818Speixiaokun    val hasS2xlate = this.s2xlate =/= noS2xlate
352ab093818Speixiaokun    val onlyS1 = this.s2xlate === onlyStage1
353ab093818Speixiaokun    val onlyS2 = this.s2xlate === onlyStage2
354ab093818Speixiaokun    val pteidx_hit = MuxCase(true.B, Seq(
355ab093818Speixiaokun      onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt),
356ab093818Speixiaokun      hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt)
357ab093818Speixiaokun    ))
358933ec998Speixiaokun    wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx)
359933ec998Speixiaokun    val s2xlate_hit = s2xlate === this.s2xlate
36063632028SHaoyuan Feng    // NOTE: for timing, dont care low set index bits at hit check
36163632028SHaoyuan Feng    //       do not need store the low bits actually
36263632028SHaoyuan Feng    if (!pageSuper) {
36363632028SHaoyuan Feng      vpn_hit := asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets)
36463632028SHaoyuan Feng    }
36563632028SHaoyuan Feng    else if (!pageNormal) {
36663632028SHaoyuan Feng      val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2)
36763632028SHaoyuan Feng      val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen)
368935edac4STang Haojin      val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi)
36963632028SHaoyuan Feng      vpn_hit := asid_hit && tag_match
37063632028SHaoyuan Feng    }
37163632028SHaoyuan Feng    else {
37263632028SHaoyuan Feng      val tmp_level = level.get
37363632028SHaoyuan Feng      val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2)
37463632028SHaoyuan Feng      val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen)
37563632028SHaoyuan Feng      val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false
37663632028SHaoyuan Feng      val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo)
37763632028SHaoyuan Feng      vpn_hit := asid_hit && tag_match
37863632028SHaoyuan Feng    }
37963632028SHaoyuan Feng
38063632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
381933ec998Speixiaokun      index_hit(i) := wb_valididx(i) && valididx(i)
38263632028SHaoyuan Feng    }
38363632028SHaoyuan Feng
38463632028SHaoyuan Feng    // For example, tlb req to page cache with vpn 0x10
38563632028SHaoyuan Feng    // At this time, 0x13 has not been paged, so page cache only resp 0x10
38663632028SHaoyuan Feng    // When 0x13 refill to page cache, previous item will be flushed
38763632028SHaoyuan Feng    // Now 0x10 and 0x13 are both valid in page cache
38863632028SHaoyuan Feng    // However, when 0x13 refill to tlb, will trigger multi hit
38963632028SHaoyuan Feng    // So will only trigger multi-hit when PopCount(data.valididx) = 1
390ab093818Speixiaokun    vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit
39163632028SHaoyuan Feng  }
39263632028SHaoyuan Feng
393d0de7e4aSpeixiaokun  def apply(item: PtwRespS2): TlbSectorEntry = {
394d0de7e4aSpeixiaokun    this.asid := item.s1.entry.asid
3956f508cb5Speixiaokun    val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq(
3967e664aa3Speixiaokun      onlyStage1 -> item.s1.entry.level.getOrElse(0.U),
3977e664aa3Speixiaokun      onlyStage2 -> item.s2.entry.level.getOrElse(0.U),
3987e664aa3Speixiaokun      allStage -> (item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U)),
3997e664aa3Speixiaokun      noS2xlate -> item.s1.entry.level.getOrElse(0.U)
4007e664aa3Speixiaokun    ))
40145f43e6eSTang Haojin    this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq(
40256728e73SLemover                                                        0.U -> 3.U,
40356728e73SLemover                                                        1.U -> 1.U,
40456728e73SLemover                                                        2.U -> 0.U ))
40556728e73SLemover                          else if (pageSuper) ~inner_level(0)
406a0301c0dSLemover                          else 0.U })
407d0de7e4aSpeixiaokun    this.perm.apply(item.s1)
408d0de7e4aSpeixiaokun
4099cb05b4dSXiaokun-Pei    val s1tag = {if (pageNormal) item.s1.entry.tag else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)}
4109cb05b4dSXiaokun-Pei    val s2tag = {if (pageNormal) item.s2.entry.tag(vpnLen - 1, sectortlbwidth) else item.s2.entry.tag(vpnLen - 1, vpnnLen)}
4119cb05b4dSXiaokun-Pei    // if stage1 page is larger than stage2 page, need to merge s1tag and s2tag.
4129cb05b4dSXiaokun-Pei    val s1tagFix = {
4139cb05b4dSXiaokun-Pei      if (pageNormal){
4149cb05b4dSXiaokun-Pei        MuxCase(s1tag, Seq(
4159cb05b4dSXiaokun-Pei          (item.s1.entry.level.getOrElse(0.U) === 0.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1,  vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
4169cb05b4dSXiaokun-Pei          (item.s1.entry.level.getOrElse(0.U) === 0.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1,  sectortlbwidth)),
4179cb05b4dSXiaokun-Pei          (item.s1.entry.level.getOrElse(0.U) === 1.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), item.s2.entry.tag(vpnnLen - 1,  sectortlbwidth))
4189cb05b4dSXiaokun-Pei        ))
4199cb05b4dSXiaokun-Pei      } else {
4209cb05b4dSXiaokun-Pei        MuxCase(s1tag, Seq(
4219cb05b4dSXiaokun-Pei          (item.s1.entry.level.getOrElse(0.U) === 0.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1,  vpnnLen))
4229cb05b4dSXiaokun-Pei        ))
4239cb05b4dSXiaokun-Pei      }}
4249cb05b4dSXiaokun-Pei    this.tag := Mux(item.s2xlate === onlyStage2, s2tag, Mux(item.s2xlate === allStage, s1tagFix, s1tag))
42586b5ba4aSpeixiaokun    val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 2.U
426496c751cSpeixiaokun    this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools),  item.s1.pteidx)
42786b5ba4aSpeixiaokun    val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools))
42886b5ba4aSpeixiaokun    this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx)
4299cb05b4dSXiaokun-Pei    // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn.
43082978df9Speixiaokun    val s1ppn = {
4314c0e0181SXiaokun-Pei      if (!pageNormal) item.s1.entry.ppn(sectorgvpnLen - 1, vpnnLen - sectortlbwidth) else item.s1.entry.ppn
432d0de7e4aSpeixiaokun    }
43382978df9Speixiaokun    val s1ppn_low = item.s1.ppn_low
43482978df9Speixiaokun    val s2ppn = {
4358c34f10bSpeixiaokun      if (!pageNormal)
4368c34f10bSpeixiaokun        MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, vpnnLen))(Seq(
4378c34f10bSpeixiaokun          0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen)),
4388c34f10bSpeixiaokun        ))
4398c34f10bSpeixiaokun      else
4408c34f10bSpeixiaokun        MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq(
4418c34f10bSpeixiaokun          0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
4428c34f10bSpeixiaokun          1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
4438c34f10bSpeixiaokun        ))
44482978df9Speixiaokun    }
4458c34f10bSpeixiaokun    val s2ppn_tmp = {
4468c34f10bSpeixiaokun      MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq(
4478c34f10bSpeixiaokun        0.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)),
4488c34f10bSpeixiaokun        1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0))
4498c34f10bSpeixiaokun      ))
4508c34f10bSpeixiaokun    }
4518c34f10bSpeixiaokun    val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0)))
45282978df9Speixiaokun    this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn)
45382978df9Speixiaokun    this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low)
454d61cd5eeSpeixiaokun    this.vmid := item.s1.entry.vmid.getOrElse(0.U)
45587d0ba30Speixiaokun    this.g_perm.applyS2(item.s2)
45682978df9Speixiaokun    this.s2xlate := item.s2xlate
457a0301c0dSLemover    this
458a0301c0dSLemover  }
459a0301c0dSLemover
46056728e73SLemover  // 4KB is normal entry, 2MB/1GB is considered as super entry
46156728e73SLemover  def is_normalentry(): Bool = {
46256728e73SLemover    if (!pageSuper) { true.B }
46356728e73SLemover    else if (!pageNormal) { false.B }
46456728e73SLemover    else { level.get === 0.U }
46556728e73SLemover  }
4665cf62c1aSLemover
467d0de7e4aSpeixiaokun
46856728e73SLemover  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
46956728e73SLemover    val inner_level = level.getOrElse(0.U)
47063632028SHaoyuan Feng    val ppn_res = if (!pageSuper) Cat(ppn, ppn_low(vpn(sectortlbwidth - 1, 0)))
47156728e73SLemover      else if (!pageNormal) Cat(ppn(ppnLen - vpnnLen - 1, vpnnLen),
47256728e73SLemover        Mux(inner_level(0), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen - 1,0)),
47356728e73SLemover        vpn(vpnnLen - 1, 0))
47463632028SHaoyuan Feng      else Cat(ppn(sectorppnLen - 1, vpnnLen * 2 - sectortlbwidth),
47563632028SHaoyuan Feng        Mux(inner_level(1), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)),
47663632028SHaoyuan Feng        Mux(inner_level(0), vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))))
47756728e73SLemover
47863632028SHaoyuan Feng    if (saveLevel) {
47963632028SHaoyuan Feng      if (ppn.getWidth == ppnLen - vpnnLen) {
48063632028SHaoyuan Feng        Cat(ppn(ppn.getWidth - 1, vpnnLen * 2), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid))
48163632028SHaoyuan Feng      } else {
48263632028SHaoyuan Feng        require(ppn.getWidth == sectorppnLen)
48363632028SHaoyuan Feng        Cat(ppn(ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid))
48463632028SHaoyuan Feng      }
48563632028SHaoyuan Feng    }
4865cf62c1aSLemover    else ppn_res
487a0301c0dSLemover  }
488a0301c0dSLemover
489d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
490d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
491d61cd5eeSpeixiaokun  }
492d61cd5eeSpeixiaokun
493a0301c0dSLemover  override def toPrintable: Printable = {
494a0301c0dSLemover    val inner_level = level.getOrElse(2.U)
49545f497a4Shappy-lx    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
496a0301c0dSLemover  }
497a0301c0dSLemover
498a0301c0dSLemover}
499a0301c0dSLemover
5006d5ddbceSLemoverobject TlbCmd {
5016d5ddbceSLemover  def read  = "b00".U
5026d5ddbceSLemover  def write = "b01".U
5036d5ddbceSLemover  def exec  = "b10".U
5046d5ddbceSLemover
5056d5ddbceSLemover  def atom_read  = "b100".U // lr
5066d5ddbceSLemover  def atom_write = "b101".U // sc / amo
5076d5ddbceSLemover
5086d5ddbceSLemover  def apply() = UInt(3.W)
5096d5ddbceSLemover  def isRead(a: UInt) = a(1,0)===read
5106d5ddbceSLemover  def isWrite(a: UInt) = a(1,0)===write
5116d5ddbceSLemover  def isExec(a: UInt) = a(1,0)===exec
5126d5ddbceSLemover
5136d5ddbceSLemover  def isAtom(a: UInt) = a(2)
514a79fef67Swakafa  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
5156d5ddbceSLemover}
5166d5ddbceSLemover
51703efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
518a0301c0dSLemover  val r = new Bundle {
519a0301c0dSLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
520a0301c0dSLemover      val vpn = Output(UInt(vpnLen.W))
521875ae3b4SXiaokun-Pei      val s2xlate = Output(UInt(2.W))
522a0301c0dSLemover    })))
523a0301c0dSLemover    val resp = Vec(ports, ValidIO(new Bundle{
524a0301c0dSLemover      val hit = Output(Bool())
52503efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
526b0fa7106SHaoyuan Feng      val perm = Vec(nDups, Output(new TlbSectorPermBundle()))
527d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
528d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
529a0301c0dSLemover    }))
530a0301c0dSLemover  }
531a0301c0dSLemover  val w = Flipped(ValidIO(new Bundle {
532a0301c0dSLemover    val wayIdx = Output(UInt(log2Up(nWays).W))
533d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
534a0301c0dSLemover  }))
5353889e11eSLemover  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
536a0301c0dSLemover
53782978df9Speixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = {
538a0301c0dSLemover    this.r.req(i).valid := valid
539a0301c0dSLemover    this.r.req(i).bits.vpn := vpn
540d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
541d0de7e4aSpeixiaokun
542a0301c0dSLemover  }
543a0301c0dSLemover
544a0301c0dSLemover  def r_resp_apply(i: Int) = {
54582978df9Speixiaokun    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm)
546a0301c0dSLemover  }
547a0301c0dSLemover
548d0de7e4aSpeixiaokun  def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = {
549a0301c0dSLemover    this.w.valid := valid
550a0301c0dSLemover    this.w.bits.wayIdx := wayIdx
551a0301c0dSLemover    this.w.bits.data := data
552a0301c0dSLemover  }
553a0301c0dSLemover
554a0301c0dSLemover}
555a0301c0dSLemover
55603efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
557f1fe8698SLemover  val r = new Bundle {
558f1fe8698SLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
559f1fe8698SLemover      val vpn = Output(UInt(vpnLen.W))
560d0de7e4aSpeixiaokun      val s2xlate = Output(UInt(2.W))
561f1fe8698SLemover    })))
562f1fe8698SLemover    val resp = Vec(ports, ValidIO(new Bundle{
563f1fe8698SLemover      val hit = Output(Bool())
56403efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
56503efd994Shappy-lx      val perm = Vec(nDups, Output(new TlbPermBundle()))
566d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
567d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
568f1fe8698SLemover    }))
569f1fe8698SLemover  }
570f1fe8698SLemover  val w = Flipped(ValidIO(new Bundle {
571d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
572f1fe8698SLemover  }))
573f1fe8698SLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null
574f1fe8698SLemover
575d0de7e4aSpeixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = {
576f1fe8698SLemover    this.r.req(i).valid := valid
577f1fe8698SLemover    this.r.req(i).bits.vpn := vpn
578d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
579f1fe8698SLemover  }
580f1fe8698SLemover
581f1fe8698SLemover  def r_resp_apply(i: Int) = {
582b436d3b6Speixiaokun    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate)
583f1fe8698SLemover  }
584f1fe8698SLemover
585d0de7e4aSpeixiaokun  def w_apply(valid: Bool, data: PtwRespS2): Unit = {
586f1fe8698SLemover    this.w.valid := valid
587f1fe8698SLemover    this.w.bits.data := data
588f1fe8698SLemover  }
589f1fe8698SLemover}
590f1fe8698SLemover
5913889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
5923889e11eSLemover  val sets = Output(UInt(log2Up(nSets).W))
5933889e11eSLemover  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
5943889e11eSLemover}
5953889e11eSLemover
596a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
5973889e11eSLemover  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
598a0301c0dSLemover
599a0301c0dSLemover  val refillIdx = Output(UInt(log2Up(nWays).W))
600a0301c0dSLemover  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
601a0301c0dSLemover
602a0301c0dSLemover  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
60353b8f1a7SLemover    for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) {
60453b8f1a7SLemover      ac_rep := ac_tlb
605a0301c0dSLemover    }
60653b8f1a7SLemover    this.chosen_set := get_set_idx(vpn, nSets)
60753b8f1a7SLemover    in.map(a => a.refillIdx := this.refillIdx)
608a0301c0dSLemover  }
609a0301c0dSLemover}
610a0301c0dSLemover
611a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
612a0301c0dSLemover  TlbBundle {
613f9ac118cSHaoyuan Feng  val page = new ReplaceIO(Width, q.NSets, q.NWays)
614a0301c0dSLemover
615a0301c0dSLemover  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
616f9ac118cSHaoyuan Feng    this.page.apply_sep(in.map(_.page), vpn)
617a0301c0dSLemover  }
618a0301c0dSLemover
619a0301c0dSLemover}
620a0301c0dSLemover
6218744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle {
6228744445eSMaxpicca-Li  val is_ld = Bool()
6238744445eSMaxpicca-Li  val is_st = Bool()
624be867ebcSAnzooooo  val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W)
6258744445eSMaxpicca-Li}
6268744445eSMaxpicca-Li
6276d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle {
628ca2f90a6SLemover  val vaddr = Output(UInt(VAddrBits.W))
629ca2f90a6SLemover  val cmd = Output(TlbCmd())
630d0de7e4aSpeixiaokun  val hyperinst = Output(Bool())
631d0de7e4aSpeixiaokun  val hlvx = Output(Bool())
63226af847eSgood-circle  val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W))
633f1fe8698SLemover  val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache
6348744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
635b52348aeSWilliam Wang  // do not translate, but still do pmp/pma check
636b52348aeSWilliam Wang  val no_translate = Output(Bool())
637149a2326Sweiding liu  val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr
6386d5ddbceSLemover  val debug = new Bundle {
639ca2f90a6SLemover    val pc = Output(UInt(XLEN.W))
640f1fe8698SLemover    val robIdx = Output(new RobPtr)
641ca2f90a6SLemover    val isFirstIssue = Output(Bool())
6426d5ddbceSLemover  }
6436d5ddbceSLemover
644f1fe8698SLemover  // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead
6456d5ddbceSLemover  override def toPrintable: Printable = {
646f1fe8698SLemover    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}"
6476d5ddbceSLemover  }
6486d5ddbceSLemover}
6496d5ddbceSLemover
650b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
651b6982e83SLemover  val ld = Output(Bool())
652b6982e83SLemover  val st = Output(Bool())
653b6982e83SLemover  val instr = Output(Bool())
654b6982e83SLemover}
655b6982e83SLemover
65603efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
65703efd994Shappy-lx  val paddr = Vec(nDups, Output(UInt(PAddrBits.W)))
658d0de7e4aSpeixiaokun  val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W)))
659ca2f90a6SLemover  val miss = Output(Bool())
66003efd994Shappy-lx  val excp = Vec(nDups, new Bundle {
661d0de7e4aSpeixiaokun    val gpf = new TlbExceptionBundle()
662b6982e83SLemover    val pf = new TlbExceptionBundle()
663b6982e83SLemover    val af = new TlbExceptionBundle()
66403efd994Shappy-lx  })
665ca2f90a6SLemover  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
6668744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
6676d5ddbceSLemover
6688744445eSMaxpicca-Li  val debug = new Bundle {
6698744445eSMaxpicca-Li    val robIdx = Output(new RobPtr)
6708744445eSMaxpicca-Li    val isFirstIssue = Output(Bool())
6718744445eSMaxpicca-Li  }
6726d5ddbceSLemover  override def toPrintable: Printable = {
67303efd994Shappy-lx    p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}"
6746d5ddbceSLemover  }
6756d5ddbceSLemover}
6766d5ddbceSLemover
67703efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
6786d5ddbceSLemover  val req = DecoupledIO(new TlbReq)
679c3b763d0SYinan Xu  val req_kill = Output(Bool())
68003efd994Shappy-lx  val resp = Flipped(DecoupledIO(new TlbResp(nRespDups)))
6816d5ddbceSLemover}
6826d5ddbceSLemover
6836d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
6846d5ddbceSLemover  val req = Vec(Width, DecoupledIO(new PtwReq))
685d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2))
6866d5ddbceSLemover
6876d5ddbceSLemover
6886d5ddbceSLemover  override def toPrintable: Printable = {
6896d5ddbceSLemover    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
6906d5ddbceSLemover  }
6916d5ddbceSLemover}
6926d5ddbceSLemover
6938744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
6948744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx))
695d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx()))
6968744445eSMaxpicca-Li
6978744445eSMaxpicca-Li
6988744445eSMaxpicca-Li  override def toPrintable: Printable = {
6998744445eSMaxpicca-Li    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
7008744445eSMaxpicca-Li  }
7018744445eSMaxpicca-Li}
7028744445eSMaxpicca-Li
703185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle {
704185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
705185e6164SHaoyuan Feng  val full = Output(Bool())
706185e6164SHaoyuan Feng}
707185e6164SHaoyuan Feng
708185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle {
709185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
710185e6164SHaoyuan Feng  // When there are multiple matching entries for PTW resp in filter
711185e6164SHaoyuan Feng  // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000
712185e6164SHaoyuan Feng  // these two vaddrs are not in a same 4K Page, so will send to ptw twice
713185e6164SHaoyuan Feng  // However, when ptw resp, if they are in a 1G or 2M huge page
714185e6164SHaoyuan Feng  // The two entries will both hit, and both need to replay
715185e6164SHaoyuan Feng  val replay_all = Output(Bool())
716185e6164SHaoyuan Feng}
717185e6164SHaoyuan Feng
718185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle {
71971489510SXuan Hu  val req = Vec(backendParams.LdExuCnt, new TlbHintReq)
720185e6164SHaoyuan Feng  val resp = ValidIO(new TLBHintResp)
721185e6164SHaoyuan Feng}
722185e6164SHaoyuan Feng
72345f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
724b052b972SLemover  val sfence = Input(new SfenceBundle)
725b052b972SLemover  val csr = Input(new TlbCsrBundle)
726f1fe8698SLemover
727f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = {
728f1fe8698SLemover    this.sfence <> sfence
729f1fe8698SLemover    this.csr <> csr
730f1fe8698SLemover  }
731f1fe8698SLemover
732f1fe8698SLemover  // overwrite satp. write satp will cause flushpipe but csr.priv won't
733f1fe8698SLemover  // satp will be dealyed several cycles from writing, but csr.priv won't
734f1fe8698SLemover  // so inside mmu, these two signals should be divided
735f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = {
736f1fe8698SLemover    this.sfence <> sfence
737f1fe8698SLemover    this.csr <> csr
738f1fe8698SLemover    this.csr.satp := satp
739f1fe8698SLemover  }
740a0301c0dSLemover}
7416d5ddbceSLemover
7428744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle {
7438744445eSMaxpicca-Li  val valid = Bool()
7448744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
7458744445eSMaxpicca-Li}
7468744445eSMaxpicca-Li
74703efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends
74845f497a4Shappy-lx  MMUIOBaseBundle {
749f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
75003efd994Shappy-lx  val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups)))
751f1fe8698SLemover  val flushPipe = Vec(Width, Input(Bool()))
752a4f9c77fSpeixiaokun  val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb
7538744445eSMaxpicca-Li  val ptw = new TlbPtwIOwithMemIdx(Width)
7548744445eSMaxpicca-Li  val refill_to_mem = Output(new TlbRefilltoMemIO())
755a0301c0dSLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
75626af847eSgood-circle  val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize)))
757185e6164SHaoyuan Feng  val tlbreplay = Vec(Width, Output(Bool()))
758a0301c0dSLemover}
759a0301c0dSLemover
760f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
7618744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx()))
762a0301c0dSLemover  val resp = Flipped(DecoupledIO(new Bundle {
763d0de7e4aSpeixiaokun    val data = new PtwRespS2withMemIdx
764a0301c0dSLemover    val vector = Output(Vec(Width, Bool()))
765a4f9c77fSpeixiaokun    val getGpa = Output(Vec(Width, Bool()))
766a0301c0dSLemover  }))
767a0301c0dSLemover
7688744445eSMaxpicca-Li  def connect(normal: TlbPtwIOwithMemIdx): Unit = {
769f1fe8698SLemover    req <> normal.req
770f1fe8698SLemover    resp.ready := normal.resp.ready
771f1fe8698SLemover    normal.resp.bits := resp.bits.data
772f1fe8698SLemover    normal.resp.valid := resp.valid
773a0301c0dSLemover  }
7746d5ddbceSLemover}
7756d5ddbceSLemover
77692e3bfefSLemover/****************************  L2TLB  *************************************/
7776d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
77892e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
7796d5ddbceSLemover  with HasXSParameter with HasPtwConst
7806d5ddbceSLemover
7816d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{
7826d5ddbceSLemover  val reserved  = UInt(pteResLen.W)
7830d94d540SHaoyuan Feng  val ppn_high = UInt(ppnHignLen.W)
7846d5ddbceSLemover  val ppn  = UInt(ppnLen.W)
7856d5ddbceSLemover  val rsw  = UInt(2.W)
7866d5ddbceSLemover  val perm = new Bundle {
7876d5ddbceSLemover    val d    = Bool()
7886d5ddbceSLemover    val a    = Bool()
7896d5ddbceSLemover    val g    = Bool()
7906d5ddbceSLemover    val u    = Bool()
7916d5ddbceSLemover    val x    = Bool()
7926d5ddbceSLemover    val w    = Bool()
7936d5ddbceSLemover    val r    = Bool()
7946d5ddbceSLemover    val v    = Bool()
7956d5ddbceSLemover  }
7966d5ddbceSLemover
7976d5ddbceSLemover  def unaligned(level: UInt) = {
7986d5ddbceSLemover    isLeaf() && !(level === 2.U ||
7996d5ddbceSLemover                  level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
8006d5ddbceSLemover                  level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U)
8016d5ddbceSLemover  }
8026d5ddbceSLemover
8036d5ddbceSLemover  def isPf(level: UInt) = {
8046d5ddbceSLemover    !perm.v || (!perm.r && perm.w) || unaligned(level)
8056d5ddbceSLemover  }
8066d5ddbceSLemover
8070d94d540SHaoyuan Feng  // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits
8080d94d540SHaoyuan Feng  // access fault will be raised when ppn >> ppnLen is not zero
8090d94d540SHaoyuan Feng  def isAf() = {
8100d94d540SHaoyuan Feng    !(ppn_high === 0.U)
8110d94d540SHaoyuan Feng  }
8120d94d540SHaoyuan Feng
8134c0e0181SXiaokun-Pei  def isStage1Af() = {
8144c0e0181SXiaokun-Pei    !((Cat(ppn_high, ppn) >> gvpnLen) === 0.U)
8154c0e0181SXiaokun-Pei  }
8164c0e0181SXiaokun-Pei
8176d5ddbceSLemover  def isLeaf() = {
8186d5ddbceSLemover    perm.r || perm.x || perm.w
8196d5ddbceSLemover  }
8206d5ddbceSLemover
8216d5ddbceSLemover  def getPerm() = {
8226d5ddbceSLemover    val pm = Wire(new PtePermBundle)
8236d5ddbceSLemover    pm.d := perm.d
8246d5ddbceSLemover    pm.a := perm.a
8256d5ddbceSLemover    pm.g := perm.g
8266d5ddbceSLemover    pm.u := perm.u
8276d5ddbceSLemover    pm.x := perm.x
8286d5ddbceSLemover    pm.w := perm.w
8296d5ddbceSLemover    pm.r := perm.r
8306d5ddbceSLemover    pm
8316d5ddbceSLemover  }
8324c0e0181SXiaokun-Pei  def getPPN() = {
8334c0e0181SXiaokun-Pei    Cat(ppn_high, ppn)
8344c0e0181SXiaokun-Pei  }
8356d5ddbceSLemover  override def toPrintable: Printable = {
8366d5ddbceSLemover    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
8376d5ddbceSLemover  }
8386d5ddbceSLemover}
8396d5ddbceSLemover
8406d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
8416d5ddbceSLemover  val tag = UInt(tagLen.W)
84245f497a4Shappy-lx  val asid = UInt(asidLen.W)
843d0de7e4aSpeixiaokun  val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None
8446d5ddbceSLemover  val ppn = UInt(ppnLen.W)
8456d5ddbceSLemover  val perm = if (hasPerm) Some(new PtePermBundle) else None
8466d5ddbceSLemover  val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None
847bc063562SLemover  val prefetch = Bool()
8488d8ac704SLemover  val v = Bool()
8496d5ddbceSLemover
85056728e73SLemover  def is_normalentry(): Bool = {
85156728e73SLemover    if (!hasLevel) true.B
85256728e73SLemover    else level.get === 2.U
85356728e73SLemover  }
85456728e73SLemover
855f1fe8698SLemover  def genPPN(vpn: UInt): UInt = {
856f1fe8698SLemover    if (!hasLevel) ppn
85745f43e6eSTang Haojin    else MuxLookup(level.get, 0.U)(Seq(
858f1fe8698SLemover          0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)),
859f1fe8698SLemover          1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)),
860f1fe8698SLemover          2.U -> ppn)
861f1fe8698SLemover    )
862f1fe8698SLemover  }
863f1fe8698SLemover
864d0de7e4aSpeixiaokun  //s2xlate control whether compare vmid or not
865b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = {
8666d5ddbceSLemover    require(vpn.getWidth == vpnLen)
867cccfc98dSLemover//    require(this.asid.getWidth <= asid.getWidth)
868b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
869b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
870d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B)
8716d5ddbceSLemover    if (allType) {
8726d5ddbceSLemover      require(hasLevel)
8736d5ddbceSLemover      val hit0 = tag(tagLen - 1,    vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2)
8746d5ddbceSLemover      val hit1 = tag(vpnnLen*2 - 1, vpnnLen)   === vpn(vpnnLen*2 - 1,  vpnnLen)
8756d5ddbceSLemover      val hit2 = tag(vpnnLen - 1,     0)         === vpn(vpnnLen - 1, 0)
87645f497a4Shappy-lx
877d0de7e4aSpeixiaokun      asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0))
8786d5ddbceSLemover    } else if (hasLevel) {
8792a4a3520Speixiaokun      val hit0 = tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits)
88009280d15Speixiaokun      val hit1 = tag(tagLen - vpnnLen - extendVpnnBits - 1, tagLen - vpnnLen * 2 - extendVpnnBits) === vpn(vpnLen - vpnnLen - extendVpnnBits - 1, vpnLen - vpnnLen * 2 - extendVpnnBits)
88145f497a4Shappy-lx
882d0de7e4aSpeixiaokun      asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1)
8836d5ddbceSLemover    } else {
88482978df9Speixiaokun      asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
8856d5ddbceSLemover    }
8866d5ddbceSLemover  }
8876d5ddbceSLemover
888e3da8badSTang Haojin  def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = {
88945f497a4Shappy-lx    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
89045f497a4Shappy-lx
8916d5ddbceSLemover    tag := vpn(vpnLen - 1, vpnLen - tagLen)
892a0301c0dSLemover    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
893a0301c0dSLemover    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
89445f497a4Shappy-lx    this.asid := asid
895d61cd5eeSpeixiaokun    this.vmid.map(_ := vmid)
896bc063562SLemover    this.prefetch := prefetch
8978d8ac704SLemover    this.v := valid
8986d5ddbceSLemover    this.level.map(_ := level)
8996d5ddbceSLemover  }
9006d5ddbceSLemover
9018d8ac704SLemover  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
9026d5ddbceSLemover    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
9038d8ac704SLemover    e.refill(vpn, asid, pte, level, prefetch, valid)
9046d5ddbceSLemover    e
9056d5ddbceSLemover  }
9066d5ddbceSLemover
9076d5ddbceSLemover
908f1fe8698SLemover
9096d5ddbceSLemover  override def toPrintable: Printable = {
9106d5ddbceSLemover    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
9116d5ddbceSLemover    p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " +
9126d5ddbceSLemover      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
913bc063562SLemover      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
914bc063562SLemover      p"prefetch:${prefetch}"
9156d5ddbceSLemover  }
9166d5ddbceSLemover}
9176d5ddbceSLemover
91863632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) {
9194c0e0181SXiaokun-Pei  override val ppn = UInt(sectorgvpnLen.W)
92063632028SHaoyuan Feng}
92163632028SHaoyuan Feng
92263632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) {
92363632028SHaoyuan Feng  val ppn_low = UInt(sectortlbwidth.W)
92463632028SHaoyuan Feng  val af = Bool()
92563632028SHaoyuan Feng  val pf = Bool()
92663632028SHaoyuan Feng}
92763632028SHaoyuan Feng
928cca17e78Speixiaokunclass HptwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwMergeEntry(tagLen, hasPerm, hasLevel)
929d0de7e4aSpeixiaokun
930b9e793f1SHaoyuan Fengclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, hasReservedBitforMbist: Boolean)(implicit p: Parameters) extends PtwBundle {
9316d5ddbceSLemover  require(log2Up(num)==log2Down(num))
9321f4a7c0cSLemover  // NOTE: hasPerm means that is leaf or not.
9336d5ddbceSLemover
9346d5ddbceSLemover  val tag  = UInt(tagLen.W)
93545f497a4Shappy-lx  val asid = UInt(asidLen.W)
9364c0e0181SXiaokun-Pei  val vmid = Some(UInt(vmidLen.W))
9374c0e0181SXiaokun-Pei  val ppns = Vec(num, UInt(gvpnLen.W))
9386d5ddbceSLemover  val vs   = Vec(num, Bool())
939854ed348SHaoyuan Feng  val af   = Vec(num, Bool())
9406d5ddbceSLemover  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
941bc063562SLemover  val prefetch = Bool()
942b9e793f1SHaoyuan Feng  val reservedbit = if(hasReservedBitforMbist) Some(Bool()) else None
9436d5ddbceSLemover  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
9441f4a7c0cSLemover  // NOTE: vs is used for different usage:
9451f4a7c0cSLemover  // for l3, which store the leaf(leaves), vs is page fault or not.
9461f4a7c0cSLemover  // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check
9471f4a7c0cSLemover  // Because, l2 should not store leaf(no perm), it doesn't store perm.
9481f4a7c0cSLemover  // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful.
9491f4a7c0cSLemover  // TODO: divide vs into validVec and pfVec
9501f4a7c0cSLemover  // for l2: may valid but pf, so no need for page walk, return random pte with pf.
9516d5ddbceSLemover
9526d5ddbceSLemover  def tagClip(vpn: UInt) = {
9536d5ddbceSLemover    require(vpn.getWidth == vpnLen)
9546d5ddbceSLemover    vpn(vpnLen - 1, vpnLen - tagLen)
9556d5ddbceSLemover  }
9566d5ddbceSLemover
9576d5ddbceSLemover  def sectorIdxClip(vpn: UInt, level: Int) = {
9586d5ddbceSLemover    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
9596d5ddbceSLemover  }
9606d5ddbceSLemover
961b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = {
962b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
963b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
964d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B)
965*4ed5afbdSXiaokun-Pei    asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level)))
9666d5ddbceSLemover  }
9676d5ddbceSLemover
968*4ed5afbdSXiaokun-Pei  def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt) = {
9696d5ddbceSLemover    require((data.getWidth / XLEN) == num,
9705854c1edSLemover      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
9716d5ddbceSLemover
972b9e793f1SHaoyuan Feng    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, hasReservedBitforMbist))
9736d5ddbceSLemover    ps.tag := tagClip(vpn)
97445f497a4Shappy-lx    ps.asid := asid
975d61cd5eeSpeixiaokun    ps.vmid.map(_ := vmid)
976bc063562SLemover    ps.prefetch := prefetch
9776d5ddbceSLemover    for (i <- 0 until num) {
9786d5ddbceSLemover      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
9796d5ddbceSLemover      ps.ppns(i) := pte.ppn
9806d5ddbceSLemover      ps.vs(i)   := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())
981*4ed5afbdSXiaokun-Pei      ps.af(i)   := Mux(s2xlate === allStage, false.B, pte.isAf()) // if allstage, this refill is from ptw or llptw, so the af is invalid
9826d5ddbceSLemover      ps.perms.map(_(i) := pte.perm)
9836d5ddbceSLemover    }
984b9e793f1SHaoyuan Feng    ps.reservedbit.map(_ := true.B)
9856d5ddbceSLemover    ps
9866d5ddbceSLemover  }
9876d5ddbceSLemover
9886d5ddbceSLemover  override def toPrintable: Printable = {
9896d5ddbceSLemover    // require(num == 4, "if num is not 4, please comment this toPrintable")
9906d5ddbceSLemover    // NOTE: if num is not 4, please comment this toPrintable
9916d5ddbceSLemover    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
99245f497a4Shappy-lx    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
9936d5ddbceSLemover      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
9946d5ddbceSLemover  }
9956d5ddbceSLemover}
9966d5ddbceSLemover
997b9e793f1SHaoyuan Fengclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, hasReservedBitforMbist: Boolean = false)(implicit p: Parameters) extends PtwBundle {
998b9e793f1SHaoyuan Feng  val entries = new PtwEntries(num, tagLen, level, hasPerm, hasReservedBitforMbist)
9997196f5a2SLemover
10003889e11eSLemover  val ecc_block = XLEN
10013889e11eSLemover  val ecc_info = get_ecc_info()
1002eef81af7SHaoyuan Feng  val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None
10033889e11eSLemover
10043889e11eSLemover  def get_ecc_info(): (Int, Int, Int, Int) = {
10053889e11eSLemover    val eccBits_per = eccCode.width(ecc_block) - ecc_block
10063889e11eSLemover
10073889e11eSLemover    val data_length = entries.getWidth
10083889e11eSLemover    val data_align_num = data_length / ecc_block
10093889e11eSLemover    val data_not_align = (data_length % ecc_block) != 0 // ugly code
10103889e11eSLemover    val data_unalign_length = data_length - data_align_num * ecc_block
10113889e11eSLemover    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
10123889e11eSLemover
10133889e11eSLemover    val eccBits = eccBits_per * data_align_num + eccBits_unalign
10143889e11eSLemover    (eccBits, eccBits_per, data_align_num, data_unalign_length)
10153889e11eSLemover  }
10163889e11eSLemover
10173889e11eSLemover  def encode() = {
1018935edac4STang Haojin    val data = entries.asUInt
10193889e11eSLemover    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
10203889e11eSLemover    for (i <- 0 until ecc_info._3) {
10213889e11eSLemover      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
10223889e11eSLemover    }
10233889e11eSLemover    if (ecc_info._4 != 0) {
10243889e11eSLemover      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
1025eef81af7SHaoyuan Feng      ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt))
1026eef81af7SHaoyuan Feng    } else { ecc.map(_ := ecc_slices.asUInt)}
10273889e11eSLemover  }
10283889e11eSLemover
10293889e11eSLemover  def decode(): Bool = {
1030935edac4STang Haojin    val data = entries.asUInt
10313889e11eSLemover    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
10323889e11eSLemover    for (i <- 0 until ecc_info._3) {
1033eef81af7SHaoyuan Feng      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
10343889e11eSLemover    }
10355197bac8SZiyue-Zhang    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
10363889e11eSLemover      res(ecc_info._3) := eccCode.decode(
1037eef81af7SHaoyuan Feng        Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
10383889e11eSLemover    } else { res(ecc_info._3) := false.B }
10393889e11eSLemover
10403889e11eSLemover    Cat(res).orR
10413889e11eSLemover  }
10423889e11eSLemover
1043*4ed5afbdSXiaokun-Pei  def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt) = {
1044*4ed5afbdSXiaokun-Pei    this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate)
10453889e11eSLemover    this.encode()
10463889e11eSLemover  }
10477196f5a2SLemover}
10487196f5a2SLemover
10496d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle {
105082978df9Speixiaokun  val vpn = UInt(vpnLen.W) //vpn or gvpn
105186b5ba4aSpeixiaokun  val s2xlate = UInt(2.W)
1052d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
1053d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
1054d61cd5eeSpeixiaokun  }
1055e3da8badSTang Haojin  def isOnlyStage2: Bool = {
105686b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
105786b5ba4aSpeixiaokun  }
10586d5ddbceSLemover  override def toPrintable: Printable = {
10596d5ddbceSLemover    p"vpn:0x${Hexadecimal(vpn)}"
10606d5ddbceSLemover  }
10616d5ddbceSLemover}
10626d5ddbceSLemover
10638744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq {
10648744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
1065a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
10668744445eSMaxpicca-Li}
10678744445eSMaxpicca-Li
10686d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle {
10696d5ddbceSLemover  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
10706d5ddbceSLemover  val pf = Bool()
1071b6982e83SLemover  val af = Bool()
10726d5ddbceSLemover
107345f497a4Shappy-lx  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
10745854c1edSLemover    this.entry.level.map(_ := level)
10755854c1edSLemover    this.entry.tag := vpn
10765854c1edSLemover    this.entry.perm.map(_ := pte.getPerm())
10775854c1edSLemover    this.entry.ppn := pte.ppn
1078bc063562SLemover    this.entry.prefetch := DontCare
107945f497a4Shappy-lx    this.entry.asid := asid
10808d8ac704SLemover    this.entry.v := !pf
10815854c1edSLemover    this.pf := pf
1082b6982e83SLemover    this.af := af
10835854c1edSLemover  }
10845854c1edSLemover
10856d5ddbceSLemover  override def toPrintable: Printable = {
1086b6982e83SLemover    p"entry:${entry} pf:${pf} af:${af}"
10876d5ddbceSLemover  }
10886d5ddbceSLemover}
10896d5ddbceSLemover
1090d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle {
1091d61cd5eeSpeixiaokun  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
1092d0de7e4aSpeixiaokun  val gpf = Bool()
1093d0de7e4aSpeixiaokun  val gaf = Bool()
1094d0de7e4aSpeixiaokun
1095d0de7e4aSpeixiaokun  def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = {
10962b16f0c2SXiaokun-Pei    val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte)
1097d0de7e4aSpeixiaokun    this.entry.level.map(_ := level)
1098d0de7e4aSpeixiaokun    this.entry.tag := vpn
10992b16f0c2SXiaokun-Pei    this.entry.perm.map(_ := resp_pte.getPerm())
11002b16f0c2SXiaokun-Pei    this.entry.ppn := resp_pte.ppn
1101d0de7e4aSpeixiaokun    this.entry.prefetch := DontCare
1102d0de7e4aSpeixiaokun    this.entry.asid := DontCare
1103d61cd5eeSpeixiaokun    this.entry.vmid.map(_ := vmid)
1104d0de7e4aSpeixiaokun    this.entry.v := !gpf
1105d0de7e4aSpeixiaokun    this.gpf := gpf
1106d0de7e4aSpeixiaokun    this.gaf := gaf
1107d0de7e4aSpeixiaokun  }
1108d0de7e4aSpeixiaokun
1109cda84113Speixiaokun  def genPPNS2(vpn: UInt): UInt = {
11108c34f10bSpeixiaokun    MuxLookup(entry.level.get, 0.U)(Seq(
1111cda84113Speixiaokun      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
1112cda84113Speixiaokun      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)),
1113d0de7e4aSpeixiaokun      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0))
1114d0de7e4aSpeixiaokun    ))
1115d0de7e4aSpeixiaokun  }
1116d0de7e4aSpeixiaokun
1117d0de7e4aSpeixiaokun  def hit(gvpn: UInt, vmid: UInt): Bool = {
1118d61cd5eeSpeixiaokun    val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid
1119d61cd5eeSpeixiaokun    val hit0 = entry.tag(vpnLen - 1, vpnnLen * 2) === gvpn(vpnLen - 1, vpnnLen * 2)
1120d0de7e4aSpeixiaokun    val hit1 = entry.tag(vpnnLen * 2  - 1, vpnnLen) === gvpn(vpnnLen * 2 - 1, vpnnLen)
1121d0de7e4aSpeixiaokun    val hit2 = entry.tag(vpnnLen - 1, 0) === gvpn(vpnnLen - 1, 0)
1122d0de7e4aSpeixiaokun    vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0))
1123d0de7e4aSpeixiaokun  }
1124d0de7e4aSpeixiaokun}
1125d0de7e4aSpeixiaokun
112663632028SHaoyuan Fengclass PtwResptomerge (implicit p: Parameters) extends PtwBundle {
112763632028SHaoyuan Feng  val entry = UInt(blockBits.W)
112863632028SHaoyuan Feng  val vpn = UInt(vpnLen.W)
112963632028SHaoyuan Feng  val level = UInt(log2Up(Level).W)
113063632028SHaoyuan Feng  val pf = Bool()
113163632028SHaoyuan Feng  val af = Bool()
113263632028SHaoyuan Feng  val asid = UInt(asidLen.W)
113363632028SHaoyuan Feng
113463632028SHaoyuan Feng  def apply(pf: Bool, af: Bool, level: UInt, pte: UInt, vpn: UInt, asid: UInt) = {
113563632028SHaoyuan Feng    this.entry := pte
113663632028SHaoyuan Feng    this.pf := pf
113763632028SHaoyuan Feng    this.af := af
113863632028SHaoyuan Feng    this.level := level
113963632028SHaoyuan Feng    this.vpn := vpn
114063632028SHaoyuan Feng    this.asid := asid
114163632028SHaoyuan Feng  }
114263632028SHaoyuan Feng
114363632028SHaoyuan Feng  override def toPrintable: Printable = {
114463632028SHaoyuan Feng    p"entry:${entry} pf:${pf} af:${af}"
114563632028SHaoyuan Feng  }
114663632028SHaoyuan Feng}
114763632028SHaoyuan Feng
11488744445eSMaxpicca-Liclass PtwRespwithMemIdx(implicit p: Parameters) extends PtwResp {
11498744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
11508744445eSMaxpicca-Li}
11518744445eSMaxpicca-Li
115263632028SHaoyuan Fengclass PtwSectorRespwithMemIdx(implicit p: Parameters) extends PtwSectorResp {
115363632028SHaoyuan Feng  val memidx = new MemBlockidxBundle
115463632028SHaoyuan Feng}
115563632028SHaoyuan Feng
115663632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle {
115763632028SHaoyuan Feng  val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)
115863632028SHaoyuan Feng  val addr_low = UInt(sectortlbwidth.W)
115963632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
116063632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
1161b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
116263632028SHaoyuan Feng  val pf = Bool()
116363632028SHaoyuan Feng  val af = Bool()
116463632028SHaoyuan Feng
1165d0de7e4aSpeixiaokun
116663632028SHaoyuan Feng  def genPPN(vpn: UInt): UInt = {
116745f43e6eSTang Haojin    MuxLookup(entry.level.get, 0.U)(Seq(
116863632028SHaoyuan Feng      0.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen*2-1, 0)),
116963632028SHaoyuan Feng      1.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen - sectortlbwidth), vpn(vpnnLen-1, 0)),
117063632028SHaoyuan Feng      2.U -> Cat(entry.ppn(entry.ppn.getWidth-1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))
117163632028SHaoyuan Feng    )
117263632028SHaoyuan Feng  }
117363632028SHaoyuan Feng
1174d0de7e4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = {
117563632028SHaoyuan Feng    require(vpn.getWidth == vpnLen)
117663632028SHaoyuan Feng    //    require(this.asid.getWidth <= asid.getWidth)
117763632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid)
1178d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B)
117963632028SHaoyuan Feng    if (allType) {
118063632028SHaoyuan Feng      val hit0 = entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 2)
118163632028SHaoyuan Feng      val hit1 = entry.tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)   === vpn(vpnnLen * 2 - 1,  vpnnLen)
118263632028SHaoyuan Feng      val hit2 = entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
118363632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
118463632028SHaoyuan Feng
1185d0de7e4aSpeixiaokun      asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) && addr_low_hit
118663632028SHaoyuan Feng    } else {
118763632028SHaoyuan Feng      val hit0 = entry.tag(sectorvpnLen - 1, sectorvpnLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen)
118863632028SHaoyuan Feng      val hit1 = entry.tag(sectorvpnLen - vpnnLen - 1, sectorvpnLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2)
118963632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
119063632028SHaoyuan Feng
1191d0de7e4aSpeixiaokun      asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) && addr_low_hit
119263632028SHaoyuan Feng    }
119363632028SHaoyuan Feng  }
119463632028SHaoyuan Feng}
119563632028SHaoyuan Feng
119663632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle {
119763632028SHaoyuan Feng  val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
119863632028SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
119963632028SHaoyuan Feng  val not_super = Bool()
120063632028SHaoyuan Feng
1201d0de7e4aSpeixiaokun  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true) = {
120263632028SHaoyuan Feng    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
12037263b595SXiaokun-Pei    val resp_pte = pte
120463632028SHaoyuan Feng    val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
12054c0e0181SXiaokun-Pei    ptw_resp.ppn := resp_pte.getPPN()(gvpnLen - 1, sectortlbwidth)
12064c0e0181SXiaokun-Pei    ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0)
120763632028SHaoyuan Feng    ptw_resp.level.map(_ := level)
12082b16f0c2SXiaokun-Pei    ptw_resp.perm.map(_ := resp_pte.getPerm())
120963632028SHaoyuan Feng    ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth)
121063632028SHaoyuan Feng    ptw_resp.pf := pf
121163632028SHaoyuan Feng    ptw_resp.af := af
121263632028SHaoyuan Feng    ptw_resp.v := !pf
121363632028SHaoyuan Feng    ptw_resp.prefetch := DontCare
121463632028SHaoyuan Feng    ptw_resp.asid := asid
1215eb4bf3f2Speixiaokun    ptw_resp.vmid.map(_ := vmid)
121663632028SHaoyuan Feng    this.pteidx := UIntToOH(addr_low).asBools
121763632028SHaoyuan Feng    this.not_super := not_super.B
1218d0de7e4aSpeixiaokun
1219d0de7e4aSpeixiaokun
122063632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
122163632028SHaoyuan Feng      this.entry(i) := ptw_resp
122263632028SHaoyuan Feng    }
122363632028SHaoyuan Feng  }
122430104977Speixiaokun
122530104977Speixiaokun  def genPPN(): UInt = {
122630104977Speixiaokun    val idx = OHToUInt(pteidx)
122709280d15Speixiaokun    val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0))
12286f508cb5Speixiaokun    MuxLookup(entry(idx).level.get, 0.U)(Seq(
122909280d15Speixiaokun      0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)),
123009280d15Speixiaokun      1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)),
123130104977Speixiaokun      2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low))
123230104977Speixiaokun    )
123330104977Speixiaokun  }
123463632028SHaoyuan Feng}
12358744445eSMaxpicca-Li
1236d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle {
1237d0de7e4aSpeixiaokun  val s2xlate = UInt(2.W)
1238d0de7e4aSpeixiaokun  val s1 = new PtwSectorResp()
1239d0de7e4aSpeixiaokun  val s2 = new HptwResp()
124086b5ba4aSpeixiaokun
1241e3da8badSTang Haojin  def hasS2xlate: Bool = {
124286b5ba4aSpeixiaokun    this.s2xlate =/= noS2xlate
124386b5ba4aSpeixiaokun  }
124486b5ba4aSpeixiaokun
1245e3da8badSTang Haojin  def isOnlyStage2: Bool = {
124686b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
124786b5ba4aSpeixiaokun  }
124886b5ba4aSpeixiaokun
12499cb05b4dSXiaokun-Pei  def getVpn(vpn: UInt): UInt = {
12509cb05b4dSXiaokun-Pei    val level = s1.entry.level.getOrElse(0.U) max s2.entry.level.getOrElse(0.U)
12519cb05b4dSXiaokun-Pei    val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx))
12529cb05b4dSXiaokun-Pei    val s1tagFix = MuxCase(s1.entry.tag, Seq(
12539cb05b4dSXiaokun-Pei      (s1.entry.level.getOrElse(0.U) === 0.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1,  vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
12549cb05b4dSXiaokun-Pei      (s1.entry.level.getOrElse(0.U) === 0.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1,  sectortlbwidth)),
12559cb05b4dSXiaokun-Pei      (s1.entry.level.getOrElse(0.U) === 1.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), s2.entry.tag(vpnnLen - 1,  sectortlbwidth))
12569cb05b4dSXiaokun-Pei    ))
12579cb05b4dSXiaokun-Pei    val s1_vpn = MuxLookup(level, s1tag)(Seq(
12589cb05b4dSXiaokun-Pei      0.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
12599cb05b4dSXiaokun-Pei      1.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)))
12609cb05b4dSXiaokun-Pei    )
12619cb05b4dSXiaokun-Pei    val s2_vpn = s2.entry.tag
12629cb05b4dSXiaokun-Pei    Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag))
1263c3d5cfb3Speixiaokun  }
12644c4af37cSpeixiaokun
12654c4af37cSpeixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = {
1266e3da8badSTang Haojin    val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate)
126768750422Speixiaokun    val onlyS2_hit = s2.hit(vpn, vmid)
126868750422Speixiaokun    // allstage and onlys1 hit
126968750422Speixiaokun    val s1vpn = Cat(s1.entry.tag, s1.addr_low)
127068750422Speixiaokun    val level = s1.entry.level.getOrElse(0.U) max s2.entry.level.getOrElse(0.U)
127168750422Speixiaokun    val hit0 = vpn(vpnnLen * 3 - 1, vpnnLen * 2) === s1vpn(vpnnLen * 3 - 1, vpnnLen * 2)
127268750422Speixiaokun    val hit1 = vpn(vpnnLen * 2 - 1, vpnnLen) === s1vpn(vpnnLen * 2 - 1, vpnnLen)
127368750422Speixiaokun    val hit2 = vpn(vpnnLen - 1, 0) === s1vpn(vpnnLen - 1, 0)
127468750422Speixiaokun    val vpn_hit = Mux(level === 2.U, hit2 && hit1 && hit0, Mux(level === 1.U, hit1 && hit0, hit0))
127568750422Speixiaokun    val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B)
127668750422Speixiaokun    val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid)
127768750422Speixiaokun    val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit
127868750422Speixiaokun    Mux(this.s2xlate === noS2xlate, noS2_hit,
127968750422Speixiaokun      Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit))
12804c4af37cSpeixiaokun  }
1281d0de7e4aSpeixiaokun}
1282d0de7e4aSpeixiaokun
1283d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 {
1284d0de7e4aSpeixiaokun  val memidx = new MemBlockidxBundle()
1285a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
1286d0de7e4aSpeixiaokun}
1287d0de7e4aSpeixiaokun
128892e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle {
1289f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
12906d5ddbceSLemover  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
12916d5ddbceSLemover  val sfence = Input(new SfenceBundle)
1292b6982e83SLemover  val csr = new Bundle {
1293b6982e83SLemover    val tlb = Input(new TlbCsrBundle)
1294b6982e83SLemover    val distribute_csr = Flipped(new DistributedCSRIO)
1295b6982e83SLemover  }
12966d5ddbceSLemover}
12976d5ddbceSLemover
1298b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
1299b848eea5SLemover  val addr = UInt(PAddrBits.W)
1300b848eea5SLemover  val id = UInt(bMemID.W)
130183d93d53Speixiaokun  val hptw_bypassed = Bool()
1302b848eea5SLemover}
130345f497a4Shappy-lx
130445f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
130545f497a4Shappy-lx  val source = UInt(bSourceWidth.W)
130645f497a4Shappy-lx}
1307f1fe8698SLemover
13086967f5d5Speixiaokunclass L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle {
13096967f5d5Speixiaokun  val req_info = new L2TlbInnerBundle
1310325f0a4eSpeixiaokun  val isHptwReq = Bool()
13117f6221c5Speixiaokun  val isLLptw = Bool()
13126967f5d5Speixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
13136967f5d5Speixiaokun}
1314f1fe8698SLemover
1315f1fe8698SLemoverobject ValidHoldBypass{
1316f1fe8698SLemover  def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = {
1317f1fe8698SLemover    val valid = RegInit(false.B)
1318f1fe8698SLemover    when (infire) { valid := true.B }
1319f1fe8698SLemover    when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold
1320f1fe8698SLemover    when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok?
1321f1fe8698SLemover    valid || infire
1322f1fe8698SLemover  }
1323f1fe8698SLemover}
13245afdf73cSHaoyuan Feng
13255afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle {
13265afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13275afdf73cSHaoyuan Feng}
13285afdf73cSHaoyuan Feng
13295afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13305afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13315afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13325afdf73cSHaoyuan Feng  val bypassed = Bool()
13335afdf73cSHaoyuan Feng  val is_first = Bool()
13345afdf73cSHaoyuan Feng  val prefetched = Bool()
13355afdf73cSHaoyuan Feng  val prefetch = Bool()
13365afdf73cSHaoyuan Feng  val l2Hit = Bool()
13375afdf73cSHaoyuan Feng  val l1Hit = Bool()
13385afdf73cSHaoyuan Feng  val hit = Bool()
13395afdf73cSHaoyuan Feng}
13405afdf73cSHaoyuan Feng
13415afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13425afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13435afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13445afdf73cSHaoyuan Feng}
13455afdf73cSHaoyuan Feng
13465afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle {
13475afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13485afdf73cSHaoyuan Feng}
13495afdf73cSHaoyuan Feng
13505afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle {
13515afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13525afdf73cSHaoyuan Feng}
1353