xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision 2ea10b447b94867a77ff2a1c4b112a1ce4c807a8)
16d5ddbceSLemover/***************************************************************************************
2e3da8badSTang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3e3da8badSTang Haojin* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
56d5ddbceSLemover*
66d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
76d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
86d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
96d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
106d5ddbceSLemover*
116d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
126d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
136d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
146d5ddbceSLemover*
156d5ddbceSLemover* See the Mulan PSL v2 for more details.
166d5ddbceSLemover***************************************************************************************/
176d5ddbceSLemover
186d5ddbceSLemoverpackage xiangshan.cache.mmu
196d5ddbceSLemover
208891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
216d5ddbceSLemoverimport chisel3._
226d5ddbceSLemoverimport chisel3.util._
236d5ddbceSLemoverimport xiangshan._
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
269aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
276d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst
286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
296d5ddbceSLemoverimport freechips.rocketchip.tilelink._
305b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
31f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle
325b7ef044SLemover
336d5ddbceSLemover
346d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
356d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
366d5ddbceSLemover
37a0301c0dSLemover
386d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle {
396d5ddbceSLemover  val d = Bool()
406d5ddbceSLemover  val a = Bool()
416d5ddbceSLemover  val g = Bool()
426d5ddbceSLemover  val u = Bool()
436d5ddbceSLemover  val x = Bool()
446d5ddbceSLemover  val w = Bool()
456d5ddbceSLemover  val r = Bool()
466d5ddbceSLemover
476d5ddbceSLemover  override def toPrintable: Printable = {
486d5ddbceSLemover    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
496d5ddbceSLemover    //(if(hasV) (p"v:${v}") else p"")
506d5ddbceSLemover  }
516d5ddbceSLemover}
526d5ddbceSLemover
535b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle {
545b7ef044SLemover  val r = Bool()
555b7ef044SLemover  val w = Bool()
565b7ef044SLemover  val x = Bool()
575b7ef044SLemover  val c = Bool()
585b7ef044SLemover  val atomic = Bool()
595b7ef044SLemover
605b7ef044SLemover  def assign_ap(pm: PMPConfig) = {
615b7ef044SLemover    r := pm.r
625b7ef044SLemover    w := pm.w
635b7ef044SLemover    x := pm.x
645b7ef044SLemover    c := pm.c
655b7ef044SLemover    atomic := pm.atomic
665b7ef044SLemover  }
675b7ef044SLemover}
685b7ef044SLemover
696d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle {
706d5ddbceSLemover  val pf = Bool() // NOTE: if this is true, just raise pf
71b6982e83SLemover  val af = Bool() // NOTE: if this is true, just raise af
727acf8b76SXiaokun-Pei  val v = Bool() // if stage1 pte is fake_pte, v is false
736d5ddbceSLemover  // pagetable perm (software defined)
746d5ddbceSLemover  val d = Bool()
756d5ddbceSLemover  val a = Bool()
766d5ddbceSLemover  val g = Bool()
776d5ddbceSLemover  val u = Bool()
786d5ddbceSLemover  val x = Bool()
796d5ddbceSLemover  val w = Bool()
806d5ddbceSLemover  val r = Bool()
816d5ddbceSLemover
82f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
83b0fa7106SHaoyuan Feng    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
84b0fa7106SHaoyuan Feng    this.pf := item.pf
85b0fa7106SHaoyuan Feng    this.af := item.af
867acf8b76SXiaokun-Pei    this.v := item.v
87b0fa7106SHaoyuan Feng    this.d := ptePerm.d
88b0fa7106SHaoyuan Feng    this.a := ptePerm.a
89b0fa7106SHaoyuan Feng    this.g := ptePerm.g
90b0fa7106SHaoyuan Feng    this.u := ptePerm.u
91b0fa7106SHaoyuan Feng    this.x := ptePerm.x
92b0fa7106SHaoyuan Feng    this.w := ptePerm.w
93b0fa7106SHaoyuan Feng    this.r := ptePerm.r
94b0fa7106SHaoyuan Feng
95b0fa7106SHaoyuan Feng    this
96b0fa7106SHaoyuan Feng  }
97d0de7e4aSpeixiaokun
9887d0ba30Speixiaokun  def applyS2(item: HptwResp) = {
99d0de7e4aSpeixiaokun    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
100d0de7e4aSpeixiaokun    this.pf := item.gpf
101d0de7e4aSpeixiaokun    this.af := item.gaf
1027acf8b76SXiaokun-Pei    this.v := DontCare
103d0de7e4aSpeixiaokun    this.d := ptePerm.d
104d0de7e4aSpeixiaokun    this.a := ptePerm.a
105d0de7e4aSpeixiaokun    this.g := ptePerm.g
106d0de7e4aSpeixiaokun    this.u := ptePerm.u
107d0de7e4aSpeixiaokun    this.x := ptePerm.x
108d0de7e4aSpeixiaokun    this.w := ptePerm.w
109d0de7e4aSpeixiaokun    this.r := ptePerm.r
110d0de7e4aSpeixiaokun
111d0de7e4aSpeixiaokun    this
112d0de7e4aSpeixiaokun  }
11387d0ba30Speixiaokun
114b0fa7106SHaoyuan Feng  override def toPrintable: Printable = {
115f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
116b0fa7106SHaoyuan Feng  }
117b0fa7106SHaoyuan Feng}
118b0fa7106SHaoyuan Feng
119b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle {
120b0fa7106SHaoyuan Feng  val pf = Bool() // NOTE: if this is true, just raise pf
121b0fa7106SHaoyuan Feng  val af = Bool() // NOTE: if this is true, just raise af
1227acf8b76SXiaokun-Pei  val v = Bool() // if stage1 pte is fake_pte, v is false
123b0fa7106SHaoyuan Feng  // pagetable perm (software defined)
124b0fa7106SHaoyuan Feng  val d = Bool()
125b0fa7106SHaoyuan Feng  val a = Bool()
126b0fa7106SHaoyuan Feng  val g = Bool()
127b0fa7106SHaoyuan Feng  val u = Bool()
128b0fa7106SHaoyuan Feng  val x = Bool()
129b0fa7106SHaoyuan Feng  val w = Bool()
130b0fa7106SHaoyuan Feng  val r = Bool()
131b0fa7106SHaoyuan Feng
132f9ac118cSHaoyuan Feng  def apply(item: PtwSectorResp) = {
133f1fe8698SLemover    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
134f1fe8698SLemover    this.pf := item.pf
135f1fe8698SLemover    this.af := item.af
1367acf8b76SXiaokun-Pei    this.v := item.v
137f1fe8698SLemover    this.d := ptePerm.d
138f1fe8698SLemover    this.a := ptePerm.a
139f1fe8698SLemover    this.g := ptePerm.g
140f1fe8698SLemover    this.u := ptePerm.u
141f1fe8698SLemover    this.x := ptePerm.x
142f1fe8698SLemover    this.w := ptePerm.w
143f1fe8698SLemover    this.r := ptePerm.r
144f1fe8698SLemover
145f1fe8698SLemover    this
146f1fe8698SLemover  }
1476d5ddbceSLemover  override def toPrintable: Printable = {
148f9ac118cSHaoyuan Feng    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} "
1496d5ddbceSLemover  }
1506d5ddbceSLemover}
1516d5ddbceSLemover
1526d5ddbceSLemover// multi-read && single-write
1536d5ddbceSLemover// input is data, output is hot-code(not one-hot)
1546d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
1556d5ddbceSLemover  val io = IO(new Bundle {
1566d5ddbceSLemover    val r = new Bundle {
1576d5ddbceSLemover      val req = Input(Vec(readWidth, gen))
1586d5ddbceSLemover      val resp = Output(Vec(readWidth, Vec(set, Bool())))
1596d5ddbceSLemover    }
1606d5ddbceSLemover    val w = Input(new Bundle {
1616d5ddbceSLemover      val valid = Bool()
1626d5ddbceSLemover      val bits = new Bundle {
1636d5ddbceSLemover        val index = UInt(log2Up(set).W)
1646d5ddbceSLemover        val data = gen
1656d5ddbceSLemover      }
1666d5ddbceSLemover    })
1676d5ddbceSLemover  })
1686d5ddbceSLemover
1696d5ddbceSLemover  val wordType = UInt(gen.getWidth.W)
1706d5ddbceSLemover  val array = Reg(Vec(set, wordType))
1716d5ddbceSLemover
1726d5ddbceSLemover  io.r.resp.zipWithIndex.map{ case (a,i) =>
1736d5ddbceSLemover    a := array.map(io.r.req(i).asUInt === _)
1746d5ddbceSLemover  }
1756d5ddbceSLemover
1766d5ddbceSLemover  when (io.w.valid) {
17776e02f07SLingrui98    array(io.w.bits.index) := io.w.bits.data.asUInt
1786d5ddbceSLemover  }
1796d5ddbceSLemover}
1806d5ddbceSLemover
181b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
1823ea4388cSHaoyuan Feng  require(pageNormal && pageSuper)
183b0fa7106SHaoyuan Feng
1843ea4388cSHaoyuan Feng  val tag = UInt(sectorvpnLen.W)
18545f497a4Shappy-lx  val asid = UInt(asidLen.W)
1863ea4388cSHaoyuan Feng  /* level, 11: 512GB size page(only for sv48)
1873ea4388cSHaoyuan Feng            10: 1GB size page
1883ea4388cSHaoyuan Feng            01: 2MB size page
1893ea4388cSHaoyuan Feng            00: 4KB size page
1903ea4388cSHaoyuan Feng     future sv57 extension should change level width
1913ea4388cSHaoyuan Feng  */
1923ea4388cSHaoyuan Feng  val level = Some(UInt(2.W))
1933ea4388cSHaoyuan Feng  val ppn = UInt(sectorppnLen.W)
194002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
195002c10a4SYanqin Li  val g_pbmt = UInt(ptePbmtLen.W)
196b0fa7106SHaoyuan Feng  val perm = new TlbSectorPermBundle
19763632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
198b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
19963632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
200a0301c0dSLemover
201d0de7e4aSpeixiaokun  val g_perm = new TlbPermBundle
202d0de7e4aSpeixiaokun  val vmid = UInt(vmidLen.W)
203d61cd5eeSpeixiaokun  val s2xlate = UInt(2.W)
204d0de7e4aSpeixiaokun
205a0301c0dSLemover
20656728e73SLemover  /** level usage:
20756728e73SLemover   *  !PageSuper: page is only normal, level is None, match all the tag
20856728e73SLemover   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
20956728e73SLemover   *  bits0  0: need mid 9bits
21056728e73SLemover   *         1: no need mid 9bits
21156728e73SLemover   *  PageSuper && PageNormal: page hold all the three type,
21256728e73SLemover   *  bits0  0: need low 9bits
21356728e73SLemover   *  bits1  0: need mid 9bits
21456728e73SLemover   */
21556728e73SLemover
21686b5ba4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool = false.B, onlyS1: Bool = false.B): Bool = {
21782978df9Speixiaokun    val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid))
21863632028SHaoyuan Feng    val addr_low_hit = valididx(vpn(2, 0))
21982978df9Speixiaokun    val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B)
22086b5ba4aSpeixiaokun    val isPageSuper = !(level.getOrElse(0.U) === 0.U)
22186b5ba4aSpeixiaokun    val pteidx_hit = Mux(hasS2xlate && !isPageSuper && !onlyS1, pteidx(vpn(2, 0)), true.B)
2223ea4388cSHaoyuan Feng
22356728e73SLemover    val tmp_level = level.get
2243ea4388cSHaoyuan Feng    val tag_matchs = Wire(Vec(Level + 1, Bool()))
2253ea4388cSHaoyuan Feng    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
22698451f8cSXiaokun-Pei    for (i <- 1 until Level) {
2273ea4388cSHaoyuan Feng      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
22856728e73SLemover    }
22998451f8cSXiaokun-Pei    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
2303ea4388cSHaoyuan Feng    val level_matchs = Wire(Vec(Level + 1, Bool()))
2313ea4388cSHaoyuan Feng    for (i <- 0 until Level) {
2323ea4388cSHaoyuan Feng      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
2333ea4388cSHaoyuan Feng    }
2343ea4388cSHaoyuan Feng    level_matchs(Level) := tag_matchs(Level)
2353ea4388cSHaoyuan Feng
2363ea4388cSHaoyuan Feng    asid_hit && level_matchs.asUInt.andR && addr_low_hit && vmid_hit && pteidx_hit
237a0301c0dSLemover  }
238a0301c0dSLemover
239933ec998Speixiaokun  def wbhit(data: PtwRespS2, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, s2xlate: UInt): Bool = {
240933ec998Speixiaokun    val s1vpn = data.s1.entry.tag
241aae99c05Speixiaokun    val s2vpn = data.s2.entry.tag(vpnLen - 1, sectortlbwidth)
242933ec998Speixiaokun    val wb_vpn = Mux(s2xlate === onlyStage2, s2vpn, s1vpn)
243933ec998Speixiaokun    val vpn = Cat(wb_vpn, 0.U(sectortlbwidth.W))
24463632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
24563632028SHaoyuan Feng    val vpn_hit = Wire(Bool())
24663632028SHaoyuan Feng    val index_hit = Wire(Vec(tlbcontiguous, Bool()))
247933ec998Speixiaokun    val wb_valididx = Wire(Vec(tlbcontiguous, Bool()))
248ab093818Speixiaokun    val hasS2xlate = this.s2xlate =/= noS2xlate
249ab093818Speixiaokun    val onlyS1 = this.s2xlate === onlyStage1
250ab093818Speixiaokun    val onlyS2 = this.s2xlate === onlyStage2
251ab093818Speixiaokun    val pteidx_hit = MuxCase(true.B, Seq(
252ab093818Speixiaokun      onlyS2 -> (VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0))).asUInt === pteidx.asUInt),
253ab093818Speixiaokun      hasS2xlate -> (pteidx.asUInt === data.s1.pteidx.asUInt)
254ab093818Speixiaokun    ))
255933ec998Speixiaokun    wb_valididx := Mux(s2xlate === onlyStage2, VecInit(UIntToOH(data.s2.entry.tag(sectortlbwidth - 1, 0)).asBools), data.s1.valididx)
256933ec998Speixiaokun    val s2xlate_hit = s2xlate === this.s2xlate
2573ea4388cSHaoyuan Feng
25863632028SHaoyuan Feng    val tmp_level = level.get
2593ea4388cSHaoyuan Feng    val tag_matchs = Wire(Vec(Level + 1, Bool()))
2603ea4388cSHaoyuan Feng    tag_matchs(0) := tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
26198451f8cSXiaokun-Pei    for (i <- 1 until Level) {
2623ea4388cSHaoyuan Feng      tag_matchs(i) := tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
26363632028SHaoyuan Feng    }
26498451f8cSXiaokun-Pei    tag_matchs(Level) := tag(sectorvpnLen - 1, vpnnLen * Level - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * Level)
2653ea4388cSHaoyuan Feng    val level_matchs = Wire(Vec(Level + 1, Bool()))
2663ea4388cSHaoyuan Feng    for (i <- 0 until Level) {
2673ea4388cSHaoyuan Feng      level_matchs(i) := tag_matchs(i) || tmp_level >= (i + 1).U
2683ea4388cSHaoyuan Feng    }
2693ea4388cSHaoyuan Feng    level_matchs(Level) := tag_matchs(Level)
2703ea4388cSHaoyuan Feng    vpn_hit := asid_hit && level_matchs.asUInt.andR
2713ea4388cSHaoyuan Feng
27263632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
273933ec998Speixiaokun      index_hit(i) := wb_valididx(i) && valididx(i)
27463632028SHaoyuan Feng    }
27563632028SHaoyuan Feng
27663632028SHaoyuan Feng    // For example, tlb req to page cache with vpn 0x10
27763632028SHaoyuan Feng    // At this time, 0x13 has not been paged, so page cache only resp 0x10
27863632028SHaoyuan Feng    // When 0x13 refill to page cache, previous item will be flushed
27963632028SHaoyuan Feng    // Now 0x10 and 0x13 are both valid in page cache
28063632028SHaoyuan Feng    // However, when 0x13 refill to tlb, will trigger multi hit
28163632028SHaoyuan Feng    // So will only trigger multi-hit when PopCount(data.valididx) = 1
282ab093818Speixiaokun    vpn_hit && index_hit.reduce(_ || _) && PopCount(wb_valididx) === 1.U && s2xlate_hit && pteidx_hit
28363632028SHaoyuan Feng  }
28463632028SHaoyuan Feng
285d0de7e4aSpeixiaokun  def apply(item: PtwRespS2): TlbSectorEntry = {
286d0de7e4aSpeixiaokun    this.asid := item.s1.entry.asid
2876f508cb5Speixiaokun    val inner_level = MuxLookup(item.s2xlate, 2.U)(Seq(
2887e664aa3Speixiaokun      onlyStage1 -> item.s1.entry.level.getOrElse(0.U),
2897e664aa3Speixiaokun      onlyStage2 -> item.s2.entry.level.getOrElse(0.U),
2903ea4388cSHaoyuan Feng      allStage -> (item.s1.entry.level.getOrElse(0.U) min item.s2.entry.level.getOrElse(0.U)),
2917e664aa3Speixiaokun      noS2xlate -> item.s1.entry.level.getOrElse(0.U)
2927e664aa3Speixiaokun    ))
2933ea4388cSHaoyuan Feng    this.level.map(_ := inner_level)
294d0de7e4aSpeixiaokun    this.perm.apply(item.s1)
295002c10a4SYanqin Li    this.pbmt := item.s1.entry.pbmt
296d0de7e4aSpeixiaokun
2973ea4388cSHaoyuan Feng    val s1tag = item.s1.entry.tag
29897929664SXiaokun-Pei    val s2tag = item.s2.entry.tag(gvpnLen - 1, sectortlbwidth)
2999cb05b4dSXiaokun-Pei    // if stage1 page is larger than stage2 page, need to merge s1tag and s2tag.
3003ea4388cSHaoyuan Feng    val s1tagFix = MuxCase(s1tag, Seq(
3013ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
3023ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
3033ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 3.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
3043ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
3053ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 2.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
3063ea4388cSHaoyuan Feng      (item.s1.entry.level.getOrElse(0.U) === 1.U && item.s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
3079cb05b4dSXiaokun-Pei    ))
3089cb05b4dSXiaokun-Pei    this.tag := Mux(item.s2xlate === onlyStage2, s2tag, Mux(item.s2xlate === allStage, s1tagFix, s1tag))
3093ea4388cSHaoyuan Feng    val s2page_pageSuper = item.s2.entry.level.getOrElse(0.U) =/= 0.U
310496c751cSpeixiaokun    this.pteidx := Mux(item.s2xlate === onlyStage2, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools),  item.s1.pteidx)
31186b5ba4aSpeixiaokun    val s2_valid = Mux(s2page_pageSuper, VecInit(Seq.fill(tlbcontiguous)(true.B)), VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools))
31286b5ba4aSpeixiaokun    this.valididx := Mux(item.s2xlate === onlyStage2, s2_valid, item.s1.valididx)
3139cb05b4dSXiaokun-Pei    // if stage2 page is larger than stage1 page, need to merge s2tag and s2ppn to get a new s2ppn.
3143ea4388cSHaoyuan Feng    val s1ppn = item.s1.entry.ppn
31582978df9Speixiaokun    val s1ppn_low = item.s1.ppn_low
3163ea4388cSHaoyuan Feng    val s2ppn = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, sectortlbwidth))(Seq(
3173ea4388cSHaoyuan Feng      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
3183ea4388cSHaoyuan Feng      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
3198c34f10bSpeixiaokun      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, sectortlbwidth))
3208c34f10bSpeixiaokun    ))
3213ea4388cSHaoyuan Feng    val s2ppn_tmp = MuxLookup(item.s2.entry.level.getOrElse(0.U), item.s2.entry.ppn(ppnLen - 1, 0))(Seq(
3223ea4388cSHaoyuan Feng      3.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 3), item.s2.entry.tag(vpnnLen * 3 - 1, 0)),
3233ea4388cSHaoyuan Feng      2.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen * 2), item.s2.entry.tag(vpnnLen * 2 - 1, 0)),
3248c34f10bSpeixiaokun      1.U -> Cat(item.s2.entry.ppn(ppnLen - 1, vpnnLen), item.s2.entry.tag(vpnnLen - 1, 0))
3258c34f10bSpeixiaokun    ))
3268c34f10bSpeixiaokun    val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(s2ppn_tmp(sectortlbwidth - 1, 0)))
32782978df9Speixiaokun    this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn)
32882978df9Speixiaokun    this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low)
329d61cd5eeSpeixiaokun    this.vmid := item.s1.entry.vmid.getOrElse(0.U)
330002c10a4SYanqin Li    this.g_pbmt := item.s2.entry.pbmt
33187d0ba30Speixiaokun    this.g_perm.applyS2(item.s2)
33282978df9Speixiaokun    this.s2xlate := item.s2xlate
333a0301c0dSLemover    this
334a0301c0dSLemover  }
335a0301c0dSLemover
33656728e73SLemover  // 4KB is normal entry, 2MB/1GB is considered as super entry
33756728e73SLemover  def is_normalentry(): Bool = {
33856728e73SLemover    if (!pageSuper) { true.B }
33956728e73SLemover    else if (!pageNormal) { false.B }
34056728e73SLemover    else { level.get === 0.U }
34156728e73SLemover  }
3425cf62c1aSLemover
343d0de7e4aSpeixiaokun
34456728e73SLemover  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
34556728e73SLemover    val inner_level = level.getOrElse(0.U)
3463ea4388cSHaoyuan Feng    val ppn_res = Cat(ppn(sectorppnLen - 1, vpnnLen * 3 - sectortlbwidth),
3473ea4388cSHaoyuan Feng      Mux(inner_level >= "b11".U , vpn(vpnnLen * 3 - 1, vpnnLen * 2), ppn(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth)),
3483ea4388cSHaoyuan Feng      Mux(inner_level >= "b10".U , vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)),
3493ea4388cSHaoyuan Feng      Mux(inner_level >= "b01".U , vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))))
35056728e73SLemover
3513ea4388cSHaoyuan Feng    if (saveLevel)
3523ea4388cSHaoyuan Feng      RegEnable(ppn_res, valid)
3533ea4388cSHaoyuan Feng    else
3543ea4388cSHaoyuan Feng      ppn_res
355a0301c0dSLemover  }
356a0301c0dSLemover
357d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
358d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
359d61cd5eeSpeixiaokun  }
360d61cd5eeSpeixiaokun
361a0301c0dSLemover  override def toPrintable: Printable = {
362a0301c0dSLemover    val inner_level = level.getOrElse(2.U)
36345f497a4Shappy-lx    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
364a0301c0dSLemover  }
365a0301c0dSLemover
366a0301c0dSLemover}
367a0301c0dSLemover
3686d5ddbceSLemoverobject TlbCmd {
3696d5ddbceSLemover  def read  = "b00".U
3706d5ddbceSLemover  def write = "b01".U
3716d5ddbceSLemover  def exec  = "b10".U
3726d5ddbceSLemover
3736d5ddbceSLemover  def atom_read  = "b100".U // lr
3746d5ddbceSLemover  def atom_write = "b101".U // sc / amo
3756d5ddbceSLemover
3766d5ddbceSLemover  def apply() = UInt(3.W)
3776d5ddbceSLemover  def isRead(a: UInt) = a(1,0)===read
3786d5ddbceSLemover  def isWrite(a: UInt) = a(1,0)===write
3796d5ddbceSLemover  def isExec(a: UInt) = a(1,0)===exec
3806d5ddbceSLemover
3816d5ddbceSLemover  def isAtom(a: UInt) = a(2)
382a79fef67Swakafa  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
3836d5ddbceSLemover}
3846d5ddbceSLemover
385002c10a4SYanqin Li// Svpbmt extension
386002c10a4SYanqin Liobject Pbmt {
387002c10a4SYanqin Li  def pma:  UInt = "b00".U  // None
388002c10a4SYanqin Li  def nc:   UInt = "b01".U  // Non-cacheable, idempotent, weakly-ordered (RVWMO), main memory
389002c10a4SYanqin Li  def io:   UInt = "b10".U  // Non-cacheable, non-idempotent, strongly-ordered (I/O ordering), I/O
390002c10a4SYanqin Li  def rsvd: UInt = "b11".U  // Reserved for future standard use
391002c10a4SYanqin Li  def width: Int = 2
392002c10a4SYanqin Li
393002c10a4SYanqin Li  def apply() = UInt(2.W)
394002c10a4SYanqin Li  def isUncache(a: UInt) = a===nc || a===io
395002c10a4SYanqin Li}
396002c10a4SYanqin Li
39703efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
398a0301c0dSLemover  val r = new Bundle {
399a0301c0dSLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
400a0301c0dSLemover      val vpn = Output(UInt(vpnLen.W))
401875ae3b4SXiaokun-Pei      val s2xlate = Output(UInt(2.W))
402a0301c0dSLemover    })))
403a0301c0dSLemover    val resp = Vec(ports, ValidIO(new Bundle{
404a0301c0dSLemover      val hit = Output(Bool())
40503efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
406002c10a4SYanqin Li      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
407002c10a4SYanqin Li      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
408b0fa7106SHaoyuan Feng      val perm = Vec(nDups, Output(new TlbSectorPermBundle()))
409d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
410d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
411a0301c0dSLemover    }))
412a0301c0dSLemover  }
413a0301c0dSLemover  val w = Flipped(ValidIO(new Bundle {
414a0301c0dSLemover    val wayIdx = Output(UInt(log2Up(nWays).W))
415d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
416a0301c0dSLemover  }))
4173889e11eSLemover  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
418a0301c0dSLemover
41982978df9Speixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = {
420a0301c0dSLemover    this.r.req(i).valid := valid
421a0301c0dSLemover    this.r.req(i).bits.vpn := vpn
422d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
423d0de7e4aSpeixiaokun
424a0301c0dSLemover  }
425a0301c0dSLemover
426a0301c0dSLemover  def r_resp_apply(i: Int) = {
427002c10a4SYanqin Li    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
428a0301c0dSLemover  }
429a0301c0dSLemover
430d0de7e4aSpeixiaokun  def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = {
431a0301c0dSLemover    this.w.valid := valid
432a0301c0dSLemover    this.w.bits.wayIdx := wayIdx
433a0301c0dSLemover    this.w.bits.data := data
434a0301c0dSLemover  }
435a0301c0dSLemover
436a0301c0dSLemover}
437a0301c0dSLemover
43803efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
439f1fe8698SLemover  val r = new Bundle {
440f1fe8698SLemover    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
441f1fe8698SLemover      val vpn = Output(UInt(vpnLen.W))
442d0de7e4aSpeixiaokun      val s2xlate = Output(UInt(2.W))
443f1fe8698SLemover    })))
444f1fe8698SLemover    val resp = Vec(ports, ValidIO(new Bundle{
445f1fe8698SLemover      val hit = Output(Bool())
44603efd994Shappy-lx      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
447002c10a4SYanqin Li      val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
448002c10a4SYanqin Li      val g_pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
44903efd994Shappy-lx      val perm = Vec(nDups, Output(new TlbPermBundle()))
450d0de7e4aSpeixiaokun      val g_perm = Vec(nDups, Output(new TlbPermBundle()))
451d0de7e4aSpeixiaokun      val s2xlate = Vec(nDups, Output(UInt(2.W)))
452f1fe8698SLemover    }))
453f1fe8698SLemover  }
454f1fe8698SLemover  val w = Flipped(ValidIO(new Bundle {
455d0de7e4aSpeixiaokun    val data = Output(new PtwRespS2)
456f1fe8698SLemover  }))
457f1fe8698SLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null
458f1fe8698SLemover
459d0de7e4aSpeixiaokun  def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = {
460f1fe8698SLemover    this.r.req(i).valid := valid
461f1fe8698SLemover    this.r.req(i).bits.vpn := vpn
462d0de7e4aSpeixiaokun    this.r.req(i).bits.s2xlate := s2xlate
463f1fe8698SLemover  }
464f1fe8698SLemover
465f1fe8698SLemover  def r_resp_apply(i: Int) = {
466002c10a4SYanqin Li    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate, this.r.resp(i).bits.pbmt, this.r.resp(i).bits.g_pbmt)
467f1fe8698SLemover  }
468f1fe8698SLemover
469d0de7e4aSpeixiaokun  def w_apply(valid: Bool, data: PtwRespS2): Unit = {
470f1fe8698SLemover    this.w.valid := valid
471f1fe8698SLemover    this.w.bits.data := data
472f1fe8698SLemover  }
473f1fe8698SLemover}
474f1fe8698SLemover
4753889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
4763889e11eSLemover  val sets = Output(UInt(log2Up(nSets).W))
4773889e11eSLemover  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
4783889e11eSLemover}
4793889e11eSLemover
480a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
4813889e11eSLemover  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
482a0301c0dSLemover
483a0301c0dSLemover  val refillIdx = Output(UInt(log2Up(nWays).W))
484a0301c0dSLemover  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
485a0301c0dSLemover
486a0301c0dSLemover  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
48753b8f1a7SLemover    for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) {
48853b8f1a7SLemover      ac_rep := ac_tlb
489a0301c0dSLemover    }
49053b8f1a7SLemover    this.chosen_set := get_set_idx(vpn, nSets)
49153b8f1a7SLemover    in.map(a => a.refillIdx := this.refillIdx)
492a0301c0dSLemover  }
493a0301c0dSLemover}
494a0301c0dSLemover
495a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
496a0301c0dSLemover  TlbBundle {
497f9ac118cSHaoyuan Feng  val page = new ReplaceIO(Width, q.NSets, q.NWays)
498a0301c0dSLemover
499a0301c0dSLemover  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
500f9ac118cSHaoyuan Feng    this.page.apply_sep(in.map(_.page), vpn)
501a0301c0dSLemover  }
502a0301c0dSLemover
503a0301c0dSLemover}
504a0301c0dSLemover
5058744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle {
5068744445eSMaxpicca-Li  val is_ld = Bool()
5078744445eSMaxpicca-Li  val is_st = Bool()
508be867ebcSAnzooooo  val idx = UInt(log2Ceil(VirtualLoadQueueMaxStoreQueueSize).W)
5098744445eSMaxpicca-Li}
5108744445eSMaxpicca-Li
5116d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle {
512ca2f90a6SLemover  val vaddr = Output(UInt(VAddrBits.W))
513ca2f90a6SLemover  val cmd = Output(TlbCmd())
514d0de7e4aSpeixiaokun  val hyperinst = Output(Bool())
515d0de7e4aSpeixiaokun  val hlvx = Output(Bool())
51626af847eSgood-circle  val size = Output(UInt(log2Ceil(log2Ceil(VLEN/8)+1).W))
517f1fe8698SLemover  val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache
5188744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
519b52348aeSWilliam Wang  // do not translate, but still do pmp/pma check
520b52348aeSWilliam Wang  val no_translate = Output(Bool())
521149a2326Sweiding liu  val pmp_addr = Output(UInt(PAddrBits.W)) // load s1 send prefetch paddr
5226d5ddbceSLemover  val debug = new Bundle {
523ca2f90a6SLemover    val pc = Output(UInt(XLEN.W))
524f1fe8698SLemover    val robIdx = Output(new RobPtr)
525ca2f90a6SLemover    val isFirstIssue = Output(Bool())
5266d5ddbceSLemover  }
5276d5ddbceSLemover
528f1fe8698SLemover  // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead
5296d5ddbceSLemover  override def toPrintable: Printable = {
530f1fe8698SLemover    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}"
5316d5ddbceSLemover  }
5326d5ddbceSLemover}
5336d5ddbceSLemover
534b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
535b6982e83SLemover  val ld = Output(Bool())
536b6982e83SLemover  val st = Output(Bool())
537b6982e83SLemover  val instr = Output(Bool())
538b6982e83SLemover}
539b6982e83SLemover
54003efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
54103efd994Shappy-lx  val paddr = Vec(nDups, Output(UInt(PAddrBits.W)))
542d0de7e4aSpeixiaokun  val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W)))
543002c10a4SYanqin Li  val pbmt = Vec(nDups, Output(UInt(ptePbmtLen.W)))
544ca2f90a6SLemover  val miss = Output(Bool())
54508b0bc30Shappy-lx  val fastMiss = Output(Bool())
54603efd994Shappy-lx  val excp = Vec(nDups, new Bundle {
547d0de7e4aSpeixiaokun    val gpf = new TlbExceptionBundle()
548b6982e83SLemover    val pf = new TlbExceptionBundle()
549b6982e83SLemover    val af = new TlbExceptionBundle()
55003efd994Shappy-lx  })
551ca2f90a6SLemover  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
5528744445eSMaxpicca-Li  val memidx = Output(new MemBlockidxBundle)
5536d5ddbceSLemover
5548744445eSMaxpicca-Li  val debug = new Bundle {
5558744445eSMaxpicca-Li    val robIdx = Output(new RobPtr)
5568744445eSMaxpicca-Li    val isFirstIssue = Output(Bool())
5578744445eSMaxpicca-Li  }
5586d5ddbceSLemover  override def toPrintable: Printable = {
55903efd994Shappy-lx    p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}"
5606d5ddbceSLemover  }
5616d5ddbceSLemover}
5626d5ddbceSLemover
56303efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
5646d5ddbceSLemover  val req = DecoupledIO(new TlbReq)
565c3b763d0SYinan Xu  val req_kill = Output(Bool())
56603efd994Shappy-lx  val resp = Flipped(DecoupledIO(new TlbResp(nRespDups)))
5676d5ddbceSLemover}
5686d5ddbceSLemover
5696d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
5706d5ddbceSLemover  val req = Vec(Width, DecoupledIO(new PtwReq))
571d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2))
5726d5ddbceSLemover
5736d5ddbceSLemover
5746d5ddbceSLemover  override def toPrintable: Printable = {
5756d5ddbceSLemover    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
5766d5ddbceSLemover  }
5776d5ddbceSLemover}
5786d5ddbceSLemover
5798744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
5808744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx))
581d0de7e4aSpeixiaokun  val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx()))
5828744445eSMaxpicca-Li
5838744445eSMaxpicca-Li
5848744445eSMaxpicca-Li  override def toPrintable: Printable = {
5858744445eSMaxpicca-Li    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
5868744445eSMaxpicca-Li  }
5878744445eSMaxpicca-Li}
5888744445eSMaxpicca-Li
589185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle {
590185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
591185e6164SHaoyuan Feng  val full = Output(Bool())
592185e6164SHaoyuan Feng}
593185e6164SHaoyuan Feng
594185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle {
595185e6164SHaoyuan Feng  val id = Output(UInt(log2Up(loadfiltersize).W))
596185e6164SHaoyuan Feng  // When there are multiple matching entries for PTW resp in filter
597185e6164SHaoyuan Feng  // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000
598185e6164SHaoyuan Feng  // these two vaddrs are not in a same 4K Page, so will send to ptw twice
599185e6164SHaoyuan Feng  // However, when ptw resp, if they are in a 1G or 2M huge page
600185e6164SHaoyuan Feng  // The two entries will both hit, and both need to replay
601185e6164SHaoyuan Feng  val replay_all = Output(Bool())
602185e6164SHaoyuan Feng}
603185e6164SHaoyuan Feng
604185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle {
60571489510SXuan Hu  val req = Vec(backendParams.LdExuCnt, new TlbHintReq)
606185e6164SHaoyuan Feng  val resp = ValidIO(new TLBHintResp)
607185e6164SHaoyuan Feng}
608185e6164SHaoyuan Feng
60945f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
610b052b972SLemover  val sfence = Input(new SfenceBundle)
611b052b972SLemover  val csr = Input(new TlbCsrBundle)
612f1fe8698SLemover
613f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = {
614f1fe8698SLemover    this.sfence <> sfence
615f1fe8698SLemover    this.csr <> csr
616f1fe8698SLemover  }
617f1fe8698SLemover
618f1fe8698SLemover  // overwrite satp. write satp will cause flushpipe but csr.priv won't
619f1fe8698SLemover  // satp will be dealyed several cycles from writing, but csr.priv won't
620f1fe8698SLemover  // so inside mmu, these two signals should be divided
621f1fe8698SLemover  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = {
622f1fe8698SLemover    this.sfence <> sfence
623f1fe8698SLemover    this.csr <> csr
624f1fe8698SLemover    this.csr.satp := satp
625f1fe8698SLemover  }
626a0301c0dSLemover}
6276d5ddbceSLemover
6288744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle {
6298744445eSMaxpicca-Li  val valid = Bool()
6308744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
6318744445eSMaxpicca-Li}
6328744445eSMaxpicca-Li
63303efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends
63445f497a4Shappy-lx  MMUIOBaseBundle {
635f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
63603efd994Shappy-lx  val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups)))
637f1fe8698SLemover  val flushPipe = Vec(Width, Input(Bool()))
638a4f9c77fSpeixiaokun  val redirect = Flipped(ValidIO(new Redirect)) // flush the signal need_gpa in tlb
6398744445eSMaxpicca-Li  val ptw = new TlbPtwIOwithMemIdx(Width)
6408744445eSMaxpicca-Li  val refill_to_mem = Output(new TlbRefilltoMemIO())
641a0301c0dSLemover  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
64226af847eSgood-circle  val pmp = Vec(Width, ValidIO(new PMPReqBundle(q.lgMaxSize)))
643185e6164SHaoyuan Feng  val tlbreplay = Vec(Width, Output(Bool()))
644a0301c0dSLemover}
645a0301c0dSLemover
646f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
6478744445eSMaxpicca-Li  val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx()))
648a0301c0dSLemover  val resp = Flipped(DecoupledIO(new Bundle {
649d0de7e4aSpeixiaokun    val data = new PtwRespS2withMemIdx
650a0301c0dSLemover    val vector = Output(Vec(Width, Bool()))
651a4f9c77fSpeixiaokun    val getGpa = Output(Vec(Width, Bool()))
652a0301c0dSLemover  }))
653a0301c0dSLemover
6548744445eSMaxpicca-Li  def connect(normal: TlbPtwIOwithMemIdx): Unit = {
655f1fe8698SLemover    req <> normal.req
656f1fe8698SLemover    resp.ready := normal.resp.ready
657f1fe8698SLemover    normal.resp.bits := resp.bits.data
658f1fe8698SLemover    normal.resp.valid := resp.valid
659a0301c0dSLemover  }
6606d5ddbceSLemover}
6616d5ddbceSLemover
66292e3bfefSLemover/****************************  L2TLB  *************************************/
6636d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
66492e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
6656d5ddbceSLemover  with HasXSParameter with HasPtwConst
6666d5ddbceSLemover
6676d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{
668002c10a4SYanqin Li  val n = UInt(pteNLen.W)
669002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
6706d5ddbceSLemover  val reserved  = UInt(pteResLen.W)
6710d94d540SHaoyuan Feng  val ppn_high = UInt(ppnHignLen.W)
6726d5ddbceSLemover  val ppn  = UInt(ppnLen.W)
673002c10a4SYanqin Li  val rsw  = UInt(pteRswLen.W)
6746d5ddbceSLemover  val perm = new Bundle {
6756d5ddbceSLemover    val d    = Bool()
6766d5ddbceSLemover    val a    = Bool()
6776d5ddbceSLemover    val g    = Bool()
6786d5ddbceSLemover    val u    = Bool()
6796d5ddbceSLemover    val x    = Bool()
6806d5ddbceSLemover    val w    = Bool()
6816d5ddbceSLemover    val r    = Bool()
6826d5ddbceSLemover    val v    = Bool()
6836d5ddbceSLemover  }
6846d5ddbceSLemover
6856d5ddbceSLemover  def unaligned(level: UInt) = {
6863ea4388cSHaoyuan Feng    isLeaf() &&
6873ea4388cSHaoyuan Feng      !(level === 0.U ||
6886d5ddbceSLemover        level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
6893ea4388cSHaoyuan Feng        level === 2.U && ppn(vpnnLen*2-1, 0) === 0.U ||
6903ea4388cSHaoyuan Feng        level === 3.U && ppn(vpnnLen*3-1, 0) === 0.U)
6916d5ddbceSLemover  }
6926d5ddbceSLemover
69397929664SXiaokun-Pei  def isLeaf() = {
69497929664SXiaokun-Pei    (perm.r || perm.x || perm.w) && perm.v
69597929664SXiaokun-Pei  }
69697929664SXiaokun-Pei
697135df6a7SXiaokun-Pei  def isNext() = {
698135df6a7SXiaokun-Pei    !(perm.r || perm.x || perm.w) && perm.v
699135df6a7SXiaokun-Pei  }
700135df6a7SXiaokun-Pei
701dd286b6aSYanqin Li  def isPf(level: UInt, pbmte: Bool) = {
702135df6a7SXiaokun-Pei    val pf = WireInit(false.B)
7035ec7c921SXiaokun-Pei    when (reserved =/= 0.U){
7045ec7c921SXiaokun-Pei      pf := true.B
705dd286b6aSYanqin Li    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
7065ec7c921SXiaokun-Pei      pf := true.B
7075ec7c921SXiaokun-Pei    }.elsewhen (isNext()) {
7085ec7c921SXiaokun-Pei      pf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
709135df6a7SXiaokun-Pei    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
710135df6a7SXiaokun-Pei      pf := true.B
711dd286b6aSYanqin Li    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
712dd286b6aSYanqin Li      pf := true.B
713135df6a7SXiaokun-Pei    }.otherwise{
71457ff69b1SXiaokun-Pei      pf := unaligned(level)
715135df6a7SXiaokun-Pei    }
716135df6a7SXiaokun-Pei    pf
717135df6a7SXiaokun-Pei  }
718135df6a7SXiaokun-Pei
719dd286b6aSYanqin Li  def isGpf(level: UInt, pbmte: Bool) = {
720135df6a7SXiaokun-Pei    val gpf = WireInit(false.B)
721dd286b6aSYanqin Li    when (reserved =/= 0.U){
722dd286b6aSYanqin Li      gpf := true.B
723dd286b6aSYanqin Li    }.elsewhen(pbmt === 3.U || (!pbmte && pbmt =/= 0.U)){
724dd286b6aSYanqin Li      gpf := true.B
725dd286b6aSYanqin Li    }.elsewhen (isNext()) {
726dd286b6aSYanqin Li      gpf := (perm.u || perm.a || perm.d || n =/= 0.U || pbmt =/= 0.U)
727135df6a7SXiaokun-Pei    }.elsewhen (!perm.v || (!perm.r && perm.w)) {
728135df6a7SXiaokun-Pei      gpf := true.B
729135df6a7SXiaokun-Pei    }.elsewhen (!perm.u) {
730135df6a7SXiaokun-Pei      gpf := true.B
731dd286b6aSYanqin Li    }.elsewhen (n =/= 0.U && ppn(3, 0) =/= 8.U) {
732dd286b6aSYanqin Li      gpf := true.B
733135df6a7SXiaokun-Pei    }.otherwise{
73457ff69b1SXiaokun-Pei      gpf := unaligned(level)
735135df6a7SXiaokun-Pei    }
736135df6a7SXiaokun-Pei    gpf
7376d5ddbceSLemover  }
7386d5ddbceSLemover
7394e811ad7SHaoyuan Feng  // ppn of Xiangshan is 48 - 12 bits but ppn of sv48 is 44 bits
7400d94d540SHaoyuan Feng  // access fault will be raised when ppn >> ppnLen is not zero
7414e811ad7SHaoyuan Feng  def isAf(): Bool = {
7420709d54aSXiaokun-Pei    !(ppn_high === 0.U) && perm.v
7430d94d540SHaoyuan Feng  }
7440d94d540SHaoyuan Feng
7450b1b8ed1SXiaokun-Pei  def isStage1Gpf(mode: UInt) = {
7460b1b8ed1SXiaokun-Pei    val sv39_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv39x4 - offLen)
7470b1b8ed1SXiaokun-Pei    val sv48_high = Cat(ppn_high, ppn) >> (GPAddrBitsSv48x4 - offLen)
7480709d54aSXiaokun-Pei    !(Mux(mode === Sv39, sv39_high, Mux(mode === Sv48, sv48_high, 0.U)) === 0.U) && perm.v
7494c0e0181SXiaokun-Pei  }
7504c0e0181SXiaokun-Pei
7516d5ddbceSLemover  def getPerm() = {
7526d5ddbceSLemover    val pm = Wire(new PtePermBundle)
7536d5ddbceSLemover    pm.d := perm.d
7546d5ddbceSLemover    pm.a := perm.a
7556d5ddbceSLemover    pm.g := perm.g
7566d5ddbceSLemover    pm.u := perm.u
7576d5ddbceSLemover    pm.x := perm.x
7586d5ddbceSLemover    pm.w := perm.w
7596d5ddbceSLemover    pm.r := perm.r
7606d5ddbceSLemover    pm
7616d5ddbceSLemover  }
7624c0e0181SXiaokun-Pei  def getPPN() = {
7634c0e0181SXiaokun-Pei    Cat(ppn_high, ppn)
7644c0e0181SXiaokun-Pei  }
7656d5ddbceSLemover  override def toPrintable: Printable = {
7666d5ddbceSLemover    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
7676d5ddbceSLemover  }
7686d5ddbceSLemover}
7696d5ddbceSLemover
7706d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
7716d5ddbceSLemover  val tag = UInt(tagLen.W)
77245f497a4Shappy-lx  val asid = UInt(asidLen.W)
773d0de7e4aSpeixiaokun  val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None
774002c10a4SYanqin Li  val pbmt = UInt(ptePbmtLen.W)
77597929664SXiaokun-Pei  val ppn = UInt(gvpnLen.W)
7766d5ddbceSLemover  val perm = if (hasPerm) Some(new PtePermBundle) else None
7773ea4388cSHaoyuan Feng  val level = if (hasLevel) Some(UInt(log2Up(Level + 1).W)) else None
778bc063562SLemover  val prefetch = Bool()
7798d8ac704SLemover  val v = Bool()
7806d5ddbceSLemover
78156728e73SLemover  def is_normalentry(): Bool = {
78256728e73SLemover    if (!hasLevel) true.B
78356728e73SLemover    else level.get === 2.U
78456728e73SLemover  }
78556728e73SLemover
786f1fe8698SLemover  def genPPN(vpn: UInt): UInt = {
7873ea4388cSHaoyuan Feng    if (!hasLevel) {
7883ea4388cSHaoyuan Feng      ppn
7893ea4388cSHaoyuan Feng    } else {
7903ea4388cSHaoyuan Feng      MuxLookup(level.get, 0.U)(Seq(
7913ea4388cSHaoyuan Feng        3.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*3), vpn(vpnnLen*3-1, 0)),
7923ea4388cSHaoyuan Feng        2.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)),
793f1fe8698SLemover        1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)),
7943ea4388cSHaoyuan Feng        0.U -> ppn)
795f1fe8698SLemover      )
796f1fe8698SLemover    }
7973ea4388cSHaoyuan Feng  }
798f1fe8698SLemover
799d0de7e4aSpeixiaokun  //s2xlate control whether compare vmid or not
800b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = {
8016d5ddbceSLemover    require(vpn.getWidth == vpnLen)
802cccfc98dSLemover//    require(this.asid.getWidth <= asid.getWidth)
803b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
804b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
805d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B)
8066d5ddbceSLemover    if (allType) {
8076d5ddbceSLemover      require(hasLevel)
8083ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
8093ea4388cSHaoyuan Feng      for (i <- 0 until 3) {
8103ea4388cSHaoyuan Feng        tag_match(i) := tag(vpnnLen * (i + 1) - 1, vpnnLen * i) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
8113ea4388cSHaoyuan Feng      }
8123ea4388cSHaoyuan Feng      tag_match(3) := tag(tagLen - 1, vpnnLen * 3) === vpn(tagLen - 1, vpnnLen * 3)
81345f497a4Shappy-lx
8143ea4388cSHaoyuan Feng      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
8153ea4388cSHaoyuan Feng        3.U -> tag_match(3),
8163ea4388cSHaoyuan Feng        2.U -> (tag_match(3) && tag_match(2)),
8173ea4388cSHaoyuan Feng        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
8183ea4388cSHaoyuan Feng        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
8193ea4388cSHaoyuan Feng      )
8203ea4388cSHaoyuan Feng
8213ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match
8226d5ddbceSLemover    } else if (hasLevel) {
8233ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
8243ea4388cSHaoyuan Feng      tag_match(0) := tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits)
8253ea4388cSHaoyuan Feng      for (i <- 1 until 3) {
8263ea4388cSHaoyuan Feng        tag_match(i) := tag(tagLen - vpnnLen * i - extendVpnnBits - 1, tagLen - vpnnLen * (i + 1) - extendVpnnBits) === vpn(vpnLen - vpnnLen * i - extendVpnnBits - 1, vpnLen - vpnnLen * (i + 1) - extendVpnnBits)
8273ea4388cSHaoyuan Feng      }
82845f497a4Shappy-lx
8293ea4388cSHaoyuan Feng      val level_match = MuxLookup(level.getOrElse(0.U), false.B)(Seq(
8303ea4388cSHaoyuan Feng        3.U -> tag_match(0),
8313ea4388cSHaoyuan Feng        2.U -> (tag_match(0) && tag_match(1)),
8323ea4388cSHaoyuan Feng        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
8333ea4388cSHaoyuan Feng      )
8343ea4388cSHaoyuan Feng
8353ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match
8366d5ddbceSLemover    } else {
83782978df9Speixiaokun      asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
8386d5ddbceSLemover    }
8396d5ddbceSLemover  }
8406d5ddbceSLemover
841e3da8badSTang Haojin  def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B): Unit = {
84245f497a4Shappy-lx    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
84345f497a4Shappy-lx
8446d5ddbceSLemover    tag := vpn(vpnLen - 1, vpnLen - tagLen)
845002c10a4SYanqin Li    pbmt := pte.asTypeOf(new PteBundle().cloneType).pbmt
846a0301c0dSLemover    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
847a0301c0dSLemover    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
84845f497a4Shappy-lx    this.asid := asid
849d61cd5eeSpeixiaokun    this.vmid.map(_ := vmid)
850bc063562SLemover    this.prefetch := prefetch
8518d8ac704SLemover    this.v := valid
8526d5ddbceSLemover    this.level.map(_ := level)
8536d5ddbceSLemover  }
8546d5ddbceSLemover
8558d8ac704SLemover  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
8566d5ddbceSLemover    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
8578d8ac704SLemover    e.refill(vpn, asid, pte, level, prefetch, valid)
8586d5ddbceSLemover    e
8596d5ddbceSLemover  }
8606d5ddbceSLemover
8616d5ddbceSLemover
862f1fe8698SLemover
8636d5ddbceSLemover  override def toPrintable: Printable = {
8646d5ddbceSLemover    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
865002c10a4SYanqin Li    p"tag:0x${Hexadecimal(tag)} pbmt: ${pbmt} ppn:0x${Hexadecimal(ppn)} " +
8666d5ddbceSLemover      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
867bc063562SLemover      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
868bc063562SLemover      p"prefetch:${prefetch}"
8696d5ddbceSLemover  }
8706d5ddbceSLemover}
8716d5ddbceSLemover
87263632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) {
87397929664SXiaokun-Pei  override val ppn = UInt(sectorptePPNLen.W)
87463632028SHaoyuan Feng}
87563632028SHaoyuan Feng
87663632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) {
87763632028SHaoyuan Feng  val ppn_low = UInt(sectortlbwidth.W)
87863632028SHaoyuan Feng  val af = Bool()
87963632028SHaoyuan Feng  val pf = Bool()
88063632028SHaoyuan Feng}
88163632028SHaoyuan Feng
882abc4432bSHaoyuan Fengclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int)(implicit p: Parameters) extends PtwBundle {
8836d5ddbceSLemover  require(log2Up(num)==log2Down(num))
8841f4a7c0cSLemover  // NOTE: hasPerm means that is leaf or not.
8856d5ddbceSLemover
8866d5ddbceSLemover  val tag  = UInt(tagLen.W)
88745f497a4Shappy-lx  val asid = UInt(asidLen.W)
8884c0e0181SXiaokun-Pei  val vmid = Some(UInt(vmidLen.W))
889002c10a4SYanqin Li  val pbmts = Vec(num, UInt(ptePbmtLen.W))
8904c0e0181SXiaokun-Pei  val ppns = Vec(num, UInt(gvpnLen.W))
8916d5ddbceSLemover  val vs   = Vec(num, Bool())
892854ed348SHaoyuan Feng  val af   = Vec(num, Bool())
8936d5ddbceSLemover  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
894bc063562SLemover  val prefetch = Bool()
895abc4432bSHaoyuan Feng  val reservedBits = if(ReservedBits > 0) Some(UInt(ReservedBits.W)) else None
8966d5ddbceSLemover  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
8971f4a7c0cSLemover  // NOTE: vs is used for different usage:
8986962b4ffSHaoyuan Feng  // for l0, which store the leaf(leaves), vs is page fault or not.
8996962b4ffSHaoyuan Feng  // for l1, which shoule not store leaf, vs is valid or not, that will anticipate in hit check
9006962b4ffSHaoyuan Feng  // Because, l1 should not store leaf(no perm), it doesn't store perm.
9016962b4ffSHaoyuan Feng  // If l1 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful.
9021f4a7c0cSLemover  // TODO: divide vs into validVec and pfVec
9036962b4ffSHaoyuan Feng  // for l1: may valid but pf, so no need for page walk, return random pte with pf.
9046d5ddbceSLemover
9056d5ddbceSLemover  def tagClip(vpn: UInt) = {
9066d5ddbceSLemover    require(vpn.getWidth == vpnLen)
9076d5ddbceSLemover    vpn(vpnLen - 1, vpnLen - tagLen)
9086d5ddbceSLemover  }
9096d5ddbceSLemover
9106d5ddbceSLemover  def sectorIdxClip(vpn: UInt, level: Int) = {
9116d5ddbceSLemover    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
9126d5ddbceSLemover  }
9136d5ddbceSLemover
914b188e334Speixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = {
915b188e334Speixiaokun    val asid_value = Mux(s2xlate, vasid, asid)
916b188e334Speixiaokun    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid_value)
917d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B)
9184ed5afbdSXiaokun-Pei    asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level)))
9196d5ddbceSLemover  }
9206d5ddbceSLemover
921dd286b6aSYanqin Li  def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool) = {
9226d5ddbceSLemover    require((data.getWidth / XLEN) == num,
9235854c1edSLemover      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
9246d5ddbceSLemover
925abc4432bSHaoyuan Feng    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm, ReservedBits))
9266d5ddbceSLemover    ps.tag := tagClip(vpn)
92745f497a4Shappy-lx    ps.asid := asid
928d61cd5eeSpeixiaokun    ps.vmid.map(_ := vmid)
929bc063562SLemover    ps.prefetch := prefetch
9306d5ddbceSLemover    for (i <- 0 until num) {
9316d5ddbceSLemover      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
932002c10a4SYanqin Li      ps.pbmts(i) := pte.pbmt
9336d5ddbceSLemover      ps.ppns(i) := pte.ppn
9346962b4ffSHaoyuan Feng      ps.vs(i)   := Mux(s2xlate === onlyStage2, !pte.isGpf(levelUInt, pbmte), !pte.isPf(levelUInt, pbmte)) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())
9354ed5afbdSXiaokun-Pei      ps.af(i)   := Mux(s2xlate === allStage, false.B, pte.isAf()) // if allstage, this refill is from ptw or llptw, so the af is invalid
9366d5ddbceSLemover      ps.perms.map(_(i) := pte.perm)
9376d5ddbceSLemover    }
938abc4432bSHaoyuan Feng    ps.reservedBits.map(_ := true.B)
9396d5ddbceSLemover    ps
9406d5ddbceSLemover  }
9416d5ddbceSLemover
9426d5ddbceSLemover  override def toPrintable: Printable = {
9436d5ddbceSLemover    // require(num == 4, "if num is not 4, please comment this toPrintable")
9446d5ddbceSLemover    // NOTE: if num is not 4, please comment this toPrintable
9456d5ddbceSLemover    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
946002c10a4SYanqin Li    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} pbmt:${printVec(pbmts)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
9476d5ddbceSLemover      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
9486d5ddbceSLemover  }
9496d5ddbceSLemover}
9506d5ddbceSLemover
951abc4432bSHaoyuan Fengclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean, ReservedBits: Int = 0)(implicit p: Parameters) extends PtwBundle {
952abc4432bSHaoyuan Feng  val entries = new PtwEntries(num, tagLen, level, hasPerm, ReservedBits)
9537196f5a2SLemover
9543889e11eSLemover  val ecc_block = XLEN
9553889e11eSLemover  val ecc_info = get_ecc_info()
956eef81af7SHaoyuan Feng  val ecc = if (l2tlbParams.enablePTWECC) Some(UInt(ecc_info._1.W)) else None
9573889e11eSLemover
9583889e11eSLemover  def get_ecc_info(): (Int, Int, Int, Int) = {
9593889e11eSLemover    val eccBits_per = eccCode.width(ecc_block) - ecc_block
9603889e11eSLemover
9613889e11eSLemover    val data_length = entries.getWidth
9623889e11eSLemover    val data_align_num = data_length / ecc_block
9633889e11eSLemover    val data_not_align = (data_length % ecc_block) != 0 // ugly code
9643889e11eSLemover    val data_unalign_length = data_length - data_align_num * ecc_block
9653889e11eSLemover    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
9663889e11eSLemover
9673889e11eSLemover    val eccBits = eccBits_per * data_align_num + eccBits_unalign
9683889e11eSLemover    (eccBits, eccBits_per, data_align_num, data_unalign_length)
9693889e11eSLemover  }
9703889e11eSLemover
9713889e11eSLemover  def encode() = {
972935edac4STang Haojin    val data = entries.asUInt
9733889e11eSLemover    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
9743889e11eSLemover    for (i <- 0 until ecc_info._3) {
9753889e11eSLemover      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
9763889e11eSLemover    }
9773889e11eSLemover    if (ecc_info._4 != 0) {
9783889e11eSLemover      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
979eef81af7SHaoyuan Feng      ecc.map(_ := Cat(ecc_unaligned, ecc_slices.asUInt))
980eef81af7SHaoyuan Feng    } else { ecc.map(_ := ecc_slices.asUInt)}
9813889e11eSLemover  }
9823889e11eSLemover
9833889e11eSLemover  def decode(): Bool = {
984935edac4STang Haojin    val data = entries.asUInt
9853889e11eSLemover    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
9863889e11eSLemover    for (i <- 0 until ecc_info._3) {
987eef81af7SHaoyuan Feng      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc.get((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
9883889e11eSLemover    }
9895197bac8SZiyue-Zhang    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
9903889e11eSLemover      res(ecc_info._3) := eccCode.decode(
991eef81af7SHaoyuan Feng        Cat(ecc.get(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
9923889e11eSLemover    } else { res(ecc_info._3) := false.B }
9933889e11eSLemover
9943889e11eSLemover    Cat(res).orR
9953889e11eSLemover  }
9963889e11eSLemover
997dd286b6aSYanqin Li  def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool, s2xlate: UInt, pbmte: Bool) = {
998dd286b6aSYanqin Li    this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch, s2xlate, pbmte)
9993889e11eSLemover    this.encode()
10003889e11eSLemover  }
10017196f5a2SLemover}
10027196f5a2SLemover
10036d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle {
100482978df9Speixiaokun  val vpn = UInt(vpnLen.W) //vpn or gvpn
100586b5ba4aSpeixiaokun  val s2xlate = UInt(2.W)
1006d61cd5eeSpeixiaokun  def hasS2xlate(): Bool = {
1007d61cd5eeSpeixiaokun    this.s2xlate =/= noS2xlate
1008d61cd5eeSpeixiaokun  }
1009e3da8badSTang Haojin  def isOnlyStage2: Bool = {
101086b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
101186b5ba4aSpeixiaokun  }
10126d5ddbceSLemover  override def toPrintable: Printable = {
10136d5ddbceSLemover    p"vpn:0x${Hexadecimal(vpn)}"
10146d5ddbceSLemover  }
10156d5ddbceSLemover}
10166d5ddbceSLemover
10178744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq {
10188744445eSMaxpicca-Li  val memidx = new MemBlockidxBundle
1019a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
10208744445eSMaxpicca-Li}
10218744445eSMaxpicca-Li
10226d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle {
10236d5ddbceSLemover  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
10246d5ddbceSLemover  val pf = Bool()
1025b6982e83SLemover  val af = Bool()
10266d5ddbceSLemover
102745f497a4Shappy-lx  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
10285854c1edSLemover    this.entry.level.map(_ := level)
10295854c1edSLemover    this.entry.tag := vpn
10305854c1edSLemover    this.entry.perm.map(_ := pte.getPerm())
10315854c1edSLemover    this.entry.ppn := pte.ppn
1032002c10a4SYanqin Li    this.entry.pbmt := pte.pbmt
1033bc063562SLemover    this.entry.prefetch := DontCare
103445f497a4Shappy-lx    this.entry.asid := asid
10358d8ac704SLemover    this.entry.v := !pf
10365854c1edSLemover    this.pf := pf
1037b6982e83SLemover    this.af := af
10385854c1edSLemover  }
10395854c1edSLemover
10406d5ddbceSLemover  override def toPrintable: Printable = {
1041b6982e83SLemover    p"entry:${entry} pf:${pf} af:${af}"
10426d5ddbceSLemover  }
10436d5ddbceSLemover}
10446d5ddbceSLemover
1045d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle {
104697929664SXiaokun-Pei  val entry = new PtwEntry(tagLen = gvpnLen, hasPerm = true, hasLevel = true)
1047d0de7e4aSpeixiaokun  val gpf = Bool()
1048d0de7e4aSpeixiaokun  val gaf = Bool()
1049d0de7e4aSpeixiaokun
1050d0de7e4aSpeixiaokun  def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = {
10512b16f0c2SXiaokun-Pei    val resp_pte = Mux(gaf, 0.U.asTypeOf(pte), pte)
1052d0de7e4aSpeixiaokun    this.entry.level.map(_ := level)
1053d0de7e4aSpeixiaokun    this.entry.tag := vpn
10542b16f0c2SXiaokun-Pei    this.entry.perm.map(_ := resp_pte.getPerm())
10552b16f0c2SXiaokun-Pei    this.entry.ppn := resp_pte.ppn
1056002c10a4SYanqin Li    this.entry.pbmt := resp_pte.pbmt
1057d0de7e4aSpeixiaokun    this.entry.prefetch := DontCare
1058d0de7e4aSpeixiaokun    this.entry.asid := DontCare
1059d61cd5eeSpeixiaokun    this.entry.vmid.map(_ := vmid)
1060d0de7e4aSpeixiaokun    this.entry.v := !gpf
1061d0de7e4aSpeixiaokun    this.gpf := gpf
1062d0de7e4aSpeixiaokun    this.gaf := gaf
1063d0de7e4aSpeixiaokun  }
1064d0de7e4aSpeixiaokun
1065cda84113Speixiaokun  def genPPNS2(vpn: UInt): UInt = {
10668c34f10bSpeixiaokun    MuxLookup(entry.level.get, 0.U)(Seq(
10673ea4388cSHaoyuan Feng      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
10683ea4388cSHaoyuan Feng      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
1069cda84113Speixiaokun      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), vpn(vpnnLen - 1, 0)),
10703ea4388cSHaoyuan Feng      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0))
1071d0de7e4aSpeixiaokun    ))
1072d0de7e4aSpeixiaokun  }
1073d0de7e4aSpeixiaokun
1074d0de7e4aSpeixiaokun  def hit(gvpn: UInt, vmid: UInt): Bool = {
1075d61cd5eeSpeixiaokun    val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid
10763ea4388cSHaoyuan Feng    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
10773ea4388cSHaoyuan Feng    for (i <- 0 until 3) {
10783ea4388cSHaoyuan Feng      tag_match(i) := entry.tag(vpnnLen * (i + 1)  - 1, vpnnLen * i) === gvpn(vpnnLen * (i + 1)  - 1, vpnnLen * i)
1079d0de7e4aSpeixiaokun    }
108097929664SXiaokun-Pei    tag_match(3) := entry.tag(gvpnLen - 1, vpnnLen * 3) === gvpn(gvpnLen - 1, vpnnLen * 3)
1081d0de7e4aSpeixiaokun
10823ea4388cSHaoyuan Feng    val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
10833ea4388cSHaoyuan Feng      3.U -> tag_match(3),
10843ea4388cSHaoyuan Feng      2.U -> (tag_match(3) && tag_match(2)),
10853ea4388cSHaoyuan Feng      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
10863ea4388cSHaoyuan Feng      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
10873ea4388cSHaoyuan Feng    )
108863632028SHaoyuan Feng
10893ea4388cSHaoyuan Feng    vmid_hit && level_match
109063632028SHaoyuan Feng  }
109163632028SHaoyuan Feng}
109263632028SHaoyuan Feng
109363632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle {
109463632028SHaoyuan Feng  val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)
109563632028SHaoyuan Feng  val addr_low = UInt(sectortlbwidth.W)
109663632028SHaoyuan Feng  val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W))
109763632028SHaoyuan Feng  val valididx = Vec(tlbcontiguous, Bool())
1098b0fa7106SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
109963632028SHaoyuan Feng  val pf = Bool()
110063632028SHaoyuan Feng  val af = Bool()
110163632028SHaoyuan Feng
1102d0de7e4aSpeixiaokun
110363632028SHaoyuan Feng  def genPPN(vpn: UInt): UInt = {
110445f43e6eSTang Haojin    MuxLookup(entry.level.get, 0.U)(Seq(
11053ea4388cSHaoyuan Feng      3.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
11063ea4388cSHaoyuan Feng      2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
110763632028SHaoyuan Feng      1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)),
11083ea4388cSHaoyuan Feng      0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))
110963632028SHaoyuan Feng    )
111063632028SHaoyuan Feng  }
111163632028SHaoyuan Feng
1112*2ea10b44SXiaokun-Pei   def genGVPN(vpn: UInt): UInt = {
1113*2ea10b44SXiaokun-Pei    val isNonLeaf = !(entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v && !pf && !af
1114*2ea10b44SXiaokun-Pei    Mux(isNonLeaf, Cat(entry.ppn(entry.ppn.getWidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))), genPPN(vpn))
1115*2ea10b44SXiaokun-Pei  }
1116*2ea10b44SXiaokun-Pei
1117ad8d4021SXiaokun-Pei  def isLeaf() = {
1118ad8d4021SXiaokun-Pei    (entry.perm.get.r || entry.perm.get.x || entry.perm.get.w) && entry.v
1119ad8d4021SXiaokun-Pei  }
1120ad8d4021SXiaokun-Pei
1121ad8d4021SXiaokun-Pei  def isFakePte() = {
11227acf8b76SXiaokun-Pei    !pf && !entry.v && !af
1123ad8d4021SXiaokun-Pei  }
1124ad8d4021SXiaokun-Pei
1125d0de7e4aSpeixiaokun  def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = {
112663632028SHaoyuan Feng    require(vpn.getWidth == vpnLen)
112763632028SHaoyuan Feng    //    require(this.asid.getWidth <= asid.getWidth)
112863632028SHaoyuan Feng    val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid)
1129d61cd5eeSpeixiaokun    val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B)
113063632028SHaoyuan Feng    if (allType) {
113163632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
11323ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
11333ea4388cSHaoyuan Feng      tag_match(0) := entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth)
11343ea4388cSHaoyuan Feng      for (i <- 1 until 3) {
11353ea4388cSHaoyuan Feng        tag_match(i) := entry.tag(vpnnLen * (i + 1) - sectortlbwidth - 1, vpnnLen * i - sectortlbwidth) === vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
11363ea4388cSHaoyuan Feng      }
11373ea4388cSHaoyuan Feng      tag_match(3) := entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 3)
113863632028SHaoyuan Feng
11393ea4388cSHaoyuan Feng      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
11403ea4388cSHaoyuan Feng        3.U -> tag_match(3),
11413ea4388cSHaoyuan Feng        2.U -> (tag_match(3) && tag_match(2)),
11423ea4388cSHaoyuan Feng        1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
11433ea4388cSHaoyuan Feng        0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
11443ea4388cSHaoyuan Feng      )
11453ea4388cSHaoyuan Feng
11463ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match && addr_low_hit
114763632028SHaoyuan Feng    } else {
114863632028SHaoyuan Feng      val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0))
11493ea4388cSHaoyuan Feng      val tag_match = Wire(Vec(3, Bool())) // SuperPage, 512GB, 1GB or 2MB
11503ea4388cSHaoyuan Feng      for (i <- 0 until 3) {
11513ea4388cSHaoyuan Feng        tag_match(i) := entry.tag(sectorvpnLen - vpnnLen * i - 1, sectorvpnLen - vpnnLen * (i + 1)) === vpn(vpnLen - vpnnLen * i - 1, vpnLen - vpnnLen * (i + 1))
11523ea4388cSHaoyuan Feng      }
115363632028SHaoyuan Feng
11543ea4388cSHaoyuan Feng      val level_match = MuxLookup(entry.level.getOrElse(0.U), false.B)(Seq(
11553ea4388cSHaoyuan Feng        3.U -> tag_match(0),
11563ea4388cSHaoyuan Feng        2.U -> (tag_match(0) && tag_match(1)),
11573ea4388cSHaoyuan Feng        1.U -> (tag_match(0) && tag_match(1) && tag_match(2)))
11583ea4388cSHaoyuan Feng      )
11593ea4388cSHaoyuan Feng
11603ea4388cSHaoyuan Feng      asid_hit && vmid_hit && level_match && addr_low_hit
116163632028SHaoyuan Feng    }
116263632028SHaoyuan Feng  }
116363632028SHaoyuan Feng}
116463632028SHaoyuan Feng
116563632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle {
116663632028SHaoyuan Feng  val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
116763632028SHaoyuan Feng  val pteidx = Vec(tlbcontiguous, Bool())
116863632028SHaoyuan Feng  val not_super = Bool()
11696962b4ffSHaoyuan Feng  val not_merge = Bool()
117063632028SHaoyuan Feng
11716962b4ffSHaoyuan Feng  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true, not_merge: Boolean = false) = {
117263632028SHaoyuan Feng    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
11737263b595SXiaokun-Pei    val resp_pte = pte
117463632028SHaoyuan Feng    val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
117597929664SXiaokun-Pei    ptw_resp.ppn := resp_pte.getPPN()(ptePPNLen - 1, sectortlbwidth)
11764c0e0181SXiaokun-Pei    ptw_resp.ppn_low := resp_pte.getPPN()(sectortlbwidth - 1, 0)
1177002c10a4SYanqin Li    ptw_resp.pbmt := resp_pte.pbmt
117863632028SHaoyuan Feng    ptw_resp.level.map(_ := level)
11792b16f0c2SXiaokun-Pei    ptw_resp.perm.map(_ := resp_pte.getPerm())
118063632028SHaoyuan Feng    ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth)
118163632028SHaoyuan Feng    ptw_resp.pf := pf
118263632028SHaoyuan Feng    ptw_resp.af := af
1183ad8d4021SXiaokun-Pei    ptw_resp.v := resp_pte.perm.v
118463632028SHaoyuan Feng    ptw_resp.prefetch := DontCare
118563632028SHaoyuan Feng    ptw_resp.asid := asid
1186eb4bf3f2Speixiaokun    ptw_resp.vmid.map(_ := vmid)
118763632028SHaoyuan Feng    this.pteidx := UIntToOH(addr_low).asBools
118863632028SHaoyuan Feng    this.not_super := not_super.B
11896962b4ffSHaoyuan Feng    this.not_merge := not_merge.B
1190d0de7e4aSpeixiaokun
119163632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
119263632028SHaoyuan Feng      this.entry(i) := ptw_resp
119363632028SHaoyuan Feng    }
119463632028SHaoyuan Feng  }
119530104977Speixiaokun
119630104977Speixiaokun  def genPPN(): UInt = {
119730104977Speixiaokun    val idx = OHToUInt(pteidx)
119809280d15Speixiaokun    val tag = Cat(entry(idx).tag, idx(sectortlbwidth - 1, 0))
11996f508cb5Speixiaokun    MuxLookup(entry(idx).level.get, 0.U)(Seq(
12003ea4388cSHaoyuan Feng      3.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 3 - sectortlbwidth), tag(vpnnLen * 3 - 1, 0)),
12013ea4388cSHaoyuan Feng      2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), tag(vpnnLen * 2 - 1, 0)),
120209280d15Speixiaokun      1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), tag(vpnnLen - 1, 0)),
12033ea4388cSHaoyuan Feng      0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low))
120430104977Speixiaokun    )
120530104977Speixiaokun  }
120663632028SHaoyuan Feng}
12078744445eSMaxpicca-Li
1208d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle {
1209d0de7e4aSpeixiaokun  val s2xlate = UInt(2.W)
1210d0de7e4aSpeixiaokun  val s1 = new PtwSectorResp()
1211d0de7e4aSpeixiaokun  val s2 = new HptwResp()
121286b5ba4aSpeixiaokun
1213e3da8badSTang Haojin  def hasS2xlate: Bool = {
121486b5ba4aSpeixiaokun    this.s2xlate =/= noS2xlate
121586b5ba4aSpeixiaokun  }
121686b5ba4aSpeixiaokun
1217e3da8badSTang Haojin  def isOnlyStage2: Bool = {
121886b5ba4aSpeixiaokun    this.s2xlate === onlyStage2
121986b5ba4aSpeixiaokun  }
122086b5ba4aSpeixiaokun
12219cb05b4dSXiaokun-Pei  def getVpn(vpn: UInt): UInt = {
12223ea4388cSHaoyuan Feng    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
12239cb05b4dSXiaokun-Pei    val s1tag = Cat(s1.entry.tag, OHToUInt(s1.pteidx))
12249cb05b4dSXiaokun-Pei    val s1tagFix = MuxCase(s1.entry.tag, Seq(
12253ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 2.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen * 2), 0.U((vpnnLen * 2 - sectortlbwidth).W)),
12263ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
12273ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 3.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), s2.entry.tag(vpnnLen * 3 - 1, sectortlbwidth)),
12283ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 1.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, vpnnLen), 0.U((vpnnLen - sectortlbwidth).W)),
12293ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 2.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), s2.entry.tag(vpnnLen * 2 - 1, sectortlbwidth)),
12303ea4388cSHaoyuan Feng      (s1.entry.level.getOrElse(0.U) === 1.U && s2.entry.level.getOrElse(0.U) === 0.U) -> Cat(s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth), s2.entry.tag(vpnnLen - 1, sectortlbwidth))
12319cb05b4dSXiaokun-Pei    ))
12329cb05b4dSXiaokun-Pei    val s1_vpn = MuxLookup(level, s1tag)(Seq(
12333ea4388cSHaoyuan Feng      3.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 3 - sectortlbwidth), vpn(vpnnLen * 3 - 1, 0)),
12343ea4388cSHaoyuan Feng      2.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen * 2 - 1, 0)),
12359cb05b4dSXiaokun-Pei      1.U -> Cat(s1tagFix(sectorvpnLen - 1, vpnnLen - sectortlbwidth), vpn(vpnnLen - 1, 0)))
12369cb05b4dSXiaokun-Pei    )
12379cb05b4dSXiaokun-Pei    val s2_vpn = s2.entry.tag
12389cb05b4dSXiaokun-Pei    Mux(s2xlate === onlyStage2, s2_vpn, Mux(s2xlate === allStage, s1_vpn, s1tag))
1239c3d5cfb3Speixiaokun  }
12404c4af37cSpeixiaokun
12414c4af37cSpeixiaokun  def hit(vpn: UInt, asid: UInt, vasid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false): Bool = {
1242e3da8badSTang Haojin    val noS2_hit = s1.hit(vpn, Mux(this.hasS2xlate, vasid, asid), vmid, allType, ignoreAsid, this.hasS2xlate)
124368750422Speixiaokun    val onlyS2_hit = s2.hit(vpn, vmid)
124468750422Speixiaokun    // allstage and onlys1 hit
124568750422Speixiaokun    val s1vpn = Cat(s1.entry.tag, s1.addr_low)
12463ea4388cSHaoyuan Feng    val level = s1.entry.level.getOrElse(0.U) min s2.entry.level.getOrElse(0.U)
12473ea4388cSHaoyuan Feng
12483ea4388cSHaoyuan Feng    val tag_match = Wire(Vec(4, Bool())) // 512GB, 1GB, 2MB or 4KB, not parameterized here
124998451f8cSXiaokun-Pei    for (i <- 0 until 3) {
12503ea4388cSHaoyuan Feng      tag_match(i) := vpn(vpnnLen * (i + 1) - 1, vpnnLen * i) === s1vpn(vpnnLen * (i + 1) - 1, vpnnLen * i)
12513ea4388cSHaoyuan Feng    }
125298451f8cSXiaokun-Pei    tag_match(3) := vpn(vpnLen - 1, vpnnLen * 3) === s1vpn(vpnLen - 1, vpnnLen * 3)
12533ea4388cSHaoyuan Feng    val level_match = MuxLookup(level, false.B)(Seq(
12543ea4388cSHaoyuan Feng      3.U -> tag_match(3),
12553ea4388cSHaoyuan Feng      2.U -> (tag_match(3) && tag_match(2)),
12563ea4388cSHaoyuan Feng      1.U -> (tag_match(3) && tag_match(2) && tag_match(1)),
12573ea4388cSHaoyuan Feng      0.U -> (tag_match(3) && tag_match(2) && tag_match(1) && tag_match(0)))
12583ea4388cSHaoyuan Feng    )
12593ea4388cSHaoyuan Feng
12603ea4388cSHaoyuan Feng    val vpn_hit = level_match
126168750422Speixiaokun    val vmid_hit = Mux(this.s2xlate === allStage, s2.entry.vmid.getOrElse(0.U) === vmid, true.B)
126268750422Speixiaokun    val vasid_hit = if (ignoreAsid) true.B else (s1.entry.asid === vasid)
126368750422Speixiaokun    val all_onlyS1_hit = vpn_hit && vmid_hit && vasid_hit
126468750422Speixiaokun    Mux(this.s2xlate === noS2xlate, noS2_hit,
126568750422Speixiaokun      Mux(this.s2xlate === onlyStage2, onlyS2_hit, all_onlyS1_hit))
12664c4af37cSpeixiaokun  }
1267d0de7e4aSpeixiaokun}
1268d0de7e4aSpeixiaokun
1269d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 {
1270d0de7e4aSpeixiaokun  val memidx = new MemBlockidxBundle()
1271a4f9c77fSpeixiaokun  val getGpa = Bool() // this req is to get gpa when having guest page fault
1272d0de7e4aSpeixiaokun}
1273d0de7e4aSpeixiaokun
127492e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle {
1275f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
12766d5ddbceSLemover  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
12776d5ddbceSLemover  val sfence = Input(new SfenceBundle)
1278b6982e83SLemover  val csr = new Bundle {
1279b6982e83SLemover    val tlb = Input(new TlbCsrBundle)
1280b6982e83SLemover    val distribute_csr = Flipped(new DistributedCSRIO)
1281b6982e83SLemover  }
12826d5ddbceSLemover}
12836d5ddbceSLemover
1284b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
1285b848eea5SLemover  val addr = UInt(PAddrBits.W)
1286b848eea5SLemover  val id = UInt(bMemID.W)
128783d93d53Speixiaokun  val hptw_bypassed = Bool()
1288b848eea5SLemover}
128945f497a4Shappy-lx
129045f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
129145f497a4Shappy-lx  val source = UInt(bSourceWidth.W)
129245f497a4Shappy-lx}
1293f1fe8698SLemover
12946967f5d5Speixiaokunclass L2TlbWithHptwIdBundle(implicit p: Parameters) extends PtwBundle {
12956967f5d5Speixiaokun  val req_info = new L2TlbInnerBundle
1296325f0a4eSpeixiaokun  val isHptwReq = Bool()
12977f6221c5Speixiaokun  val isLLptw = Bool()
12986967f5d5Speixiaokun  val hptwId = UInt(log2Up(l2tlbParams.llptwsize).W)
12996967f5d5Speixiaokun}
1300f1fe8698SLemover
1301f1fe8698SLemoverobject ValidHoldBypass{
1302f1fe8698SLemover  def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = {
1303f1fe8698SLemover    val valid = RegInit(false.B)
1304f1fe8698SLemover    when (infire) { valid := true.B }
1305f1fe8698SLemover    when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold
1306f1fe8698SLemover    when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok?
1307f1fe8698SLemover    valid || infire
1308f1fe8698SLemover  }
1309f1fe8698SLemover}
13105afdf73cSHaoyuan Feng
13115afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle {
13125afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13135afdf73cSHaoyuan Feng}
13145afdf73cSHaoyuan Feng
13155afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13165afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13175afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13185afdf73cSHaoyuan Feng  val bypassed = Bool()
13195afdf73cSHaoyuan Feng  val is_first = Bool()
13205afdf73cSHaoyuan Feng  val prefetched = Bool()
13215afdf73cSHaoyuan Feng  val prefetch = Bool()
13225afdf73cSHaoyuan Feng  val l2Hit = Bool()
13235afdf73cSHaoyuan Feng  val l1Hit = Bool()
13245afdf73cSHaoyuan Feng  val hit = Bool()
13255afdf73cSHaoyuan Feng}
13265afdf73cSHaoyuan Feng
13275afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
13285afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13295afdf73cSHaoyuan Feng  val source = UInt(bSourceWidth.W)
13305afdf73cSHaoyuan Feng}
13315afdf73cSHaoyuan Feng
13325afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle {
13335afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13345afdf73cSHaoyuan Feng}
13355afdf73cSHaoyuan Feng
13365afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle {
13375afdf73cSHaoyuan Feng  val vpn = UInt(vpnLen.W)
13385afdf73cSHaoyuan Feng}
1339