16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport utils._ 243c02ee8fSwakafaimport utility._ 259aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 266d5ddbceSLemoverimport xiangshan.backend.fu.util.HasCSRConst 276d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 286d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 295b7ef044SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPConfig} 30f1fe8698SLemoverimport xiangshan.backend.fu.PMPBundle 315b7ef044SLemover 326d5ddbceSLemover 336d5ddbceSLemoverabstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst 346d5ddbceSLemoverabstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst 356d5ddbceSLemover 36a0301c0dSLemover 376d5ddbceSLemoverclass PtePermBundle(implicit p: Parameters) extends TlbBundle { 386d5ddbceSLemover val d = Bool() 396d5ddbceSLemover val a = Bool() 406d5ddbceSLemover val g = Bool() 416d5ddbceSLemover val u = Bool() 426d5ddbceSLemover val x = Bool() 436d5ddbceSLemover val w = Bool() 446d5ddbceSLemover val r = Bool() 456d5ddbceSLemover 466d5ddbceSLemover override def toPrintable: Printable = { 476d5ddbceSLemover p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// + 486d5ddbceSLemover //(if(hasV) (p"v:${v}") else p"") 496d5ddbceSLemover } 506d5ddbceSLemover} 516d5ddbceSLemover 525b7ef044SLemoverclass TlbPMBundle(implicit p: Parameters) extends TlbBundle { 535b7ef044SLemover val r = Bool() 545b7ef044SLemover val w = Bool() 555b7ef044SLemover val x = Bool() 565b7ef044SLemover val c = Bool() 575b7ef044SLemover val atomic = Bool() 585b7ef044SLemover 595b7ef044SLemover def assign_ap(pm: PMPConfig) = { 605b7ef044SLemover r := pm.r 615b7ef044SLemover w := pm.w 625b7ef044SLemover x := pm.x 635b7ef044SLemover c := pm.c 645b7ef044SLemover atomic := pm.atomic 655b7ef044SLemover } 665b7ef044SLemover} 675b7ef044SLemover 686d5ddbceSLemoverclass TlbPermBundle(implicit p: Parameters) extends TlbBundle { 696d5ddbceSLemover val pf = Bool() // NOTE: if this is true, just raise pf 70b6982e83SLemover val af = Bool() // NOTE: if this is true, just raise af 716d5ddbceSLemover // pagetable perm (software defined) 726d5ddbceSLemover val d = Bool() 736d5ddbceSLemover val a = Bool() 746d5ddbceSLemover val g = Bool() 756d5ddbceSLemover val u = Bool() 766d5ddbceSLemover val x = Bool() 776d5ddbceSLemover val w = Bool() 786d5ddbceSLemover val r = Bool() 796d5ddbceSLemover 80f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 81b0fa7106SHaoyuan Feng val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 82b0fa7106SHaoyuan Feng this.pf := item.pf 83b0fa7106SHaoyuan Feng this.af := item.af 84b0fa7106SHaoyuan Feng this.d := ptePerm.d 85b0fa7106SHaoyuan Feng this.a := ptePerm.a 86b0fa7106SHaoyuan Feng this.g := ptePerm.g 87b0fa7106SHaoyuan Feng this.u := ptePerm.u 88b0fa7106SHaoyuan Feng this.x := ptePerm.x 89b0fa7106SHaoyuan Feng this.w := ptePerm.w 90b0fa7106SHaoyuan Feng this.r := ptePerm.r 91b0fa7106SHaoyuan Feng 92b0fa7106SHaoyuan Feng this 93b0fa7106SHaoyuan Feng } 94d0de7e4aSpeixiaokun 9587d0ba30Speixiaokun def applyS2(item: HptwResp) = { 96d0de7e4aSpeixiaokun val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 97d0de7e4aSpeixiaokun this.pf := item.gpf 98d0de7e4aSpeixiaokun this.af := item.gaf 99d0de7e4aSpeixiaokun this.d := ptePerm.d 100d0de7e4aSpeixiaokun this.a := ptePerm.a 101d0de7e4aSpeixiaokun this.g := ptePerm.g 102d0de7e4aSpeixiaokun this.u := ptePerm.u 103d0de7e4aSpeixiaokun this.x := ptePerm.x 104d0de7e4aSpeixiaokun this.w := ptePerm.w 105d0de7e4aSpeixiaokun this.r := ptePerm.r 106d0de7e4aSpeixiaokun 107d0de7e4aSpeixiaokun this 108d0de7e4aSpeixiaokun } 10987d0ba30Speixiaokun 110b0fa7106SHaoyuan Feng override def toPrintable: Printable = { 111f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 112b0fa7106SHaoyuan Feng } 113b0fa7106SHaoyuan Feng} 114b0fa7106SHaoyuan Feng 115b0fa7106SHaoyuan Fengclass TlbSectorPermBundle(implicit p: Parameters) extends TlbBundle { 116b0fa7106SHaoyuan Feng val pf = Bool() // NOTE: if this is true, just raise pf 117b0fa7106SHaoyuan Feng val af = Bool() // NOTE: if this is true, just raise af 118b0fa7106SHaoyuan Feng // pagetable perm (software defined) 119b0fa7106SHaoyuan Feng val d = Bool() 120b0fa7106SHaoyuan Feng val a = Bool() 121b0fa7106SHaoyuan Feng val g = Bool() 122b0fa7106SHaoyuan Feng val u = Bool() 123b0fa7106SHaoyuan Feng val x = Bool() 124b0fa7106SHaoyuan Feng val w = Bool() 125b0fa7106SHaoyuan Feng val r = Bool() 126b0fa7106SHaoyuan Feng 127f9ac118cSHaoyuan Feng def apply(item: PtwSectorResp) = { 128f1fe8698SLemover val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType) 129f1fe8698SLemover this.pf := item.pf 130f1fe8698SLemover this.af := item.af 131f1fe8698SLemover this.d := ptePerm.d 132f1fe8698SLemover this.a := ptePerm.a 133f1fe8698SLemover this.g := ptePerm.g 134f1fe8698SLemover this.u := ptePerm.u 135f1fe8698SLemover this.x := ptePerm.x 136f1fe8698SLemover this.w := ptePerm.w 137f1fe8698SLemover this.r := ptePerm.r 138f1fe8698SLemover 139f1fe8698SLemover this 140f1fe8698SLemover } 1416d5ddbceSLemover override def toPrintable: Printable = { 142f9ac118cSHaoyuan Feng p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " 1436d5ddbceSLemover } 1446d5ddbceSLemover} 1456d5ddbceSLemover 1466d5ddbceSLemover// multi-read && single-write 1476d5ddbceSLemover// input is data, output is hot-code(not one-hot) 1486d5ddbceSLemoverclass CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule { 1496d5ddbceSLemover val io = IO(new Bundle { 1506d5ddbceSLemover val r = new Bundle { 1516d5ddbceSLemover val req = Input(Vec(readWidth, gen)) 1526d5ddbceSLemover val resp = Output(Vec(readWidth, Vec(set, Bool()))) 1536d5ddbceSLemover } 1546d5ddbceSLemover val w = Input(new Bundle { 1556d5ddbceSLemover val valid = Bool() 1566d5ddbceSLemover val bits = new Bundle { 1576d5ddbceSLemover val index = UInt(log2Up(set).W) 1586d5ddbceSLemover val data = gen 1596d5ddbceSLemover } 1606d5ddbceSLemover }) 1616d5ddbceSLemover }) 1626d5ddbceSLemover 1636d5ddbceSLemover val wordType = UInt(gen.getWidth.W) 1646d5ddbceSLemover val array = Reg(Vec(set, wordType)) 1656d5ddbceSLemover 1666d5ddbceSLemover io.r.resp.zipWithIndex.map{ case (a,i) => 1676d5ddbceSLemover a := array.map(io.r.req(i).asUInt === _) 1686d5ddbceSLemover } 1696d5ddbceSLemover 1706d5ddbceSLemover when (io.w.valid) { 17176e02f07SLingrui98 array(io.w.bits.index) := io.w.bits.data.asUInt 1726d5ddbceSLemover } 1736d5ddbceSLemover} 1746d5ddbceSLemover 175a0301c0dSLemoverclass TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 176a0301c0dSLemover require(pageNormal || pageSuper) 177a0301c0dSLemover 178a0301c0dSLemover val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 179b0fa7106SHaoyuan Feng else UInt(vpnLen.W) 180b0fa7106SHaoyuan Feng val asid = UInt(asidLen.W) 181b0fa7106SHaoyuan Feng val level = if (!pageNormal) Some(UInt(1.W)) 182b0fa7106SHaoyuan Feng else if (!pageSuper) None 183b0fa7106SHaoyuan Feng else Some(UInt(2.W)) 184b0fa7106SHaoyuan Feng val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 185b0fa7106SHaoyuan Feng else UInt(ppnLen.W) 186b0fa7106SHaoyuan Feng val perm = new TlbPermBundle 187b0fa7106SHaoyuan Feng 188d0de7e4aSpeixiaokun val g_perm = new TlbPermBundle 189d0de7e4aSpeixiaokun val vmid = UInt(vmidLen.W) 190d61cd5eeSpeixiaokun val s2xlate = UInt(2.W) 191d0de7e4aSpeixiaokun 192d0de7e4aSpeixiaokun /** s2xlate usage: 193d0de7e4aSpeixiaokun * bits0 0: disable s2xlate 194d0de7e4aSpeixiaokun * 1: enable s2xlate 195d0de7e4aSpeixiaokun * bits1 0: stage 1 and stage 2 if bits0 is 1 196d0de7e4aSpeixiaokun * 1: Only stage 2 if bits0 is 1 197d0de7e4aSpeixiaokun * */ 198d0de7e4aSpeixiaokun 199b0fa7106SHaoyuan Feng /** level usage: 200b0fa7106SHaoyuan Feng * !PageSuper: page is only normal, level is None, match all the tag 201b0fa7106SHaoyuan Feng * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 202b0fa7106SHaoyuan Feng * bits0 0: need mid 9bits 203b0fa7106SHaoyuan Feng * 1: no need mid 9bits 204b0fa7106SHaoyuan Feng * PageSuper && PageNormal: page hold all the three type, 205b0fa7106SHaoyuan Feng * bits0 0: need low 9bits 206b0fa7106SHaoyuan Feng * bits1 0: need mid 9bits 207b0fa7106SHaoyuan Feng */ 208b0fa7106SHaoyuan Feng 209d0de7e4aSpeixiaokun 21082978df9Speixiaokun def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool): Bool = { 21182978df9Speixiaokun val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 21282978df9Speixiaokun val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 213b0fa7106SHaoyuan Feng 214b0fa7106SHaoyuan Feng // NOTE: for timing, dont care low set index bits at hit check 215b0fa7106SHaoyuan Feng // do not need store the low bits actually 216d0de7e4aSpeixiaokun if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets) && vmid_hit 217b0fa7106SHaoyuan Feng else if (!pageNormal) { 218b0fa7106SHaoyuan Feng val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2) 219b0fa7106SHaoyuan Feng val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen) 220935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 221d0de7e4aSpeixiaokun asid_hit && tag_match && vmid_hit 222b0fa7106SHaoyuan Feng } 223b0fa7106SHaoyuan Feng else { 224b0fa7106SHaoyuan Feng val tmp_level = level.get 225b0fa7106SHaoyuan Feng val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2) 226b0fa7106SHaoyuan Feng val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen) 227b0fa7106SHaoyuan Feng val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false 228b0fa7106SHaoyuan Feng val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 229d0de7e4aSpeixiaokun asid_hit && tag_match && vmid_hit 230b0fa7106SHaoyuan Feng } 231b0fa7106SHaoyuan Feng } 232b0fa7106SHaoyuan Feng 233d0de7e4aSpeixiaokun def apply(item: PtwRespS2, pm: PMPConfig): TlbEntry = { 234d0de7e4aSpeixiaokun this.asid := item.s1.entry.asid 23582978df9Speixiaokun val inner_level = item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U) 23645f43e6eSTang Haojin this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 237b0fa7106SHaoyuan Feng 0.U -> 3.U, 238b0fa7106SHaoyuan Feng 1.U -> 1.U, 239b0fa7106SHaoyuan Feng 2.U -> 0.U )) 240b0fa7106SHaoyuan Feng else if (pageSuper) ~inner_level(0) 241b0fa7106SHaoyuan Feng else 0.U }) 24282978df9Speixiaokun val s1tag = {if (pageNormal) Cat(item.s1.entry.tag, OHToUInt(item.s1.pteidx)) else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 24382978df9Speixiaokun val s2tag = {if (pageNormal) item.s2.entry.tag else item.s2.entry.tag(vpnLen - 1, vpnnLen)} 24482978df9Speixiaokun this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 24582978df9Speixiaokun 24682978df9Speixiaokun val s1ppn = { 24782978df9Speixiaokun if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) 24882978df9Speixiaokun else Cat(item.s1.entry.ppn, item.s1.ppn_low(OHToUInt(item.s1.pteidx))) 24982978df9Speixiaokun } 25082978df9Speixiaokun val s2ppn = { 25182978df9Speixiaokun if (!pageNormal) item.s2.entry.ppn(ppnLen - 1, vpnnLen) 25282978df9Speixiaokun else item.s2.entry.ppn 25382978df9Speixiaokun } 25482978df9Speixiaokun this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 255d0de7e4aSpeixiaokun this.perm.apply(item.s1) 256d61cd5eeSpeixiaokun this.vmid := item.s1.entry.vmid.getOrElse(0.U) 25787d0ba30Speixiaokun this.g_perm.applyS2(item.s2) 25882978df9Speixiaokun this.s2xlate := item.s2xlate 259b0fa7106SHaoyuan Feng this 260b0fa7106SHaoyuan Feng } 261b0fa7106SHaoyuan Feng 262b0fa7106SHaoyuan Feng // 4KB is normal entry, 2MB/1GB is considered as super entry 263b0fa7106SHaoyuan Feng def is_normalentry(): Bool = { 264b0fa7106SHaoyuan Feng if (!pageSuper) { true.B } 265b0fa7106SHaoyuan Feng else if (!pageNormal) { false.B } 266b0fa7106SHaoyuan Feng else { level.get === 0.U } 267b0fa7106SHaoyuan Feng } 268b0fa7106SHaoyuan Feng 269d0de7e4aSpeixiaokun 270b0fa7106SHaoyuan Feng def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 271b0fa7106SHaoyuan Feng val inner_level = level.getOrElse(0.U) 272b0fa7106SHaoyuan Feng val ppn_res = if (!pageSuper) ppn 273b0fa7106SHaoyuan Feng else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen), 274b0fa7106SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)), 275b0fa7106SHaoyuan Feng vpn(vpnnLen-1, 0)) 276b0fa7106SHaoyuan Feng else Cat(ppn(ppnLen-1, vpnnLen*2), 277b0fa7106SHaoyuan Feng Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)), 278b0fa7106SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0))) 279b0fa7106SHaoyuan Feng 280b0fa7106SHaoyuan Feng if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid)) 281b0fa7106SHaoyuan Feng else ppn_res 282b0fa7106SHaoyuan Feng } 283b0fa7106SHaoyuan Feng 284b0fa7106SHaoyuan Feng override def toPrintable: Printable = { 285b0fa7106SHaoyuan Feng val inner_level = level.getOrElse(2.U) 286b0fa7106SHaoyuan Feng p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 287b0fa7106SHaoyuan Feng } 288b0fa7106SHaoyuan Feng 289b0fa7106SHaoyuan Feng} 290b0fa7106SHaoyuan Feng 291b0fa7106SHaoyuan Fengclass TlbSectorEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle { 292b0fa7106SHaoyuan Feng require(pageNormal || pageSuper) 293b0fa7106SHaoyuan Feng 294b0fa7106SHaoyuan Feng val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W) 29563632028SHaoyuan Feng else UInt(sectorvpnLen.W) 29645f497a4Shappy-lx val asid = UInt(asidLen.W) 297a0301c0dSLemover val level = if (!pageNormal) Some(UInt(1.W)) 298a0301c0dSLemover else if (!pageSuper) None 299a0301c0dSLemover else Some(UInt(2.W)) 300a0301c0dSLemover val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W) 301d0de7e4aSpeixiaokun else UInt(sectorppnLen.W) //only used when disable s2xlate 302b0fa7106SHaoyuan Feng val perm = new TlbSectorPermBundle 30363632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 304b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 30582978df9Speixiaokun val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 306d0de7e4aSpeixiaokun 307d0de7e4aSpeixiaokun val g_perm = new TlbPermBundle 308d0de7e4aSpeixiaokun val vmid = UInt(vmidLen.W) 309d61cd5eeSpeixiaokun val s2xlate = UInt(2.W) 310d0de7e4aSpeixiaokun 311d0de7e4aSpeixiaokun /** s2xlate usage: 312d0de7e4aSpeixiaokun * bits0 0: disable s2xlate 313d0de7e4aSpeixiaokun * 1: enable s2xlate 314d0de7e4aSpeixiaokun * bits1 0: stage 1 and stage 2 if bits0 is 1 315d0de7e4aSpeixiaokun * 1: Only stage 2 if bits0 is 1 316d0de7e4aSpeixiaokun * */ 317a0301c0dSLemover 31856728e73SLemover /** level usage: 31956728e73SLemover * !PageSuper: page is only normal, level is None, match all the tag 32056728e73SLemover * !PageNormal: page is only super, level is a Bool(), match high 9*2 parts 32156728e73SLemover * bits0 0: need mid 9bits 32256728e73SLemover * 1: no need mid 9bits 32356728e73SLemover * PageSuper && PageNormal: page hold all the three type, 32456728e73SLemover * bits0 0: need low 9bits 32556728e73SLemover * bits1 0: need mid 9bits 32656728e73SLemover */ 32756728e73SLemover 32882978df9Speixiaokun def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false, vmid: UInt, hasS2xlate: Bool, onlyS2: Bool): Bool = { 32982978df9Speixiaokun val asid_hit = Mux(hasS2xlate && onlyS2, true.B, if (ignoreAsid) true.B else (this.asid === asid)) 33063632028SHaoyuan Feng val addr_low_hit = valididx(vpn(2, 0)) 33182978df9Speixiaokun val vmid_hit = Mux(hasS2xlate, this.vmid === vmid, true.B) 33282978df9Speixiaokun val pteidx_hit = Mux(hasS2xlate, pteidx(vpn(2, 0)), true.B) 333e9092fe2SLemover // NOTE: for timing, dont care low set index bits at hit check 334e9092fe2SLemover // do not need store the low bits actually 335d61cd5eeSpeixiaokun if (!pageSuper) asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) && addr_low_hit && vmid_hit && pteidx_hit 33656728e73SLemover else if (!pageNormal) { 33756728e73SLemover val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 33856728e73SLemover val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 339935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 340d61cd5eeSpeixiaokun asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 34156728e73SLemover } 34256728e73SLemover else { 34356728e73SLemover val tmp_level = level.get 34463632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 34563632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 34663632028SHaoyuan Feng val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 34756728e73SLemover val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 348d61cd5eeSpeixiaokun asid_hit && tag_match && addr_low_hit && vmid_hit && pteidx_hit 34956728e73SLemover } 350a0301c0dSLemover } 351a0301c0dSLemover 35263632028SHaoyuan Feng def wbhit(data: PtwSectorResp, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false): Bool = { 35363632028SHaoyuan Feng val vpn = Cat(data.entry.tag, 0.U(sectortlbwidth.W)) 35463632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 35563632028SHaoyuan Feng val vpn_hit = Wire(Bool()) 35663632028SHaoyuan Feng val index_hit = Wire(Vec(tlbcontiguous, Bool())) 35763632028SHaoyuan Feng 35863632028SHaoyuan Feng // NOTE: for timing, dont care low set index bits at hit check 35963632028SHaoyuan Feng // do not need store the low bits actually 36063632028SHaoyuan Feng if (!pageSuper) { 36163632028SHaoyuan Feng vpn_hit := asid_hit && drop_set_equal(vpn(vpn.getWidth - 1, sectortlbwidth), tag, nSets) 36263632028SHaoyuan Feng } 36363632028SHaoyuan Feng else if (!pageNormal) { 36463632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 2 - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 36563632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen - 1, 0) === vpn(vpnnLen * 2 - 1, vpnnLen) 366935edac4STang Haojin val tag_match = tag_match_hi && (level.get.asBool || tag_match_mi) 36763632028SHaoyuan Feng vpn_hit := asid_hit && tag_match 36863632028SHaoyuan Feng } 36963632028SHaoyuan Feng else { 37063632028SHaoyuan Feng val tmp_level = level.get 37163632028SHaoyuan Feng val tag_match_hi = tag(vpnnLen * 3 - sectortlbwidth - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnnLen * 3 - 1, vpnnLen * 2) 37263632028SHaoyuan Feng val tag_match_mi = tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 37363632028SHaoyuan Feng val tag_match_lo = tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) // if pageNormal is false, this will always be false 37463632028SHaoyuan Feng val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo) 37563632028SHaoyuan Feng vpn_hit := asid_hit && tag_match 37663632028SHaoyuan Feng } 37763632028SHaoyuan Feng 37863632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 37963632028SHaoyuan Feng index_hit(i) := data.valididx(i) && valididx(i) 38063632028SHaoyuan Feng } 38163632028SHaoyuan Feng 38263632028SHaoyuan Feng // For example, tlb req to page cache with vpn 0x10 38363632028SHaoyuan Feng // At this time, 0x13 has not been paged, so page cache only resp 0x10 38463632028SHaoyuan Feng // When 0x13 refill to page cache, previous item will be flushed 38563632028SHaoyuan Feng // Now 0x10 and 0x13 are both valid in page cache 38663632028SHaoyuan Feng // However, when 0x13 refill to tlb, will trigger multi hit 38763632028SHaoyuan Feng // So will only trigger multi-hit when PopCount(data.valididx) = 1 38863632028SHaoyuan Feng vpn_hit && index_hit.reduce(_ || _) && PopCount(data.valididx) === 1.U 38963632028SHaoyuan Feng } 39063632028SHaoyuan Feng 391d0de7e4aSpeixiaokun def apply(item: PtwRespS2): TlbSectorEntry = { 392d0de7e4aSpeixiaokun this.asid := item.s1.entry.asid 39382978df9Speixiaokun val inner_level = item.s1.entry.level.getOrElse(0.U) max item.s2.entry.level.getOrElse(0.U) 39445f43e6eSTang Haojin this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U)(Seq( 39556728e73SLemover 0.U -> 3.U, 39656728e73SLemover 1.U -> 1.U, 39756728e73SLemover 2.U -> 0.U )) 39856728e73SLemover else if (pageSuper) ~inner_level(0) 399a0301c0dSLemover else 0.U }) 400d0de7e4aSpeixiaokun this.perm.apply(item.s1) 401d0de7e4aSpeixiaokun 40250c7aa78Speixiaokun this.pteidx := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, item.s1.pteidx, VecInit(UIntToOH(item.s2.entry.tag(sectortlbwidth - 1, 0)).asBools)) 40350c7aa78Speixiaokun this.valididx := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, item.s1.valididx, item.s1.pteidx) 40482978df9Speixiaokun 40582978df9Speixiaokun val s1tag = {if (pageNormal) item.s1.entry.tag else item.s1.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 40682978df9Speixiaokun val s2tag = {if (pageNormal) item.s2.entry.tag else item.s2.entry.tag(sectorvpnLen - 1, vpnnLen - sectortlbwidth)} 40782978df9Speixiaokun this.tag := Mux(item.s2xlate === onlyStage2, s2tag, s1tag) 40882978df9Speixiaokun 40982978df9Speixiaokun val s1ppn = { 41082978df9Speixiaokun if (!pageNormal) item.s1.entry.ppn(sectorppnLen - 1, vpnnLen - sectortlbwidth) else item.s1.entry.ppn 411d0de7e4aSpeixiaokun } 41282978df9Speixiaokun val s1ppn_low = item.s1.ppn_low 41382978df9Speixiaokun val s2ppn = { 41482978df9Speixiaokun if (!pageNormal) item.s2.entry.ppn(ppnLen - 1, vpnnLen) else item.s2.entry.ppn(ppnLen - 1, sectortlbwidth) 41582978df9Speixiaokun } 41682978df9Speixiaokun val s2ppn_low = VecInit(Seq.fill(tlbcontiguous)(item.s2.entry.ppn(sectortlbwidth - 1, 0))) 41782978df9Speixiaokun this.ppn := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn, s2ppn) 41882978df9Speixiaokun this.ppn_low := Mux(item.s2xlate === noS2xlate || item.s2xlate === onlyStage1, s1ppn_low, s2ppn_low) 419d61cd5eeSpeixiaokun this.vmid := item.s1.entry.vmid.getOrElse(0.U) 42087d0ba30Speixiaokun this.g_perm.applyS2(item.s2) 42182978df9Speixiaokun this.s2xlate := item.s2xlate 422a0301c0dSLemover this 423a0301c0dSLemover } 424a0301c0dSLemover 42556728e73SLemover // 4KB is normal entry, 2MB/1GB is considered as super entry 42656728e73SLemover def is_normalentry(): Bool = { 42756728e73SLemover if (!pageSuper) { true.B } 42856728e73SLemover else if (!pageNormal) { false.B } 42956728e73SLemover else { level.get === 0.U } 43056728e73SLemover } 4315cf62c1aSLemover 432d0de7e4aSpeixiaokun 43356728e73SLemover def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = { 43456728e73SLemover val inner_level = level.getOrElse(0.U) 43563632028SHaoyuan Feng val ppn_res = if (!pageSuper) Cat(ppn, ppn_low(vpn(sectortlbwidth - 1, 0))) 43656728e73SLemover else if (!pageNormal) Cat(ppn(ppnLen - vpnnLen - 1, vpnnLen), 43756728e73SLemover Mux(inner_level(0), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen - 1,0)), 43856728e73SLemover vpn(vpnnLen - 1, 0)) 43963632028SHaoyuan Feng else Cat(ppn(sectorppnLen - 1, vpnnLen * 2 - sectortlbwidth), 44063632028SHaoyuan Feng Mux(inner_level(1), vpn(vpnnLen * 2 - 1, vpnnLen), ppn(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth)), 44163632028SHaoyuan Feng Mux(inner_level(0), vpn(vpnnLen - 1, 0), Cat(ppn(vpnnLen - sectortlbwidth - 1, 0), ppn_low(vpn(sectortlbwidth - 1, 0))))) 44256728e73SLemover 44363632028SHaoyuan Feng if (saveLevel) { 44463632028SHaoyuan Feng if (ppn.getWidth == ppnLen - vpnnLen) { 44563632028SHaoyuan Feng Cat(ppn(ppn.getWidth - 1, vpnnLen * 2), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 44663632028SHaoyuan Feng } else { 44763632028SHaoyuan Feng require(ppn.getWidth == sectorppnLen) 44863632028SHaoyuan Feng Cat(ppn(ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), RegEnable(ppn_res(vpnnLen * 2 - 1, 0), valid)) 44963632028SHaoyuan Feng } 45063632028SHaoyuan Feng } 4515cf62c1aSLemover else ppn_res 452a0301c0dSLemover } 453a0301c0dSLemover 454d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 455d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 456d61cd5eeSpeixiaokun } 457d61cd5eeSpeixiaokun 458a0301c0dSLemover override def toPrintable: Printable = { 459a0301c0dSLemover val inner_level = level.getOrElse(2.U) 46045f497a4Shappy-lx p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}" 461a0301c0dSLemover } 462a0301c0dSLemover 463a0301c0dSLemover} 464a0301c0dSLemover 4656d5ddbceSLemoverobject TlbCmd { 4666d5ddbceSLemover def read = "b00".U 4676d5ddbceSLemover def write = "b01".U 4686d5ddbceSLemover def exec = "b10".U 4696d5ddbceSLemover 4706d5ddbceSLemover def atom_read = "b100".U // lr 4716d5ddbceSLemover def atom_write = "b101".U // sc / amo 4726d5ddbceSLemover 4736d5ddbceSLemover def apply() = UInt(3.W) 4746d5ddbceSLemover def isRead(a: UInt) = a(1,0)===read 4756d5ddbceSLemover def isWrite(a: UInt) = a(1,0)===write 4766d5ddbceSLemover def isExec(a: UInt) = a(1,0)===exec 4776d5ddbceSLemover 4786d5ddbceSLemover def isAtom(a: UInt) = a(2) 479a79fef67Swakafa def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed 4806d5ddbceSLemover} 4816d5ddbceSLemover 48203efd994Shappy-lxclass TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 483a0301c0dSLemover val r = new Bundle { 484a0301c0dSLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 485a0301c0dSLemover val vpn = Output(UInt(vpnLen.W)) 486d0de7e4aSpeixiaokun val s2xlate = Output(UInt(2.W)) // 0 bit: has s2xlate, 1 bit: Only valid when 0 bit is 1. If 0, all stage; if 1, only stage 2 487a0301c0dSLemover }))) 488a0301c0dSLemover val resp = Vec(ports, ValidIO(new Bundle{ 489a0301c0dSLemover val hit = Output(Bool()) 49003efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 491b0fa7106SHaoyuan Feng val perm = Vec(nDups, Output(new TlbSectorPermBundle())) 492d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 493d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 494a0301c0dSLemover })) 495a0301c0dSLemover } 496a0301c0dSLemover val w = Flipped(ValidIO(new Bundle { 497a0301c0dSLemover val wayIdx = Output(UInt(log2Up(nWays).W)) 498d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 499a0301c0dSLemover })) 5003889e11eSLemover val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays)) 501a0301c0dSLemover 50282978df9Speixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate:UInt): Unit = { 503a0301c0dSLemover this.r.req(i).valid := valid 504a0301c0dSLemover this.r.req(i).bits.vpn := vpn 505d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 506d0de7e4aSpeixiaokun 507a0301c0dSLemover } 508a0301c0dSLemover 509a0301c0dSLemover def r_resp_apply(i: Int) = { 51082978df9Speixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, this.r.resp(i).bits.g_perm) 511a0301c0dSLemover } 512a0301c0dSLemover 513d0de7e4aSpeixiaokun def w_apply(valid: Bool, wayIdx: UInt, data: PtwRespS2): Unit = { 514a0301c0dSLemover this.w.valid := valid 515a0301c0dSLemover this.w.bits.wayIdx := wayIdx 516a0301c0dSLemover this.w.bits.data := data 517a0301c0dSLemover } 518a0301c0dSLemover 519a0301c0dSLemover} 520a0301c0dSLemover 52103efd994Shappy-lxclass TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle { 522f1fe8698SLemover val r = new Bundle { 523f1fe8698SLemover val req = Vec(ports, Flipped(DecoupledIO(new Bundle { 524f1fe8698SLemover val vpn = Output(UInt(vpnLen.W)) 525d0de7e4aSpeixiaokun val s2xlate = Output(UInt(2.W)) 526f1fe8698SLemover }))) 527f1fe8698SLemover val resp = Vec(ports, ValidIO(new Bundle{ 528f1fe8698SLemover val hit = Output(Bool()) 52903efd994Shappy-lx val ppn = Vec(nDups, Output(UInt(ppnLen.W))) 53003efd994Shappy-lx val perm = Vec(nDups, Output(new TlbPermBundle())) 531d0de7e4aSpeixiaokun val g_perm = Vec(nDups, Output(new TlbPermBundle())) 532d0de7e4aSpeixiaokun val s2xlate = Vec(nDups, Output(UInt(2.W))) 533f1fe8698SLemover })) 534f1fe8698SLemover } 535f1fe8698SLemover val w = Flipped(ValidIO(new Bundle { 536d0de7e4aSpeixiaokun val data = Output(new PtwRespS2) 537f1fe8698SLemover })) 538f1fe8698SLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null 539f1fe8698SLemover 540d0de7e4aSpeixiaokun def r_req_apply(valid: Bool, vpn: UInt, i: Int, s2xlate: UInt): Unit = { 541f1fe8698SLemover this.r.req(i).valid := valid 542f1fe8698SLemover this.r.req(i).bits.vpn := vpn 543d0de7e4aSpeixiaokun this.r.req(i).bits.s2xlate := s2xlate 544f1fe8698SLemover } 545f1fe8698SLemover 546f1fe8698SLemover def r_resp_apply(i: Int) = { 547d0de7e4aSpeixiaokun (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm, 548d0de7e4aSpeixiaokun this.r.resp(i).bits.super_hit, this.r.resp(i).bits.super_ppn, this.r.resp(i).bits.spm, 54982978df9Speixiaokun this.r.resp(i).bits.g_perm, this.r.resp(i).bits.s2xlate) 550f1fe8698SLemover } 551f1fe8698SLemover 552d0de7e4aSpeixiaokun def w_apply(valid: Bool, data: PtwRespS2): Unit = { 553f1fe8698SLemover this.w.valid := valid 554f1fe8698SLemover this.w.bits.data := data 555f1fe8698SLemover } 556f1fe8698SLemover} 557f1fe8698SLemover 5583889e11eSLemoverclass ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 5593889e11eSLemover val sets = Output(UInt(log2Up(nSets).W)) 5603889e11eSLemover val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W))) 5613889e11eSLemover} 5623889e11eSLemover 563a0301c0dSLemoverclass ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle { 5643889e11eSLemover val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays))) 565a0301c0dSLemover 566a0301c0dSLemover val refillIdx = Output(UInt(log2Up(nWays).W)) 567a0301c0dSLemover val chosen_set = Flipped(Output(UInt(log2Up(nSets).W))) 568a0301c0dSLemover 569a0301c0dSLemover def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = { 57053b8f1a7SLemover for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) { 57153b8f1a7SLemover ac_rep := ac_tlb 572a0301c0dSLemover } 57353b8f1a7SLemover this.chosen_set := get_set_idx(vpn, nSets) 57453b8f1a7SLemover in.map(a => a.refillIdx := this.refillIdx) 575a0301c0dSLemover } 576a0301c0dSLemover} 577a0301c0dSLemover 578a0301c0dSLemoverclass TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends 579a0301c0dSLemover TlbBundle { 580f9ac118cSHaoyuan Feng val page = new ReplaceIO(Width, q.NSets, q.NWays) 581a0301c0dSLemover 582a0301c0dSLemover def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = { 583f9ac118cSHaoyuan Feng this.page.apply_sep(in.map(_.page), vpn) 584a0301c0dSLemover } 585a0301c0dSLemover 586a0301c0dSLemover} 587a0301c0dSLemover 5888744445eSMaxpicca-Liclass MemBlockidxBundle(implicit p: Parameters) extends TlbBundle { 5898744445eSMaxpicca-Li val is_ld = Bool() 5908744445eSMaxpicca-Li val is_st = Bool() 5918744445eSMaxpicca-Li val idx = 592e4f69d78Ssfencevma if (VirtualLoadQueueSize >= StoreQueueSize) { 593e4f69d78Ssfencevma val idx = UInt(log2Ceil(VirtualLoadQueueSize).W) 5948744445eSMaxpicca-Li idx 5958744445eSMaxpicca-Li } else { 5968744445eSMaxpicca-Li val idx = UInt(log2Ceil(StoreQueueSize).W) 5978744445eSMaxpicca-Li idx 5988744445eSMaxpicca-Li } 5998744445eSMaxpicca-Li} 6008744445eSMaxpicca-Li 6016d5ddbceSLemoverclass TlbReq(implicit p: Parameters) extends TlbBundle { 602ca2f90a6SLemover val vaddr = Output(UInt(VAddrBits.W)) 603ca2f90a6SLemover val cmd = Output(TlbCmd()) 604d0de7e4aSpeixiaokun val hyperinst = Output(Bool()) 605d0de7e4aSpeixiaokun val hlvx = Output(Bool()) 606ca2f90a6SLemover val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W)) 607f1fe8698SLemover val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache 6088744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 609b52348aeSWilliam Wang // do not translate, but still do pmp/pma check 610b52348aeSWilliam Wang val no_translate = Output(Bool()) 6116d5ddbceSLemover val debug = new Bundle { 612ca2f90a6SLemover val pc = Output(UInt(XLEN.W)) 613f1fe8698SLemover val robIdx = Output(new RobPtr) 614ca2f90a6SLemover val isFirstIssue = Output(Bool()) 6156d5ddbceSLemover } 6166d5ddbceSLemover 617f1fe8698SLemover // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead 6186d5ddbceSLemover override def toPrintable: Printable = { 619f1fe8698SLemover p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}" 6206d5ddbceSLemover } 6216d5ddbceSLemover} 6226d5ddbceSLemover 623b6982e83SLemoverclass TlbExceptionBundle(implicit p: Parameters) extends TlbBundle { 624b6982e83SLemover val ld = Output(Bool()) 625b6982e83SLemover val st = Output(Bool()) 626b6982e83SLemover val instr = Output(Bool()) 627b6982e83SLemover} 628b6982e83SLemover 62903efd994Shappy-lxclass TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 63003efd994Shappy-lx val paddr = Vec(nDups, Output(UInt(PAddrBits.W))) 631d0de7e4aSpeixiaokun val gpaddr = Vec(nDups, Output(UInt(GPAddrBits.W))) 632ca2f90a6SLemover val miss = Output(Bool()) 63303efd994Shappy-lx val excp = Vec(nDups, new Bundle { 634d0de7e4aSpeixiaokun val gpf = new TlbExceptionBundle() 635b6982e83SLemover val pf = new TlbExceptionBundle() 636b6982e83SLemover val af = new TlbExceptionBundle() 63703efd994Shappy-lx }) 638ca2f90a6SLemover val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state 6398744445eSMaxpicca-Li val memidx = Output(new MemBlockidxBundle) 6406d5ddbceSLemover 6418744445eSMaxpicca-Li val debug = new Bundle { 6428744445eSMaxpicca-Li val robIdx = Output(new RobPtr) 6438744445eSMaxpicca-Li val isFirstIssue = Output(Bool()) 6448744445eSMaxpicca-Li } 6456d5ddbceSLemover override def toPrintable: Printable = { 64603efd994Shappy-lx p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}" 6476d5ddbceSLemover } 6486d5ddbceSLemover} 6496d5ddbceSLemover 65003efd994Shappy-lxclass TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle { 6516d5ddbceSLemover val req = DecoupledIO(new TlbReq) 652c3b763d0SYinan Xu val req_kill = Output(Bool()) 65303efd994Shappy-lx val resp = Flipped(DecoupledIO(new TlbResp(nRespDups))) 6546d5ddbceSLemover} 6556d5ddbceSLemover 6566d5ddbceSLemoverclass TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 6576d5ddbceSLemover val req = Vec(Width, DecoupledIO(new PtwReq)) 658d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2)) 6596d5ddbceSLemover 6606d5ddbceSLemover 6616d5ddbceSLemover override def toPrintable: Printable = { 6626d5ddbceSLemover p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 6636d5ddbceSLemover } 6646d5ddbceSLemover} 6656d5ddbceSLemover 6668744445eSMaxpicca-Liclass TlbPtwIOwithMemIdx(Width: Int = 1)(implicit p: Parameters) extends TlbBundle { 6678744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx)) 668d0de7e4aSpeixiaokun val resp = Flipped(DecoupledIO(new PtwRespS2withMemIdx())) 6698744445eSMaxpicca-Li 6708744445eSMaxpicca-Li 6718744445eSMaxpicca-Li override def toPrintable: Printable = { 6728744445eSMaxpicca-Li p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}" 6738744445eSMaxpicca-Li } 6748744445eSMaxpicca-Li} 6758744445eSMaxpicca-Li 676185e6164SHaoyuan Fengclass TlbHintReq(implicit p: Parameters) extends TlbBundle { 677185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 678185e6164SHaoyuan Feng val full = Output(Bool()) 679185e6164SHaoyuan Feng} 680185e6164SHaoyuan Feng 681185e6164SHaoyuan Fengclass TLBHintResp(implicit p: Parameters) extends TlbBundle { 682185e6164SHaoyuan Feng val id = Output(UInt(log2Up(loadfiltersize).W)) 683185e6164SHaoyuan Feng // When there are multiple matching entries for PTW resp in filter 684185e6164SHaoyuan Feng // e.g. vaddr 0, 0x80000000. vaddr 1, 0x80010000 685185e6164SHaoyuan Feng // these two vaddrs are not in a same 4K Page, so will send to ptw twice 686185e6164SHaoyuan Feng // However, when ptw resp, if they are in a 1G or 2M huge page 687185e6164SHaoyuan Feng // The two entries will both hit, and both need to replay 688185e6164SHaoyuan Feng val replay_all = Output(Bool()) 689185e6164SHaoyuan Feng} 690185e6164SHaoyuan Feng 691185e6164SHaoyuan Fengclass TlbHintIO(implicit p: Parameters) extends TlbBundle { 692185e6164SHaoyuan Feng val req = Vec(exuParameters.LduCnt, new TlbHintReq) 693185e6164SHaoyuan Feng val resp = ValidIO(new TLBHintResp) 694185e6164SHaoyuan Feng} 695185e6164SHaoyuan Feng 69645f497a4Shappy-lxclass MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle { 697b052b972SLemover val sfence = Input(new SfenceBundle) 698b052b972SLemover val csr = Input(new TlbCsrBundle) 699f1fe8698SLemover 700f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = { 701f1fe8698SLemover this.sfence <> sfence 702f1fe8698SLemover this.csr <> csr 703f1fe8698SLemover } 704f1fe8698SLemover 705f1fe8698SLemover // overwrite satp. write satp will cause flushpipe but csr.priv won't 706f1fe8698SLemover // satp will be dealyed several cycles from writing, but csr.priv won't 707f1fe8698SLemover // so inside mmu, these two signals should be divided 708f1fe8698SLemover def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = { 709f1fe8698SLemover this.sfence <> sfence 710f1fe8698SLemover this.csr <> csr 711f1fe8698SLemover this.csr.satp := satp 712f1fe8698SLemover } 713a0301c0dSLemover} 7146d5ddbceSLemover 7158744445eSMaxpicca-Liclass TlbRefilltoMemIO()(implicit p: Parameters) extends TlbBundle { 7168744445eSMaxpicca-Li val valid = Bool() 7178744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 7188744445eSMaxpicca-Li} 7198744445eSMaxpicca-Li 72003efd994Shappy-lxclass TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends 72145f497a4Shappy-lx MMUIOBaseBundle { 722f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 72303efd994Shappy-lx val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups))) 724f1fe8698SLemover val flushPipe = Vec(Width, Input(Bool())) 7258744445eSMaxpicca-Li val ptw = new TlbPtwIOwithMemIdx(Width) 7268744445eSMaxpicca-Li val refill_to_mem = Output(new TlbRefilltoMemIO()) 727a0301c0dSLemover val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null 728b6982e83SLemover val pmp = Vec(Width, ValidIO(new PMPReqBundle())) 729185e6164SHaoyuan Feng val tlbreplay = Vec(Width, Output(Bool())) 730a0301c0dSLemover} 731a0301c0dSLemover 732f1fe8698SLemoverclass VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle { 7338744445eSMaxpicca-Li val req = Vec(Width, DecoupledIO(new PtwReqwithMemIdx())) 734a0301c0dSLemover val resp = Flipped(DecoupledIO(new Bundle { 735d0de7e4aSpeixiaokun val data = new PtwRespS2withMemIdx 736a0301c0dSLemover val vector = Output(Vec(Width, Bool())) 737a0301c0dSLemover })) 738a0301c0dSLemover 7398744445eSMaxpicca-Li def connect(normal: TlbPtwIOwithMemIdx): Unit = { 740f1fe8698SLemover req <> normal.req 741f1fe8698SLemover resp.ready := normal.resp.ready 742f1fe8698SLemover normal.resp.bits := resp.bits.data 743f1fe8698SLemover normal.resp.valid := resp.valid 744a0301c0dSLemover } 7456d5ddbceSLemover} 7466d5ddbceSLemover 74792e3bfefSLemover/**************************** L2TLB *************************************/ 7486d5ddbceSLemoverabstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst 74992e3bfefSLemoverabstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer) 7506d5ddbceSLemover with HasXSParameter with HasPtwConst 7516d5ddbceSLemover 7526d5ddbceSLemoverclass PteBundle(implicit p: Parameters) extends PtwBundle{ 7536d5ddbceSLemover val reserved = UInt(pteResLen.W) 7540d94d540SHaoyuan Feng val ppn_high = UInt(ppnHignLen.W) 7556d5ddbceSLemover val ppn = UInt(ppnLen.W) 7566d5ddbceSLemover val rsw = UInt(2.W) 7576d5ddbceSLemover val perm = new Bundle { 7586d5ddbceSLemover val d = Bool() 7596d5ddbceSLemover val a = Bool() 7606d5ddbceSLemover val g = Bool() 7616d5ddbceSLemover val u = Bool() 7626d5ddbceSLemover val x = Bool() 7636d5ddbceSLemover val w = Bool() 7646d5ddbceSLemover val r = Bool() 7656d5ddbceSLemover val v = Bool() 7666d5ddbceSLemover } 7676d5ddbceSLemover 7686d5ddbceSLemover def unaligned(level: UInt) = { 7696d5ddbceSLemover isLeaf() && !(level === 2.U || 7706d5ddbceSLemover level === 1.U && ppn(vpnnLen-1, 0) === 0.U || 7716d5ddbceSLemover level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U) 7726d5ddbceSLemover } 7736d5ddbceSLemover 7746d5ddbceSLemover def isPf(level: UInt) = { 7756d5ddbceSLemover !perm.v || (!perm.r && perm.w) || unaligned(level) 7766d5ddbceSLemover } 7776d5ddbceSLemover 7780d94d540SHaoyuan Feng // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits 7790d94d540SHaoyuan Feng // access fault will be raised when ppn >> ppnLen is not zero 7800d94d540SHaoyuan Feng def isAf() = { 7810d94d540SHaoyuan Feng !(ppn_high === 0.U) 7820d94d540SHaoyuan Feng } 7830d94d540SHaoyuan Feng 7846d5ddbceSLemover def isLeaf() = { 7856d5ddbceSLemover perm.r || perm.x || perm.w 7866d5ddbceSLemover } 7876d5ddbceSLemover 7886d5ddbceSLemover def getPerm() = { 7896d5ddbceSLemover val pm = Wire(new PtePermBundle) 7906d5ddbceSLemover pm.d := perm.d 7916d5ddbceSLemover pm.a := perm.a 7926d5ddbceSLemover pm.g := perm.g 7936d5ddbceSLemover pm.u := perm.u 7946d5ddbceSLemover pm.x := perm.x 7956d5ddbceSLemover pm.w := perm.w 7966d5ddbceSLemover pm.r := perm.r 7976d5ddbceSLemover pm 7986d5ddbceSLemover } 7996d5ddbceSLemover 8006d5ddbceSLemover override def toPrintable: Printable = { 8016d5ddbceSLemover p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}" 8026d5ddbceSLemover } 8036d5ddbceSLemover} 8046d5ddbceSLemover 8056d5ddbceSLemoverclass PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle { 8066d5ddbceSLemover val tag = UInt(tagLen.W) 80745f497a4Shappy-lx val asid = UInt(asidLen.W) 808d0de7e4aSpeixiaokun val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 8096d5ddbceSLemover val ppn = UInt(ppnLen.W) 8106d5ddbceSLemover val perm = if (hasPerm) Some(new PtePermBundle) else None 8116d5ddbceSLemover val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None 812bc063562SLemover val prefetch = Bool() 8138d8ac704SLemover val v = Bool() 8146d5ddbceSLemover 81556728e73SLemover def is_normalentry(): Bool = { 81656728e73SLemover if (!hasLevel) true.B 81756728e73SLemover else level.get === 2.U 81856728e73SLemover } 81956728e73SLemover 820f1fe8698SLemover def genPPN(vpn: UInt): UInt = { 821f1fe8698SLemover if (!hasLevel) ppn 82245f43e6eSTang Haojin else MuxLookup(level.get, 0.U)(Seq( 823f1fe8698SLemover 0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)), 824f1fe8698SLemover 1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)), 825f1fe8698SLemover 2.U -> ppn) 826f1fe8698SLemover ) 827f1fe8698SLemover } 828f1fe8698SLemover 829d0de7e4aSpeixiaokun //s2xlate control whether compare vmid or not 83082978df9Speixiaokun def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool) = { 83182978df9Speixiaokun require(vpn.getWidth == vpnLen) 832cccfc98dSLemover// require(this.asid.getWidth <= asid.getWidth) 83345f497a4Shappy-lx val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 834d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, (this.vmid.getOrElse(0.U) === vmid), true.B) 8356d5ddbceSLemover if (allType) { 8366d5ddbceSLemover require(hasLevel) 8376d5ddbceSLemover val hit0 = tag(tagLen - 1, vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2) 8386d5ddbceSLemover val hit1 = tag(vpnnLen*2 - 1, vpnnLen) === vpn(vpnnLen*2 - 1, vpnnLen) 8396d5ddbceSLemover val hit2 = tag(vpnnLen - 1, 0) === vpn(vpnnLen - 1, 0) 84045f497a4Shappy-lx 841d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 8426d5ddbceSLemover } else if (hasLevel) { 843*2a4a3520Speixiaokun val hit0 = tag(tagLen - 1, tagLen - vpnnLen - extendVpnnBits) === vpn(vpnLen - 1, vpnLen - vpnnLen - extendVpnnBits) 844*2a4a3520Speixiaokun val hit1 = tag(tagLen - vpnnLen - extendVpnnBits - 1, tagLen - vpnnLen * 2 - extendVpnnBits) === vpn(vpnLen - vpnnLen - extendVpnnBits - 1, vpnLen - vpnnLen * 2) 84545f497a4Shappy-lx 846d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) 8476d5ddbceSLemover } else { 84882978df9Speixiaokun asid_hit && vmid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen) 8496d5ddbceSLemover } 8506d5ddbceSLemover } 8516d5ddbceSLemover 852d0de7e4aSpeixiaokun def refill(vpn: UInt, asid: UInt, vmid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) { 85345f497a4Shappy-lx require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside 85445f497a4Shappy-lx 8556d5ddbceSLemover tag := vpn(vpnLen - 1, vpnLen - tagLen) 856a0301c0dSLemover ppn := pte.asTypeOf(new PteBundle().cloneType).ppn 857a0301c0dSLemover perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm) 85845f497a4Shappy-lx this.asid := asid 859d61cd5eeSpeixiaokun this.vmid.map(_ := vmid) 860bc063562SLemover this.prefetch := prefetch 8618d8ac704SLemover this.v := valid 8626d5ddbceSLemover this.level.map(_ := level) 8636d5ddbceSLemover } 8646d5ddbceSLemover 8658d8ac704SLemover def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = { 8666d5ddbceSLemover val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel)) 8678d8ac704SLemover e.refill(vpn, asid, pte, level, prefetch, valid) 8686d5ddbceSLemover e 8696d5ddbceSLemover } 8706d5ddbceSLemover 8716d5ddbceSLemover 872f1fe8698SLemover 8736d5ddbceSLemover override def toPrintable: Printable = { 8746d5ddbceSLemover // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}" 8756d5ddbceSLemover p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " + 8766d5ddbceSLemover (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") + 877bc063562SLemover (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") + 878bc063562SLemover p"prefetch:${prefetch}" 8796d5ddbceSLemover } 8806d5ddbceSLemover} 8816d5ddbceSLemover 88263632028SHaoyuan Fengclass PtwSectorEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwEntry(tagLen, hasPerm, hasLevel) { 88363632028SHaoyuan Feng override val ppn = UInt(sectorppnLen.W) 88463632028SHaoyuan Feng} 88563632028SHaoyuan Feng 88663632028SHaoyuan Fengclass PtwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwSectorEntry(tagLen, hasPerm, hasLevel) { 88763632028SHaoyuan Feng val ppn_low = UInt(sectortlbwidth.W) 88863632028SHaoyuan Feng val af = Bool() 88963632028SHaoyuan Feng val pf = Bool() 89063632028SHaoyuan Feng} 89163632028SHaoyuan Feng 892cca17e78Speixiaokunclass HptwMergeEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwMergeEntry(tagLen, hasPerm, hasLevel) 893d0de7e4aSpeixiaokun 8946d5ddbceSLemoverclass PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 8956d5ddbceSLemover require(log2Up(num)==log2Down(num)) 8961f4a7c0cSLemover // NOTE: hasPerm means that is leaf or not. 8976d5ddbceSLemover 8986d5ddbceSLemover val tag = UInt(tagLen.W) 89945f497a4Shappy-lx val asid = UInt(asidLen.W) 900d0de7e4aSpeixiaokun val vmid = if (HasHExtension) Some(UInt(vmidLen.W)) else None 901d61cd5eeSpeixiaokun val ppns = if (HasHExtension) Vec(num, UInt((vpnLen.max(ppnLen)).W)) else Vec(num, UInt(ppnLen.W)) 9026d5ddbceSLemover val vs = Vec(num, Bool()) 9036d5ddbceSLemover val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None 904bc063562SLemover val prefetch = Bool() 9056d5ddbceSLemover // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1") 9061f4a7c0cSLemover // NOTE: vs is used for different usage: 9071f4a7c0cSLemover // for l3, which store the leaf(leaves), vs is page fault or not. 9081f4a7c0cSLemover // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check 9091f4a7c0cSLemover // Because, l2 should not store leaf(no perm), it doesn't store perm. 9101f4a7c0cSLemover // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful. 9111f4a7c0cSLemover // TODO: divide vs into validVec and pfVec 9121f4a7c0cSLemover // for l2: may valid but pf, so no need for page walk, return random pte with pf. 9136d5ddbceSLemover 91482978df9Speixiaokun def tagClip(vpn: UInt) = { 91582978df9Speixiaokun require(vpn.getWidth == vpnLen) 9166d5ddbceSLemover vpn(vpnLen - 1, vpnLen - tagLen) 9176d5ddbceSLemover } 9186d5ddbceSLemover 9196d5ddbceSLemover def sectorIdxClip(vpn: UInt, level: Int) = { 9206d5ddbceSLemover getVpnClip(vpn, level)(log2Up(num) - 1, 0) 9216d5ddbceSLemover } 9226d5ddbceSLemover 92382978df9Speixiaokun def hit(vpn: UInt, asid: UInt, vmid:UInt, ignoreAsid: Boolean = false, s2xlate: Bool) = { 92445f497a4Shappy-lx val asid_hit = if (ignoreAsid) true.B else (this.asid === asid) 925d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.vmid.getOrElse(0.U) === vmid, true.B) 92682978df9Speixiaokun asid_hit && vmid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level))) 9276d5ddbceSLemover } 9286d5ddbceSLemover 929d0de7e4aSpeixiaokun def genEntries(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 9306d5ddbceSLemover require((data.getWidth / XLEN) == num, 9315854c1edSLemover s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}") 9326d5ddbceSLemover 9336d5ddbceSLemover val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm)) 9346d5ddbceSLemover ps.tag := tagClip(vpn) 93545f497a4Shappy-lx ps.asid := asid 936d61cd5eeSpeixiaokun ps.vmid.map(_ := vmid) 937bc063562SLemover ps.prefetch := prefetch 9386d5ddbceSLemover for (i <- 0 until num) { 9396d5ddbceSLemover val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle) 9406d5ddbceSLemover ps.ppns(i) := pte.ppn 9416d5ddbceSLemover ps.vs(i) := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf()) 9426d5ddbceSLemover ps.perms.map(_(i) := pte.perm) 9436d5ddbceSLemover } 9446d5ddbceSLemover ps 9456d5ddbceSLemover } 9466d5ddbceSLemover 9476d5ddbceSLemover override def toPrintable: Printable = { 9486d5ddbceSLemover // require(num == 4, "if num is not 4, please comment this toPrintable") 9496d5ddbceSLemover // NOTE: if num is not 4, please comment this toPrintable 9506d5ddbceSLemover val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle))) 95145f497a4Shappy-lx p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " + 9526d5ddbceSLemover (if (hasPerm) p"perms:${printVec(permsInner)}" else p"") 9536d5ddbceSLemover } 9546d5ddbceSLemover} 9556d5ddbceSLemover 9567196f5a2SLemoverclass PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle { 9577196f5a2SLemover val entries = new PtwEntries(num, tagLen, level, hasPerm) 9587196f5a2SLemover 9593889e11eSLemover val ecc_block = XLEN 9603889e11eSLemover val ecc_info = get_ecc_info() 9613889e11eSLemover val ecc = UInt(ecc_info._1.W) 9623889e11eSLemover 9633889e11eSLemover def get_ecc_info(): (Int, Int, Int, Int) = { 9643889e11eSLemover val eccBits_per = eccCode.width(ecc_block) - ecc_block 9653889e11eSLemover 9663889e11eSLemover val data_length = entries.getWidth 9673889e11eSLemover val data_align_num = data_length / ecc_block 9683889e11eSLemover val data_not_align = (data_length % ecc_block) != 0 // ugly code 9693889e11eSLemover val data_unalign_length = data_length - data_align_num * ecc_block 9703889e11eSLemover val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length 9713889e11eSLemover 9723889e11eSLemover val eccBits = eccBits_per * data_align_num + eccBits_unalign 9733889e11eSLemover (eccBits, eccBits_per, data_align_num, data_unalign_length) 9743889e11eSLemover } 9753889e11eSLemover 9763889e11eSLemover def encode() = { 977935edac4STang Haojin val data = entries.asUInt 9783889e11eSLemover val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W))) 9793889e11eSLemover for (i <- 0 until ecc_info._3) { 9803889e11eSLemover ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block 9813889e11eSLemover } 9823889e11eSLemover if (ecc_info._4 != 0) { 9833889e11eSLemover val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4 984935edac4STang Haojin ecc := Cat(ecc_unaligned, ecc_slices.asUInt) 985935edac4STang Haojin } else { ecc := ecc_slices.asUInt } 9863889e11eSLemover } 9873889e11eSLemover 9883889e11eSLemover def decode(): Bool = { 989935edac4STang Haojin val data = entries.asUInt 9903889e11eSLemover val res = Wire(Vec(ecc_info._3 + 1, Bool())) 9913889e11eSLemover for (i <- 0 until ecc_info._3) { 9925197bac8SZiyue-Zhang res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B} 9933889e11eSLemover } 9945197bac8SZiyue-Zhang if (ecc_info._2 != 0 && ecc_info._4 != 0) { 9953889e11eSLemover res(ecc_info._3) := eccCode.decode( 9963889e11eSLemover Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error 9973889e11eSLemover } else { res(ecc_info._3) := false.B } 9983889e11eSLemover 9993889e11eSLemover Cat(res).orR 10003889e11eSLemover } 10013889e11eSLemover 1002d0de7e4aSpeixiaokun def gen(vpn: UInt, asid: UInt, vmid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = { 1003d0de7e4aSpeixiaokun this.entries := entries.genEntries(vpn, asid, vmid, data, levelUInt, prefetch) 10043889e11eSLemover this.encode() 10053889e11eSLemover } 10067196f5a2SLemover} 10077196f5a2SLemover 10086d5ddbceSLemoverclass PtwReq(implicit p: Parameters) extends PtwBundle { 100982978df9Speixiaokun val vpn = UInt(vpnLen.W) //vpn or gvpn 1010d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) // 0 bit: s2xlate, 1 bit: stage 1 or stage 2 1011d61cd5eeSpeixiaokun def hasS2xlate(): Bool = { 1012d61cd5eeSpeixiaokun this.s2xlate =/= noS2xlate 1013d61cd5eeSpeixiaokun } 10146d5ddbceSLemover override def toPrintable: Printable = { 10156d5ddbceSLemover p"vpn:0x${Hexadecimal(vpn)}" 10166d5ddbceSLemover } 10176d5ddbceSLemover} 10186d5ddbceSLemover 10198744445eSMaxpicca-Liclass PtwReqwithMemIdx(implicit p: Parameters) extends PtwReq { 10208744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 10218744445eSMaxpicca-Li} 10228744445eSMaxpicca-Li 10236d5ddbceSLemoverclass PtwResp(implicit p: Parameters) extends PtwBundle { 10246d5ddbceSLemover val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 10256d5ddbceSLemover val pf = Bool() 1026b6982e83SLemover val af = Bool() 10276d5ddbceSLemover 102845f497a4Shappy-lx def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = { 10295854c1edSLemover this.entry.level.map(_ := level) 10305854c1edSLemover this.entry.tag := vpn 10315854c1edSLemover this.entry.perm.map(_ := pte.getPerm()) 10325854c1edSLemover this.entry.ppn := pte.ppn 1033bc063562SLemover this.entry.prefetch := DontCare 103445f497a4Shappy-lx this.entry.asid := asid 10358d8ac704SLemover this.entry.v := !pf 10365854c1edSLemover this.pf := pf 1037b6982e83SLemover this.af := af 10385854c1edSLemover } 10395854c1edSLemover 10406d5ddbceSLemover override def toPrintable: Printable = { 1041b6982e83SLemover p"entry:${entry} pf:${pf} af:${af}" 10426d5ddbceSLemover } 10436d5ddbceSLemover} 10446d5ddbceSLemover 1045d0de7e4aSpeixiaokunclass HptwResp(implicit p: Parameters) extends PtwBundle { 1046d61cd5eeSpeixiaokun val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true) 1047d0de7e4aSpeixiaokun val gpf = Bool() 1048d0de7e4aSpeixiaokun val gaf = Bool() 1049d0de7e4aSpeixiaokun 1050d0de7e4aSpeixiaokun def apply(gpf: Bool, gaf: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt) = { 1051d0de7e4aSpeixiaokun this.entry.level.map(_ := level) 1052d0de7e4aSpeixiaokun this.entry.tag := vpn 1053d0de7e4aSpeixiaokun this.entry.perm.map(_ := pte.getPerm()) 1054d0de7e4aSpeixiaokun this.entry.ppn := pte.ppn 1055d0de7e4aSpeixiaokun this.entry.prefetch := DontCare 1056d0de7e4aSpeixiaokun this.entry.asid := DontCare 1057d61cd5eeSpeixiaokun this.entry.vmid.map(_ := vmid) 1058d0de7e4aSpeixiaokun this.entry.v := !gpf 1059d0de7e4aSpeixiaokun this.gpf := gpf 1060d0de7e4aSpeixiaokun this.gaf := gaf 1061d0de7e4aSpeixiaokun } 1062d0de7e4aSpeixiaokun 1063d0de7e4aSpeixiaokun def genPPNS2(): UInt = { 1064d0de7e4aSpeixiaokun MuxLookup(entry.level.get, 0.U, Seq( 1065d0de7e4aSpeixiaokun 0.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen * 2), entry.tag(vpnnLen * 2 - 1, 0)), 1066d0de7e4aSpeixiaokun 1.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, vpnnLen), entry.tag(vpnnLen - 1, 0)), 1067d0de7e4aSpeixiaokun 2.U -> Cat(entry.ppn(entry.ppn.getWidth - 1, 0)) 1068d0de7e4aSpeixiaokun )) 1069d0de7e4aSpeixiaokun } 1070d0de7e4aSpeixiaokun 1071d0de7e4aSpeixiaokun def hit(gvpn: UInt, vmid: UInt): Bool = { 1072d61cd5eeSpeixiaokun val vmid_hit = this.entry.vmid.getOrElse(0.U) === vmid 1073d61cd5eeSpeixiaokun val hit0 = entry.tag(vpnLen - 1, vpnnLen * 2) === gvpn(vpnLen - 1, vpnnLen * 2) 1074d0de7e4aSpeixiaokun val hit1 = entry.tag(vpnnLen * 2 - 1, vpnnLen) === gvpn(vpnnLen * 2 - 1, vpnnLen) 1075d0de7e4aSpeixiaokun val hit2 = entry.tag(vpnnLen - 1, 0) === gvpn(vpnnLen - 1, 0) 1076d0de7e4aSpeixiaokun vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) 1077d0de7e4aSpeixiaokun } 1078d0de7e4aSpeixiaokun} 1079d0de7e4aSpeixiaokun 108063632028SHaoyuan Fengclass PtwResptomerge (implicit p: Parameters) extends PtwBundle { 108163632028SHaoyuan Feng val entry = UInt(blockBits.W) 108263632028SHaoyuan Feng val vpn = UInt(vpnLen.W) 108363632028SHaoyuan Feng val level = UInt(log2Up(Level).W) 108463632028SHaoyuan Feng val pf = Bool() 108563632028SHaoyuan Feng val af = Bool() 108663632028SHaoyuan Feng val asid = UInt(asidLen.W) 108763632028SHaoyuan Feng 108863632028SHaoyuan Feng def apply(pf: Bool, af: Bool, level: UInt, pte: UInt, vpn: UInt, asid: UInt) = { 108963632028SHaoyuan Feng this.entry := pte 109063632028SHaoyuan Feng this.pf := pf 109163632028SHaoyuan Feng this.af := af 109263632028SHaoyuan Feng this.level := level 109363632028SHaoyuan Feng this.vpn := vpn 109463632028SHaoyuan Feng this.asid := asid 109563632028SHaoyuan Feng } 109663632028SHaoyuan Feng 109763632028SHaoyuan Feng override def toPrintable: Printable = { 109863632028SHaoyuan Feng p"entry:${entry} pf:${pf} af:${af}" 109963632028SHaoyuan Feng } 110063632028SHaoyuan Feng} 110163632028SHaoyuan Feng 11028744445eSMaxpicca-Liclass PtwRespwithMemIdx(implicit p: Parameters) extends PtwResp { 11038744445eSMaxpicca-Li val memidx = new MemBlockidxBundle 11048744445eSMaxpicca-Li} 11058744445eSMaxpicca-Li 110663632028SHaoyuan Fengclass PtwSectorRespwithMemIdx(implicit p: Parameters) extends PtwSectorResp { 110763632028SHaoyuan Feng val memidx = new MemBlockidxBundle 110863632028SHaoyuan Feng} 110963632028SHaoyuan Feng 111063632028SHaoyuan Fengclass PtwSectorResp(implicit p: Parameters) extends PtwBundle { 111163632028SHaoyuan Feng val entry = new PtwSectorEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true) 111263632028SHaoyuan Feng val addr_low = UInt(sectortlbwidth.W) 111363632028SHaoyuan Feng val ppn_low = Vec(tlbcontiguous, UInt(sectortlbwidth.W)) 111463632028SHaoyuan Feng val valididx = Vec(tlbcontiguous, Bool()) 1115b0fa7106SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 111663632028SHaoyuan Feng val pf = Bool() 111763632028SHaoyuan Feng val af = Bool() 111863632028SHaoyuan Feng 1119d0de7e4aSpeixiaokun 112063632028SHaoyuan Feng def genPPN(vpn: UInt): UInt = { 112145f43e6eSTang Haojin MuxLookup(entry.level.get, 0.U)(Seq( 112263632028SHaoyuan Feng 0.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen * 2 - sectortlbwidth), vpn(vpnnLen*2-1, 0)), 112363632028SHaoyuan Feng 1.U -> Cat(entry.ppn(entry.ppn.getWidth-1, vpnnLen - sectortlbwidth), vpn(vpnnLen-1, 0)), 112463632028SHaoyuan Feng 2.U -> Cat(entry.ppn(entry.ppn.getWidth-1, 0), ppn_low(vpn(sectortlbwidth - 1, 0)))) 112563632028SHaoyuan Feng ) 112663632028SHaoyuan Feng } 112763632028SHaoyuan Feng 1128d0de7e4aSpeixiaokun def hit(vpn: UInt, asid: UInt, vmid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false, s2xlate: Bool): Bool = { 112963632028SHaoyuan Feng require(vpn.getWidth == vpnLen) 113063632028SHaoyuan Feng // require(this.asid.getWidth <= asid.getWidth) 113163632028SHaoyuan Feng val asid_hit = if (ignoreAsid) true.B else (this.entry.asid === asid) 1132d61cd5eeSpeixiaokun val vmid_hit = Mux(s2xlate, this.entry.vmid.getOrElse(0.U) === vmid, true.B) 113363632028SHaoyuan Feng if (allType) { 113463632028SHaoyuan Feng val hit0 = entry.tag(sectorvpnLen - 1, vpnnLen * 2 - sectortlbwidth) === vpn(vpnLen - 1, vpnnLen * 2) 113563632028SHaoyuan Feng val hit1 = entry.tag(vpnnLen * 2 - sectortlbwidth - 1, vpnnLen - sectortlbwidth) === vpn(vpnnLen * 2 - 1, vpnnLen) 113663632028SHaoyuan Feng val hit2 = entry.tag(vpnnLen - sectortlbwidth - 1, 0) === vpn(vpnnLen - 1, sectortlbwidth) 113763632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 113863632028SHaoyuan Feng 1139d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(entry.level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0)) && addr_low_hit 114063632028SHaoyuan Feng } else { 114163632028SHaoyuan Feng val hit0 = entry.tag(sectorvpnLen - 1, sectorvpnLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen) 114263632028SHaoyuan Feng val hit1 = entry.tag(sectorvpnLen - vpnnLen - 1, sectorvpnLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2) 114363632028SHaoyuan Feng val addr_low_hit = valididx(vpn(sectortlbwidth - 1, 0)) 114463632028SHaoyuan Feng 1145d0de7e4aSpeixiaokun asid_hit && vmid_hit && Mux(entry.level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1) && addr_low_hit 114663632028SHaoyuan Feng } 114763632028SHaoyuan Feng } 114863632028SHaoyuan Feng} 114963632028SHaoyuan Feng 115063632028SHaoyuan Fengclass PtwMergeResp(implicit p: Parameters) extends PtwBundle { 115163632028SHaoyuan Feng val entry = Vec(tlbcontiguous, new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 115263632028SHaoyuan Feng val pteidx = Vec(tlbcontiguous, Bool()) 115363632028SHaoyuan Feng val not_super = Bool() 115463632028SHaoyuan Feng 1155d0de7e4aSpeixiaokun def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt, vmid:UInt, addr_low : UInt, not_super : Boolean = true) = { 115663632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 115763632028SHaoyuan Feng 115863632028SHaoyuan Feng val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 115963632028SHaoyuan Feng ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 116063632028SHaoyuan Feng ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 116163632028SHaoyuan Feng ptw_resp.level.map(_ := level) 116263632028SHaoyuan Feng ptw_resp.perm.map(_ := pte.getPerm()) 116363632028SHaoyuan Feng ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 116463632028SHaoyuan Feng ptw_resp.pf := pf 116563632028SHaoyuan Feng ptw_resp.af := af 116663632028SHaoyuan Feng ptw_resp.v := !pf 116763632028SHaoyuan Feng ptw_resp.prefetch := DontCare 116863632028SHaoyuan Feng ptw_resp.asid := asid 1169eb4bf3f2Speixiaokun ptw_resp.vmid.map(_ := vmid) 117063632028SHaoyuan Feng this.pteidx := UIntToOH(addr_low).asBools 117163632028SHaoyuan Feng this.not_super := not_super.B 1172d0de7e4aSpeixiaokun 1173d0de7e4aSpeixiaokun 117463632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 117563632028SHaoyuan Feng this.entry(i) := ptw_resp 117663632028SHaoyuan Feng } 117763632028SHaoyuan Feng } 117863632028SHaoyuan Feng} 11798744445eSMaxpicca-Li 1180d0de7e4aSpeixiaokunclass HptwMergeResp(implicit p: Parameters) extends PtwBundle { 1181d0de7e4aSpeixiaokun val entry = Vec(tlbcontiguous, new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1182d0de7e4aSpeixiaokun val pteidx = Vec(tlbcontiguous, Bool()) 1183d0de7e4aSpeixiaokun val not_super = Bool() 1184d0de7e4aSpeixiaokun 1185d0de7e4aSpeixiaokun def genPPN(): UInt = { 1186d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1187d0de7e4aSpeixiaokun MuxLookup(entry(idx).level.get, 0.U, Seq( 1188d61cd5eeSpeixiaokun 0.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen * 2 - sectortlbwidth), entry(idx).tag(vpnnLen * 2 - 1, 0)), 1189d61cd5eeSpeixiaokun 1.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, vpnnLen - sectortlbwidth), entry(idx).tag(vpnnLen - 1, 0)), 1190d0de7e4aSpeixiaokun 2.U -> Cat(entry(idx).ppn(entry(idx).ppn.getWidth - 1, 0), entry(idx).ppn_low)) 1191d0de7e4aSpeixiaokun ) 1192d0de7e4aSpeixiaokun } 1193d0de7e4aSpeixiaokun 1194d0de7e4aSpeixiaokun def isAf(): Bool = { 1195d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1196d0de7e4aSpeixiaokun entry(idx).af 1197d0de7e4aSpeixiaokun } 1198d0de7e4aSpeixiaokun 1199d0de7e4aSpeixiaokun def isPf(): Bool = { 1200d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1201d0de7e4aSpeixiaokun entry(idx).pf 1202d0de7e4aSpeixiaokun } 1203d0de7e4aSpeixiaokun 1204d0de7e4aSpeixiaokun def MergeRespToPte(): PteBundle = { 1205d0de7e4aSpeixiaokun val idx = OHToUInt(pteidx) 1206d0de7e4aSpeixiaokun val resp = Wire(new PteBundle()) 1207d0de7e4aSpeixiaokun resp.ppn := Cat(entry(idx).ppn, entry(idx).ppn_low) 1208d61cd5eeSpeixiaokun resp.perm := entry(idx).perm.getOrElse(0.U) 1209d0de7e4aSpeixiaokun resp 1210d0de7e4aSpeixiaokun } 1211d0de7e4aSpeixiaokun 1212d0de7e4aSpeixiaokun def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, vmid: UInt, addr_low: UInt, not_super: Boolean = true) = { 1213d0de7e4aSpeixiaokun assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 1214d0de7e4aSpeixiaokun 1215d0de7e4aSpeixiaokun val ptw_resp = Wire(new HptwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 1216d0de7e4aSpeixiaokun ptw_resp.ppn := pte.ppn(ppnLen - 1, sectortlbwidth) 1217d0de7e4aSpeixiaokun ptw_resp.ppn_low := pte.ppn(sectortlbwidth - 1, 0) 1218d0de7e4aSpeixiaokun ptw_resp.level.map(_ := level) 1219d0de7e4aSpeixiaokun ptw_resp.perm.map(_ := pte.getPerm()) 1220d0de7e4aSpeixiaokun ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 1221d0de7e4aSpeixiaokun ptw_resp.pf := pf 1222d0de7e4aSpeixiaokun ptw_resp.af := af 1223d0de7e4aSpeixiaokun ptw_resp.v := !pf 1224d0de7e4aSpeixiaokun ptw_resp.prefetch := DontCare 1225cca17e78Speixiaokun ptw_resp.vmid.map(_ := vmid) 1226d0de7e4aSpeixiaokun this.pteidx := UIntToOH(addr_low).asBools 1227d0de7e4aSpeixiaokun this.not_super := not_super.B 1228d0de7e4aSpeixiaokun 1229d0de7e4aSpeixiaokun 1230d0de7e4aSpeixiaokun for (i <- 0 until tlbcontiguous) { 1231d0de7e4aSpeixiaokun this.entry(i) := ptw_resp 1232d0de7e4aSpeixiaokun } 1233d0de7e4aSpeixiaokun } 1234d0de7e4aSpeixiaokun} 1235d0de7e4aSpeixiaokun 1236d0de7e4aSpeixiaokunclass PtwRespS2(implicit p: Parameters) extends PtwBundle { 1237d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) 1238d0de7e4aSpeixiaokun val s1 = new PtwSectorResp() 1239d0de7e4aSpeixiaokun val s2 = new HptwResp() 1240c3d5cfb3Speixiaokun def getVpn: UInt = { 1241c3d5cfb3Speixiaokun Cat(s1.entry.tag, s1.ppn_low(OHToUInt(s1.pteidx))) 1242c3d5cfb3Speixiaokun } 1243d61cd5eeSpeixiaokun def genPPNS2(i: Int):UInt = { 1244d61cd5eeSpeixiaokun val s1ppn = Cat(this.s1.entry.ppn, this.s1.ppn_low(i), 0.U(12.W)).asUInt 1245d61cd5eeSpeixiaokun val s2ppn = this.s2.entry.ppn 1246d61cd5eeSpeixiaokun Mux(s2xlate =/= noS2xlate, s2ppn, s1ppn) 1247d61cd5eeSpeixiaokun } 1248d0de7e4aSpeixiaokun} 1249d0de7e4aSpeixiaokun 1250d0de7e4aSpeixiaokunclass PtwRespS2withMemIdx(implicit p: Parameters) extends PtwRespS2 { 1251d0de7e4aSpeixiaokun val memidx = new MemBlockidxBundle() 1252d0de7e4aSpeixiaokun} 1253d0de7e4aSpeixiaokun 125492e3bfefSLemoverclass L2TLBIO(implicit p: Parameters) extends PtwBundle { 1255f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 12566d5ddbceSLemover val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO)) 12576d5ddbceSLemover val sfence = Input(new SfenceBundle) 1258b6982e83SLemover val csr = new Bundle { 1259b6982e83SLemover val tlb = Input(new TlbCsrBundle) 1260b6982e83SLemover val distribute_csr = Flipped(new DistributedCSRIO) 1261b6982e83SLemover } 12626d5ddbceSLemover} 12636d5ddbceSLemover 1264b848eea5SLemoverclass L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle { 1265b848eea5SLemover val addr = UInt(PAddrBits.W) 1266b848eea5SLemover val id = UInt(bMemID.W) 1267b848eea5SLemover} 126845f497a4Shappy-lx 126945f497a4Shappy-lxclass L2TlbInnerBundle(implicit p: Parameters) extends PtwReq { 127045f497a4Shappy-lx val source = UInt(bSourceWidth.W) 127145f497a4Shappy-lx} 1272f1fe8698SLemover 1273f1fe8698SLemover 1274f1fe8698SLemoverobject ValidHoldBypass{ 1275f1fe8698SLemover def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = { 1276f1fe8698SLemover val valid = RegInit(false.B) 1277f1fe8698SLemover when (infire) { valid := true.B } 1278f1fe8698SLemover when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold 1279f1fe8698SLemover when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok? 1280f1fe8698SLemover valid || infire 1281f1fe8698SLemover } 1282f1fe8698SLemover} 12835afdf73cSHaoyuan Feng 12845afdf73cSHaoyuan Fengclass L1TlbDB(implicit p: Parameters) extends TlbBundle { 12855afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12865afdf73cSHaoyuan Feng} 12875afdf73cSHaoyuan Feng 12885afdf73cSHaoyuan Fengclass PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 12895afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 12905afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 12915afdf73cSHaoyuan Feng val bypassed = Bool() 12925afdf73cSHaoyuan Feng val is_first = Bool() 12935afdf73cSHaoyuan Feng val prefetched = Bool() 12945afdf73cSHaoyuan Feng val prefetch = Bool() 12955afdf73cSHaoyuan Feng val l2Hit = Bool() 12965afdf73cSHaoyuan Feng val l1Hit = Bool() 12975afdf73cSHaoyuan Feng val hit = Bool() 12985afdf73cSHaoyuan Feng} 12995afdf73cSHaoyuan Feng 13005afdf73cSHaoyuan Fengclass PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst { 13015afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13025afdf73cSHaoyuan Feng val source = UInt(bSourceWidth.W) 13035afdf73cSHaoyuan Feng} 13045afdf73cSHaoyuan Feng 13055afdf73cSHaoyuan Fengclass L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle { 13065afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13075afdf73cSHaoyuan Feng} 13085afdf73cSHaoyuan Feng 13095afdf73cSHaoyuan Fengclass L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle { 13105afdf73cSHaoyuan Feng val vpn = UInt(vpnLen.W) 13115afdf73cSHaoyuan Feng} 1312