1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rob 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import chisel3.experimental.BundleLiterals._ 23import difftest._ 24import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 25import utility._ 26import utils._ 27import xiangshan._ 28import xiangshan.backend.GPAMemEntry 29import xiangshan.backend.{BackendParams, RatToVecExcpMod, RegWriteFromRab, VecExcpInfo} 30import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 31import xiangshan.backend.fu.{FuConfig, FuType} 32import xiangshan.frontend.FtqPtr 33import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 34import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 35import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 36import xiangshan.backend.fu.vector.Bundles.VType 37import xiangshan.backend.rename.SnapshotGenerator 38import yunsuan.VfaluType 39import xiangshan.backend.rob.RobBundles._ 40import xiangshan.backend.trace._ 41import chisel3.experimental.BundleLiterals._ 42 43class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 44 override def shouldBeInlined: Boolean = false 45 46 lazy val module = new RobImp(this)(p, params) 47} 48 49class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 50 with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 51 52 private val LduCnt = params.LduCnt 53 private val StaCnt = params.StaCnt 54 private val HyuCnt = params.HyuCnt 55 56 val io = IO(new Bundle() { 57 val hartId = Input(UInt(hartIdLen.W)) 58 val redirect = Input(Valid(new Redirect)) 59 val enq = new RobEnqIO 60 val flushOut = ValidIO(new Redirect) 61 val exception = ValidIO(new ExceptionInfo) 62 // exu + brq 63 val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 64 val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 65 val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 66 val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 67 val commits = Output(new RobCommitIO) 68 val rabCommits = Output(new RabCommitIO) 69 val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None 70 val isVsetFlushPipe = Output(Bool()) 71 val lsq = new RobLsqIO 72 val robDeqPtr = Output(new RobPtr) 73 val csr = new RobCSRIO 74 val snpt = Input(new SnapshotPort) 75 val robFull = Output(Bool()) 76 val headNotReady = Output(Bool()) 77 val cpu_halt = Output(Bool()) 78 val wfi_enable = Input(Bool()) 79 val toDecode = new Bundle { 80 val isResumeVType = Output(Bool()) 81 val walkToArchVType = Output(Bool()) 82 val walkVType = ValidIO(VType()) 83 val commitVType = new Bundle { 84 val vtype = ValidIO(VType()) 85 val hasVsetvl = Output(Bool()) 86 } 87 } 88 val readGPAMemAddr = ValidIO(new Bundle { 89 val ftqPtr = new FtqPtr() 90 val ftqOffset = UInt(log2Up(PredictWidth).W) 91 }) 92 val readGPAMemData = Input(new GPAMemEntry) 93 val vstartIsZero = Input(Bool()) 94 95 val toVecExcpMod = Output(new Bundle { 96 val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 97 val excpInfo = ValidIO(new VecExcpInfo) 98 }) 99 val debug_ls = Flipped(new DebugLSIO) 100 val debugRobHead = Output(new DynInst) 101 val debugEnqLsq = Input(new LsqEnqIO) 102 val debugHeadLsIssue = Input(Bool()) 103 val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 104 val debugTopDown = new Bundle { 105 val toCore = new RobCoreTopDownIO 106 val toDispatch = new RobDispatchTopDownIO 107 val robHeadLqIdx = Valid(new LqPtr) 108 } 109 val debugRolling = new RobDebugRollingIO 110 }) 111 112 val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq 113 val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq 114 val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq 115 val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq 116 val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq 117 val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq 118 val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq 119 val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq 120 121 val numExuWbPorts = exuWBs.length 122 val numStdWbPorts = stdWBs.length 123 val bankAddrWidth = log2Up(CommitWidth) 124 125 println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 126 127 val rab = Module(new RenameBuffer(RabSize)) 128 val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 129 val bankNum = 8 130 assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 131 val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B))) 132 // pointers 133 // For enqueue ptr, we don't duplicate it since only enqueue needs it. 134 val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 135 val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 136 val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 137 val walkPtrTrue = Reg(new RobPtr) 138 val lastWalkPtr = Reg(new RobPtr) 139 val allowEnqueue = RegInit(true.B) 140 val vecExcpInfo = RegInit(ValidIO(new VecExcpInfo).Lit( 141 _.valid -> false.B, 142 )) 143 144 /** 145 * Enqueue (from dispatch) 146 */ 147 // special cases 148 val hasBlockBackward = RegInit(false.B) 149 val hasWaitForward = RegInit(false.B) 150 val doingSvinval = RegInit(false.B) 151 val enqPtr = enqPtrVec(0) 152 val deqPtr = deqPtrVec(0) 153 val walkPtr = walkPtrVec(0) 154 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 155 io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq 156 io.enq.resp := allocatePtrVec 157 val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 158 val timer = GTimer() 159 // robEntries enqueue 160 for (i <- 0 until RobSize) { 161 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 162 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 163 when(enqOH.asUInt.orR && !io.redirect.valid){ 164 connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 165 } 166 } 167 // robBanks0 include robidx : 0 8 16 24 32 ... 168 val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 169 // each Bank has 20 Entries, read addr is one hot 170 // all banks use same raddr 171 val eachBankEntrieNum = robBanks(0).length 172 val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 173 val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 174 robBanksRaddrThisLine := robBanksRaddrNextLine 175 val bankNumWidth = log2Up(bankNum) 176 val deqPtrWidth = deqPtr.value.getWidth 177 val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 178 val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 179 // robBanks read 180 val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 181 Mux1H(robBanksRaddrThisLine, bank) 182 }) 183 val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 184 val shiftBank = bank.drop(1) :+ bank(0) 185 Mux1H(robBanksRaddrThisLine, shiftBank) 186 }) 187 val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 188 val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 189 val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 190 val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 191 val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 192 val allCommitted = Wire(Bool()) 193 194 when(allCommitted) { 195 hasCommitted := 0.U.asTypeOf(hasCommitted) 196 }.elsewhen(io.commits.isCommit){ 197 for (i <- 0 until CommitWidth){ 198 hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 199 } 200 } 201 allCommitted := io.commits.isCommit && commitValidThisLine.last 202 val walkPtrHead = Wire(new RobPtr) 203 val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 204 when(io.redirect.valid){ 205 robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 206 }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 207 robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 208 }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 209 robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 210 }.otherwise( 211 robBanksRaddrNextLine := robBanksRaddrThisLine 212 ) 213 val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 214 val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 215 val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 216 val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 217 for (i <- 0 until CommitWidth) { 218 connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 219 when(allCommitted){ 220 connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 221 } 222 } 223 224 // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed, 225 // that is Necessary when exceptions happen. 226 // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed. 227 for (i <- 0 until CommitWidth) { 228 val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset 229 commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1) 230 commitInfo(i).ftqOffset := lastOffset.tail(1) 231 } 232 233 // data for debug 234 // Warn: debug_* prefix should not exist in generated verilog. 235 val debug_microOp = DebugMem(RobSize, new DynInst) 236 val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 237 val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 238 val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 239 val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 240 val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 241 val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 242 243 val isEmpty = enqPtr === deqPtr 244 val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 245 val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 246 snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 247 for (i <- 1 until CommitWidth) { 248 snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 249 } 250 val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 251 val debug_lsIssue = WireDefault(debug_lsIssued) 252 debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 253 254 /** 255 * states of Rob 256 */ 257 val s_idle :: s_walk :: Nil = Enum(2) 258 val state = RegInit(s_idle) 259 260 val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4) 261 val tip_state = WireInit(0.U(4.W)) 262 when(!isEmpty) { // One or more inst in ROB 263 when(state === s_walk || io.redirect.valid) { 264 tip_state := tip_walk 265 }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) { 266 tip_state := tip_computing 267 }.otherwise { 268 tip_state := tip_stalled 269 } 270 }.otherwise { 271 tip_state := tip_drained 272 } 273 class TipEntry()(implicit p: Parameters) extends XSBundle { 274 val state = UInt(4.W) 275 val commits = new RobCommitIO() // info of commit 276 val redirect = Valid(new Redirect) // info of redirect 277 val redirect_pc = UInt(VAddrBits.W) // PC of the redirect uop 278 val debugLsInfo = new DebugLsInfo() 279 } 280 val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry) 281 val tip_data = Wire(new TipEntry()) 282 tip_data.state := tip_state 283 tip_data.commits := io.commits 284 tip_data.redirect := io.redirect 285 tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc 286 tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value) 287 tip_table.log(tip_data, true.B, "", clock, reset) 288 289 val exceptionGen = Module(new ExceptionGen(params)) 290 val exceptionDataRead = exceptionGen.io.state 291 val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 292 val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 293 io.robDeqPtr := deqPtr 294 io.debugRobHead := debug_microOp(deqPtr.value) 295 296 /** 297 * connection of [[rab]] 298 */ 299 rab.io.redirect.valid := io.redirect.valid 300 301 rab.io.req.zip(io.enq.req).map { case (dest, src) => 302 dest.bits := src.bits 303 dest.valid := src.valid && io.enq.canAccept 304 } 305 306 val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 307 val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 308 val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 309 val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 310 val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 311 val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 312 val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 313 val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 314 val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 315 316 val deqVlsExceptionNeedCommit = RegInit(false.B) 317 val deqVlsExceptionCommitSize = RegInit(0.U(log2Up(MaxUopSize + 1).W)) 318 val deqVlsCanCommit= RegInit(false.B) 319 rab.io.fromRob.commitSize := Mux(deqVlsExceptionNeedCommit, deqVlsExceptionCommitSize, commitSizeSum) 320 rab.io.fromRob.walkSize := walkSizeSum 321 rab.io.fromRob.vecLoadExcp.valid := RegNext(exceptionDataRead.valid && exceptionDataRead.bits.isVecLoad) 322 rab.io.fromRob.vecLoadExcp.bits.isStrided := RegEnable(exceptionDataRead.bits.isStrided, exceptionDataRead.valid) 323 rab.io.fromRob.vecLoadExcp.bits.isVlm := RegEnable(exceptionDataRead.bits.isVlm, exceptionDataRead.valid) 324 rab.io.snpt := io.snpt 325 rab.io.snpt.snptEnq := snptEnq 326 327 io.rabCommits := rab.io.commits 328 io.diffCommits.foreach(_ := rab.io.diffCommits.get) 329 330 /** 331 * connection of [[vtypeBuffer]] 332 */ 333 334 vtypeBuffer.io.redirect.valid := io.redirect.valid 335 336 vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 337 sink.valid := source.valid && io.enq.canAccept 338 sink.bits := source.bits 339 } 340 341 private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 342 private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 343 vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 344 vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 345 vtypeBuffer.io.snpt := io.snpt 346 vtypeBuffer.io.snpt.snptEnq := snptEnq 347 io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 348 io.toDecode.walkToArchVType := vtypeBuffer.io.toDecode.walkToArchVType 349 io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 350 io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 351 352 // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 353 // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 354 when(isEmpty) { 355 hasBlockBackward := false.B 356 } 357 // When any instruction commits, hasNoSpecExec should be set to false.B 358 when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 359 hasWaitForward := false.B 360 } 361 362 // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 363 // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 364 // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 365 val hasWFI = RegInit(false.B) 366 io.cpu_halt := hasWFI 367 // WFI Timeout: 2^20 = 1M cycles 368 val wfi_cycles = RegInit(0.U(20.W)) 369 when(hasWFI) { 370 wfi_cycles := wfi_cycles + 1.U 371 }.elsewhen(!hasWFI && RegNext(hasWFI)) { 372 wfi_cycles := 0.U 373 } 374 val wfi_timeout = wfi_cycles.andR 375 when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 376 hasWFI := false.B 377 } 378 379 for (i <- 0 until RenameWidth) { 380 // we don't check whether io.redirect is valid here since redirect has higher priority 381 when(canEnqueue(i)) { 382 val enqUop = io.enq.req(i).bits 383 val enqIndex = allocatePtrVec(i).value 384 // store uop in data module and debug_microOp Vec 385 debug_microOp(enqIndex) := enqUop 386 debug_microOp(enqIndex).debugInfo.dispatchTime := timer 387 debug_microOp(enqIndex).debugInfo.enqRsTime := timer 388 debug_microOp(enqIndex).debugInfo.selectTime := timer 389 debug_microOp(enqIndex).debugInfo.issueTime := timer 390 debug_microOp(enqIndex).debugInfo.writebackTime := timer 391 debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 392 debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 393 debug_lsInfo(enqIndex) := DebugLsInfo.init 394 debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 395 debug_lqIdxValid(enqIndex) := false.B 396 debug_lsIssued(enqIndex) := false.B 397 when (enqUop.waitForward) { 398 hasWaitForward := true.B 399 } 400 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 401 val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 402 // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 403 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 404 doingSvinval := true.B 405 } 406 // the end instruction of Svinval enqs so clear doingSvinval 407 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 408 doingSvinval := false.B 409 } 410 // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 411 assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval)) 412 when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) { 413 hasWFI := true.B 414 } 415 416 robEntries(enqIndex).mmio := false.B 417 robEntries(enqIndex).vls := enqUop.vlsInstr 418 } 419 } 420 421 for (i <- 0 until RenameWidth) { 422 val enqUop = io.enq.req(i) 423 when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 424 hasBlockBackward := true.B 425 } 426 } 427 428 val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 429 io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 430 431 when(!io.wfi_enable) { 432 hasWFI := false.B 433 } 434 // sel vsetvl's flush position 435 val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 436 val vsetvlState = RegInit(vs_idle) 437 438 val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 439 val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 440 val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 441 442 val enq0 = io.enq.req(0) 443 val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 444 val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 445 val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 446 // for vs_idle 447 val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 448 // for vs_waitVinstr 449 val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 450 val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 451 when(vsetvlState === vs_idle) { 452 firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 453 firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 454 firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 455 }.elsewhen(vsetvlState === vs_waitVinstr) { 456 when(Cat(enqIsVInstrOrVset).orR) { 457 firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 458 firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 459 firstVInstrRobIdx := firstVInstrWait.bits.robIdx 460 } 461 } 462 463 val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 464 when(vsetvlState === vs_idle && !io.redirect.valid) { 465 when(enq0IsVsetFlush) { 466 vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 467 } 468 }.elsewhen(vsetvlState === vs_waitVinstr) { 469 when(io.redirect.valid) { 470 vsetvlState := vs_idle 471 }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 472 vsetvlState := vs_waitFlush 473 } 474 }.elsewhen(vsetvlState === vs_waitFlush) { 475 when(io.redirect.valid) { 476 vsetvlState := vs_idle 477 } 478 } 479 480 // lqEnq 481 io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 482 when(io.debugEnqLsq.canAccept && alloc && req.valid) { 483 debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 484 debug_lqIdxValid(req.bits.robIdx.value) := true.B 485 } 486 } 487 488 // lsIssue 489 when(io.debugHeadLsIssue) { 490 debug_lsIssued(deqPtr.value) := true.B 491 } 492 493 /** 494 * Writeback (from execution units) 495 */ 496 for (wb <- exuWBs) { 497 when(wb.valid) { 498 val wbIdx = wb.bits.robIdx.value 499 debug_exuData(wbIdx) := wb.bits.data(0) 500 debug_exuDebug(wbIdx) := wb.bits.debug 501 debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 502 debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 503 debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 504 debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 505 506 // debug for lqidx and sqidx 507 debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 508 debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 509 510 val debug_Uop = debug_microOp(wbIdx) 511 XSInfo(true.B, 512 p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 513 p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 514 p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 515 ) 516 } 517 } 518 519 val writebackNum = PopCount(exuWBs.map(_.valid)) 520 XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 521 522 for (i <- 0 until LoadPipelineWidth) { 523 when(RegNext(io.lsq.mmio(i))) { 524 robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 525 } 526 } 527 528 529 /** 530 * RedirectOut: Interrupt and Exceptions 531 */ 532 val deqDispatchData = robEntries(deqPtr.value) 533 val debug_deqUop = debug_microOp(deqPtr.value) 534 535 val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0)) 536 val deqPtrEntryValid = deqPtrEntry.commit_v 537 val deqHasFlushed = RegInit(false.B) 538 val intrBitSetReg = RegNext(io.csr.intrBitSet) 539 val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe && !deqHasFlushed 540 val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w 541 val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 542 val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState 543 val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger) 544 val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException 545 val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe && !deqHasException && (!deqPtrEntry.isVls || RegNext(RegNext(deqPtrEntry.commit_w))) 546 val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst 547 val deqIsVlsException = deqHasException && deqPtrEntry.isVls 548 // delay 2 cycle wait exceptionGen out 549 deqVlsCanCommit := RegNext(RegNext(deqIsVlsException && deqPtrEntry.commit_w)) 550 when(deqIsVlsException && deqVlsCanCommit){ 551 deqVlsExceptionCommitSize := deqPtrEntry.realDestSize 552 deqVlsExceptionNeedCommit := true.B 553 }.elsewhen(state === s_idle) { 554 deqVlsExceptionNeedCommit := false.B 555 } 556 557 XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 558 XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n") 559 560 val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst) 561 562 val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset 563 // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 564 val needModifyFtqIdxOffset = false.B 565 io.isVsetFlushPipe := isVsetFlushPipe 566 // io.flushOut will trigger redirect at the next cycle. 567 // Block any redirect or commit at the next cycle. 568 val lastCycleFlush = RegNext(io.flushOut.valid) 569 570 io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit) || isFlushPipe) && !lastCycleFlush 571 io.flushOut.bits := DontCare 572 io.flushOut.bits.isRVC := deqDispatchData.isRVC 573 io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 574 io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 575 io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 576 io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 577 io.flushOut.bits.interrupt := true.B 578 XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 579 XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException) 580 XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 581 XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 582 583 val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit)) && !lastCycleFlush 584 io.exception.valid := RegNext(exceptionHappen) 585 io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 586 io.exception.bits.gpaddr := io.readGPAMemData.gpaddr 587 io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE 588 io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 589 io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 590 io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 591 io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen) 592 io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 593 io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 594 io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 595 io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 596 io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 597 io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 598 599 // data will be one cycle after valid 600 io.readGPAMemAddr.valid := exceptionHappen 601 io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 602 io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 603 604 XSDebug(io.flushOut.valid, 605 p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 606 p"excp $deqHasException flushPipe $isFlushPipe " + 607 p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 608 609 610 /** 611 * Commits (and walk) 612 * They share the same width. 613 */ 614 // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 615 val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 616 val walkingPtrVec = RegNext(walkPtrVec) 617 when(io.redirect.valid){ 618 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 619 }.elsewhen(RegNext(io.redirect.valid)){ 620 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 621 }.elsewhen(state === s_walk){ 622 shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 623 }.otherwise( 624 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 625 ) 626 val walkFinished = walkPtrTrue > lastWalkPtr 627 rab.io.fromRob.walkEnd := state === s_walk && walkFinished 628 vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 629 630 require(RenameWidth <= CommitWidth) 631 632 // wiring to csr 633 val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 634 val v = io.commits.commitValid(i) 635 val info = io.commits.info(i) 636 (v & info.wflags, v & info.dirtyFs) 637 }).unzip 638 val fflags = Wire(Valid(UInt(5.W))) 639 fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 640 fflags.bits := wflags.zip(fflagsDataRead).map({ 641 case (w, f) => Mux(w, f, 0.U) 642 }).reduce(_ | _) 643 val dirtyVs = (0 until CommitWidth).map(i => { 644 val v = io.commits.commitValid(i) 645 val info = io.commits.info(i) 646 v & info.dirtyVs 647 }) 648 val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 649 val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 650 651 val resetVstart = dirty_vs && !io.vstartIsZero 652 653 vecExcpInfo.valid := exceptionHappen && exceptionDataRead.bits.vstartEn && exceptionDataRead.bits.isVecLoad 654 when (exceptionHappen) { 655 vecExcpInfo.bits.nf := exceptionDataRead.bits.nf 656 vecExcpInfo.bits.vsew := exceptionDataRead.bits.vsew 657 vecExcpInfo.bits.veew := exceptionDataRead.bits.veew 658 vecExcpInfo.bits.vlmul := exceptionDataRead.bits.vlmul 659 vecExcpInfo.bits.isStride := exceptionDataRead.bits.isStrided 660 vecExcpInfo.bits.isIndexed := exceptionDataRead.bits.isIndexed 661 vecExcpInfo.bits.isWhole := exceptionDataRead.bits.isWhole 662 vecExcpInfo.bits.isVlm := exceptionDataRead.bits.isVlm 663 vecExcpInfo.bits.vstart := exceptionDataRead.bits.vstart 664 } 665 666 io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart)) 667 io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U)) 668 669 val vxsat = Wire(Valid(Bool())) 670 vxsat.valid := io.commits.isCommit && vxsat.bits 671 vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 672 case (valid, vxsat) => valid & vxsat 673 }.reduce(_ | _) 674 675 // when mispredict branches writeback, stop commit in the next 2 cycles 676 // TODO: don't check all exu write back 677 val misPredWb = Cat(VecInit(redirectWBs.map(wb => 678 wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 679 ).toSeq)).orR 680 val misPredBlockCounter = Reg(UInt(3.W)) 681 misPredBlockCounter := Mux(misPredWb, 682 "b111".U, 683 misPredBlockCounter >> 1.U 684 ) 685 val misPredBlock = misPredBlockCounter(0) 686 val deqFlushBlockCounter = Reg(UInt(3.W)) 687 val deqFlushBlock = deqFlushBlockCounter(0) 688 val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0) 689 val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr) 690 when(deqNeedFlush && deqHitRedirectReg){ 691 deqFlushBlockCounter := "b111".U 692 }.otherwise{ 693 deqFlushBlockCounter := deqFlushBlockCounter >> 1.U 694 } 695 when(deqHasCommitted){ 696 deqHasFlushed := false.B 697 }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){ 698 deqHasFlushed := true.B 699 } 700 val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock 701 702 io.commits.isWalk := state === s_walk 703 io.commits.isCommit := state === s_idle && !blockCommit 704 705 val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 706 val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 707 val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 708 val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 709 val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 710 val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg 711 // for instructions that may block others, we don't allow them to commit 712 io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 713 714 for (i <- 0 until CommitWidth) { 715 // defaults: state === s_idle and instructions commit 716 // when intrBitSetReg, allow only one instruction to commit at each clock cycle 717 val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) 718 val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 719 commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 720 io.commits.info(i) := commitInfo(i) 721 io.commits.robIdx(i) := deqPtrVec(i) 722 723 io.commits.walkValid(i) := shouldWalkVec(i) 724 when(state === s_walk) { 725 when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 726 XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 727 } 728 } 729 730 XSInfo(io.commits.isCommit && io.commits.commitValid(i), 731 "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 732 debug_microOp(deqPtrVec(i).value).pc, 733 io.commits.info(i).rfWen, 734 io.commits.info(i).debug_ldest.getOrElse(0.U), 735 io.commits.info(i).debug_pdest.getOrElse(0.U), 736 debug_exuData(deqPtrVec(i).value), 737 fflagsDataRead(i), 738 vxsatDataRead(i) 739 ) 740 XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 741 debug_microOp(walkPtrVec(i).value).pc, 742 io.commits.info(i).rfWen, 743 io.commits.info(i).debug_ldest.getOrElse(0.U), 744 debug_exuData(walkPtrVec(i).value) 745 ) 746 } 747 748 // sync fflags/dirty_fs/vxsat to csr 749 io.csr.fflags := RegNextWithEnable(fflags) 750 io.csr.dirty_fs := GatedValidRegNext(dirty_fs) 751 io.csr.dirty_vs := GatedValidRegNext(dirty_vs) 752 io.csr.vxsat := RegNextWithEnable(vxsat) 753 754 // commit load/store to lsq 755 val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 756 // TODO: Check if meet the require that only set scommit when commit scala store uop 757 val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 758 val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 759 io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 760 io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 761 // indicate a pending load or store 762 io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 763 io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid) 764 // TODO: Check if need deassert pendingst when it is vst 765 io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 766 // TODO: Check if set correctly when vector store is at the head of ROB 767 io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 768 io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 769 io.lsq.pendingPtr := RegNext(deqPtr) 770 io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 771 772 /** 773 * state changes 774 * (1) redirect: switch to s_walk 775 * (2) walk: when walking comes to the end, switch to s_idle 776 */ 777 val state_next = Mux( 778 io.redirect.valid || RegNext(io.redirect.valid), s_walk, 779 Mux( 780 state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 781 state 782 ) 783 ) 784 XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 785 XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 786 XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 787 XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 788 state := state_next 789 790 /** 791 * pointers and counters 792 */ 793 val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 794 deqPtrGenModule.io.state := state 795 deqPtrGenModule.io.deq_v := commit_vDeqGroup 796 deqPtrGenModule.io.deq_w := commit_wDeqGroup 797 deqPtrGenModule.io.exception_state := exceptionDataRead 798 deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 799 deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 800 deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit 801 deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 802 deqPtrGenModule.io.blockCommit := blockCommit 803 deqPtrGenModule.io.hasCommitted := hasCommitted 804 deqPtrGenModule.io.allCommitted := allCommitted 805 deqPtrVec := deqPtrGenModule.io.out 806 deqPtrVec_next := deqPtrGenModule.io.next_out 807 808 val enqPtrGenModule = Module(new RobEnqPtrWrapper) 809 enqPtrGenModule.io.redirect := io.redirect 810 enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 811 enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 812 enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 813 enqPtrVec := enqPtrGenModule.io.out 814 815 // next walkPtrVec: 816 // (1) redirect occurs: update according to state 817 // (2) walk: move forwards 818 val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 819 val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 820 val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 821 val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 822 val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 823 Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 824 Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 825 ) 826 val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 827 Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 828 Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 829 ) 830 walkPtrHead := walkPtrVec_next.head 831 walkPtrVec := walkPtrVec_next 832 walkPtrTrue := walkPtrTrue_next 833 // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 834 val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 835 when(io.redirect.valid){ 836 walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 837 } 838 when(io.redirect.valid) { 839 donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 840 }.elsewhen(RegNext(io.redirect.valid)){ 841 donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 842 }.otherwise{ 843 donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 844 } 845 walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 846 case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 847 } 848 val numValidEntries = distanceBetween(enqPtr, deqPtr) 849 val commitCnt = PopCount(io.commits.commitValid) 850 851 allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 852 853 val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 854 when(io.redirect.valid) { 855 lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 856 } 857 858 859 /** 860 * States 861 * We put all the stage bits changes here. 862 * 863 * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 864 * All states: (1) valid; (2) writebacked; (3) flagBkup 865 */ 866 867 val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 868 deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 869 val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 870 871 val redirectValidReg = RegNext(io.redirect.valid) 872 val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 873 val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 874 when(io.redirect.valid){ 875 redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 876 redirectEnd := enqPtr.value 877 } 878 879 // update robEntries valid 880 for (i <- 0 until RobSize) { 881 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 882 val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 883 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 884 val needFlush = redirectValidReg && Mux( 885 redirectEnd > redirectBegin, 886 (i.U > redirectBegin) && (i.U < redirectEnd), 887 (i.U > redirectBegin) || (i.U < redirectEnd) 888 ) 889 when(commitCond) { 890 robEntries(i).valid := false.B 891 }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 892 robEntries(i).valid := true.B 893 }.elsewhen(needFlush){ 894 robEntries(i).valid := false.B 895 } 896 } 897 898 // debug_inst update 899 for (i <- 0 until (LduCnt + StaCnt)) { 900 debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 901 debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 902 debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 903 } 904 for (i <- 0 until LduCnt) { 905 debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 906 debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 907 } 908 909 // status field: writebacked 910 // enqueue logic set 6 writebacked to false 911 for (i <- 0 until RenameWidth) { 912 when(canEnqueue(i)) { 913 val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 914 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 915 val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 916 val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 917 robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu 918 } 919 } 920 when(exceptionGen.io.out.valid) { 921 val wbIdx = exceptionGen.io.out.bits.robIdx.value 922 robEntries(wbIdx).commitTrigger := true.B 923 } 924 925 // writeback logic set numWbPorts writebacked to true 926 val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 927 blockWbSeq.map(_ := false.B) 928 for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 929 when(wb.valid) { 930 val wbIdx = wb.bits.robIdx.value 931 val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 932 val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None)) 933 val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 934 val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 935 blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode 936 robEntries(wbIdx).commitTrigger := !blockWb 937 } 938 } 939 940 // if the first uop of an instruction is valid , write writebackedCounter 941 val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 942 val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 943 val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 944 val enqHasExcpSeq = io.enq.req.map(_.bits.hasException) 945 val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 946 val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 947 val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 948 val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 949 950 private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 951 req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 952 }) 953 val fflags_wb = fflagsWBs 954 val vxsat_wb = vxsatWBs 955 for (i <- 0 until RobSize) { 956 957 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 958 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 959 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 960 val instCanEnqFlag = Cat(instCanEnqSeq).orR 961 val hasExcpSeq = enqHasExcpSeq.lazyZip(robIdxMatchSeq).lazyZip(uopEnqValidSeq).map { case (excp, isMatch, valid) => excp && isMatch && valid } 962 val hasExcpFlag = Cat(hasExcpSeq).orR 963 val isFirstEnq = !robEntries(i).valid && instCanEnqFlag 964 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 965 when(isFirstEnq){ 966 robEntries(i).realDestSize := Mux(hasExcpFlag, 0.U, realDestEnqNum) 967 }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 968 robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 969 } 970 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 971 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 972 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 973 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 974 975 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 976 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 977 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 978 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 979 980 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 981 val needFlush = robEntries(i).needFlush 982 val needFlushWriteBack = Wire(Bool()) 983 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 984 when(robEntries(i).valid){ 985 needFlush := needFlush || needFlushWriteBack 986 } 987 988 when(robEntries(i).valid && (needFlush || needFlushWriteBack)) { 989 // exception flush 990 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 991 robEntries(i).stdWritebacked := true.B 992 }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 993 // enq set num of uops 994 robEntries(i).uopNum := enqWBNum 995 robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 996 }.elsewhen(robEntries(i).valid) { 997 // update by writing back 998 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 999 assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 1000 when(canStdWbSeq.asUInt.orR) { 1001 robEntries(i).stdWritebacked := true.B 1002 } 1003 } 1004 1005 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 1006 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1007 when(isFirstEnq) { 1008 robEntries(i).fflags := 0.U 1009 }.elsewhen(fflagsRes.orR) { 1010 robEntries(i).fflags := robEntries(i).fflags | fflagsRes 1011 } 1012 1013 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1014 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1015 when(isFirstEnq) { 1016 robEntries(i).vxsat := 0.U 1017 }.elsewhen(vxsatRes.orR) { 1018 robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes 1019 } 1020 1021 // trace 1022 val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _) 1023 val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _) 1024 1025 when(xret){ 1026 robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn 1027 }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){ 1028 // BranchType code(itype = 5) must be correctly replaced! 1029 robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken) 1030 } 1031 } 1032 1033 // begin update robBanksRdata 1034 val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1035 val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 1036 needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1037 val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 1038 for (i <- 0 until 2 * CommitWidth) { 1039 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 1040 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1041 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1042 val instCanEnqFlag = Cat(instCanEnqSeq).orR 1043 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 1044 when(!needUpdate(i).valid && instCanEnqFlag) { 1045 needUpdate(i).realDestSize := realDestEnqNum 1046 }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 1047 needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 1048 } 1049 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1050 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1051 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1052 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1053 1054 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1055 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 1056 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1057 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 1058 1059 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1060 val needFlush = robBanksRdata(i).needFlush 1061 val needFlushWriteBack = Wire(Bool()) 1062 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1063 when(needUpdate(i).valid) { 1064 needUpdate(i).needFlush := needFlush || needFlushWriteBack 1065 } 1066 1067 when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) { 1068 // exception flush 1069 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1070 needUpdate(i).stdWritebacked := true.B 1071 }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 1072 // enq set num of uops 1073 needUpdate(i).uopNum := enqWBNum 1074 needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1075 }.elsewhen(needUpdate(i).valid) { 1076 // update by writing back 1077 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1078 when(canStdWbSeq.asUInt.orR) { 1079 needUpdate(i).stdWritebacked := true.B 1080 } 1081 } 1082 1083 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 1084 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1085 needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 1086 1087 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1088 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1089 needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 1090 } 1091 robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 1092 robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 1093 // end update robBanksRdata 1094 1095 // interrupt_safe 1096 for (i <- 0 until RenameWidth) { 1097 // We RegNext the updates for better timing. 1098 // Note that instructions won't change the system's states in this cycle. 1099 when(RegNext(canEnqueue(i))) { 1100 // For now, we allow non-load-store instructions to trigger interrupts 1101 // For MMIO instructions, they should not trigger interrupts since they may 1102 // be sent to lower level before it writes back. 1103 // However, we cannot determine whether a load/store instruction is MMIO. 1104 // Thus, we don't allow load/store instructions to trigger an interrupt. 1105 // TODO: support non-MMIO load-store instructions to trigger interrupts 1106 val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType) 1107 robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i)) 1108 } 1109 } 1110 1111 /** 1112 * read and write of data modules 1113 */ 1114 val commitReadAddr_next = Mux(state_next === s_idle, 1115 VecInit(deqPtrVec_next.map(_.value)), 1116 VecInit(walkPtrVec_next.map(_.value)) 1117 ) 1118 1119 exceptionGen.io.redirect <> io.redirect 1120 exceptionGen.io.flush := io.flushOut.valid 1121 1122 val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 1123 for (i <- 0 until RenameWidth) { 1124 exceptionGen.io.enq(i).valid := canEnqueueEG(i) 1125 exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 1126 exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 1127 exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 1128 exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 1129 exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException 1130 exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr 1131 exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1132 exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1133 exceptionGen.io.enq(i).bits.replayInst := false.B 1134 XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 1135 exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 1136 exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1137 exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger 1138 exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1139 exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1140 exceptionGen.io.enq(i).bits.vuopIdx := 0.U 1141 exceptionGen.io.enq(i).bits.isVecLoad := false.B 1142 exceptionGen.io.enq(i).bits.isVlm := false.B 1143 exceptionGen.io.enq(i).bits.isStrided := false.B 1144 exceptionGen.io.enq(i).bits.isIndexed := false.B 1145 exceptionGen.io.enq(i).bits.isWhole := false.B 1146 exceptionGen.io.enq(i).bits.nf := 0.U 1147 exceptionGen.io.enq(i).bits.vsew := 0.U 1148 exceptionGen.io.enq(i).bits.veew := 0.U 1149 exceptionGen.io.enq(i).bits.vlmul := 0.U 1150 } 1151 1152 println(s"ExceptionGen:") 1153 println(s"num of exceptions: ${params.numException}") 1154 require(exceptionWBs.length == exceptionGen.io.wb.length, 1155 f"exceptionWBs.length: ${exceptionWBs.length}, " + 1156 f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 1157 for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 1158 exc_wb.valid := wb.valid 1159 exc_wb.bits.robIdx := wb.bits.robIdx 1160 // only enq inst use ftqPtr to read gpa 1161 exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 1162 exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 1163 exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 1164 exc_wb.bits.hasException := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead 1165 exc_wb.bits.isFetchMalAddr := false.B 1166 exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 1167 exc_wb.bits.isVset := false.B 1168 exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 1169 exc_wb.bits.singleStep := false.B 1170 exc_wb.bits.crossPageIPFFix := false.B 1171 // TODO: make trigger configurable 1172 val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger) 1173 exc_wb.bits.trigger := trigger 1174 exc_wb.bits.vstartEn := (if (wb.bits.vls.nonEmpty) wb.bits.exceptionVec.get.asUInt.orR else 0.U) 1175 exc_wb.bits.vstart := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vstart else 0.U) 1176 exc_wb.bits.vuopIdx := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vuopIdx else 0.U) 1177 exc_wb.bits.isVecLoad := wb.bits.vls.map(_.isVecLoad).getOrElse(false.B) 1178 exc_wb.bits.isVlm := wb.bits.vls.map(_.isVlm).getOrElse(false.B) 1179 exc_wb.bits.isStrided := wb.bits.vls.map(_.isStrided).getOrElse(false.B) // strided need two mode tmp vreg 1180 exc_wb.bits.isIndexed := wb.bits.vls.map(_.isIndexed).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1181 exc_wb.bits.isWhole := wb.bits.vls.map(_.isWhole).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1182 exc_wb.bits.nf := wb.bits.vls.map(_.vpu.nf).getOrElse(0.U) 1183 exc_wb.bits.vsew := wb.bits.vls.map(_.vpu.vsew).getOrElse(0.U) 1184 exc_wb.bits.veew := wb.bits.vls.map(_.vpu.veew).getOrElse(0.U) 1185 exc_wb.bits.vlmul := wb.bits.vls.map(_.vpu.vlmul).getOrElse(0.U) 1186 } 1187 1188 fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1189 vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1190 1191 val isCommit = io.commits.isCommit 1192 val isCommitReg = GatedValidRegNext(io.commits.isCommit) 1193 val instrCntReg = RegInit(0.U(64.W)) 1194 val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) }) 1195 val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt 1196 val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U) 1197 val instrCnt = instrCntReg + retireCounter 1198 when(isCommitReg){ 1199 instrCntReg := instrCnt 1200 } 1201 io.csr.perfinfo.retiredInstr := retireCounter 1202 io.robFull := !allowEnqueue 1203 io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0)) 1204 1205 io.toVecExcpMod.logicPhyRegMap := rab.io.toVecExcpMod.logicPhyRegMap 1206 io.toVecExcpMod.excpInfo := vecExcpInfo 1207 1208 /** 1209 * debug info 1210 */ 1211 XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 1212 XSDebug("") 1213 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 1214 for (i <- 0 until RobSize) { 1215 XSDebug(false, !robEntries(i).valid, "-") 1216 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1217 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 1218 } 1219 XSDebug(false, true.B, "\n") 1220 1221 for (i <- 0 until RobSize) { 1222 if (i % 4 == 0) XSDebug("") 1223 XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1224 XSDebug(false, !robEntries(i).valid, "- ") 1225 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1226 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 1227 if (i % 4 == 3) XSDebug(false, true.B, "\n") 1228 } 1229 1230 def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U) 1231 1232 def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U) 1233 1234 val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 1235 XSPerfAccumulate("clock_cycle", 1.U) 1236 QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 1237 XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 1238 XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1239 XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1240 XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1241 val commitIsMove = commitInfo.map(_.isMove) 1242 XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 1243 val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 1244 XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 1245 XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 1246 val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 1247 val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 1248 XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 1249 val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 1250 val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 1251 XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1252 val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 1253 XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 1254 val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 1255 XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1256 XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1257 // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 1258 // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 1259 XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1260 XSPerfAccumulate("walkCycleTotal", state === s_walk) 1261 XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1262 private val walkCycle = RegInit(0.U(8.W)) 1263 private val waitRabWalkCycle = RegInit(0.U(8.W)) 1264 walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1265 waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1266 1267 XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1268 XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1269 XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1270 1271 private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1272 private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1273 private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1274 private val deqHeadInfo = debug_microOp(deqPtr.value) 1275 val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1276 1277 XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1278 XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1279 XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1280 XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1281 XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1282 XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1283 XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1284 XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1285 XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1286 XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1287 XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1288 XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1289 XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1290 1291 XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1292 XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1293 XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1294 1295 val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1296 VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1297 VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1298 1299 vfalufuop.zipWithIndex.map{ 1300 case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1301 } 1302 1303 1304 1305 XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 1306 XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 1307 XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 1308 XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1309 XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 1310 XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 1311 (2 to RenameWidth).foreach(i => 1312 XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 1313 ) 1314 XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 1315 val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 1316 val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 1317 val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 1318 val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 1319 val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 1320 val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 1321 val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1322 1323 def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 1324 cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 1325 } 1326 1327 for (fuType <- FuType.functionNameMap.keys) { 1328 val fuName = FuType.functionNameMap(fuType) 1329 val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1330 XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 1331 XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 1332 XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 1333 XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 1334 XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 1335 XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 1336 XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 1337 XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 1338 XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 1339 } 1340 XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 1341 1342 // top-down info 1343 io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1344 io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1345 io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1346 io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1347 io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 1348 io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 1349 io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1350 io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1351 1352 // rolling 1353 io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 1354 1355 /** 1356 * DataBase info: 1357 * log trigger is at writeback valid 1358 * */ 1359 if (!env.FPGAPlatform) { 1360 val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString 1361 val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString 1362 val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry) 1363 for (wb <- exuWBs) { 1364 when(wb.valid) { 1365 val debug_instData = Wire(new InstInfoEntry) 1366 val idx = wb.bits.robIdx.value 1367 debug_instData.robIdx := idx 1368 debug_instData.dvaddr := wb.bits.debug.vaddr 1369 debug_instData.dpaddr := wb.bits.debug.paddr 1370 debug_instData.issueTime := wb.bits.debugInfo.issueTime 1371 debug_instData.writebackTime := wb.bits.debugInfo.writebackTime 1372 debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime 1373 debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime 1374 debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime 1375 debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime 1376 debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime 1377 debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime 1378 debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime 1379 debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B))) 1380 debug_instData.lsInfo := debug_lsInfo(idx) 1381 // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID 1382 // debug_instData.instType := wb.bits.uop.ctrl.fuType 1383 // debug_instData.ivaddr := wb.bits.uop.cf.pc 1384 // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid 1385 // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit 1386 debug_instTable.log( 1387 data = debug_instData, 1388 en = wb.valid, 1389 site = instSiteName, 1390 clock = clock, 1391 reset = reset 1392 ) 1393 } 1394 } 1395 } 1396 1397 1398 //difftest signals 1399 val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 1400 1401 val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1402 val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1403 1404 for (i <- 0 until CommitWidth) { 1405 val idx = deqPtrVec(i).value 1406 wdata(i) := debug_exuData(idx) 1407 wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 1408 } 1409 1410 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1411 // These are the structures used by difftest only and should be optimized after synthesis. 1412 val dt_eliminatedMove = Mem(RobSize, Bool()) 1413 val dt_isRVC = Mem(RobSize, Bool()) 1414 val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1415 for (i <- 0 until RenameWidth) { 1416 when(canEnqueue(i)) { 1417 dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 1418 dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1419 } 1420 } 1421 for (wb <- exuWBs) { 1422 when(wb.valid) { 1423 val wbIdx = wb.bits.robIdx.value 1424 dt_exuDebug(wbIdx) := wb.bits.debug 1425 } 1426 } 1427 // Always instantiate basic difftest modules. 1428 for (i <- 0 until CommitWidth) { 1429 val uop = commitDebugUop(i) 1430 val commitInfo = io.commits.info(i) 1431 val ptr = deqPtrVec(i).value 1432 val exuOut = dt_exuDebug(ptr) 1433 val eliminatedMove = dt_eliminatedMove(ptr) 1434 val isRVC = dt_isRVC(ptr) 1435 1436 val difftest = DifftestModule(new DiffInstrCommit(MaxPhyRegs), delay = 3, dontCare = true) 1437 val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 1438 difftest.coreid := io.hartId 1439 difftest.index := i.U 1440 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1441 difftest.skip := dt_skip 1442 difftest.isRVC := isRVC 1443 difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 1444 difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1445 difftest.wpdest := commitInfo.debug_pdest.get 1446 difftest.wdest := commitInfo.debug_ldest.get 1447 difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 1448 when(difftest.valid) { 1449 assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 1450 } 1451 if (env.EnableDifftest) { 1452 val uop = commitDebugUop(i) 1453 difftest.pc := SignExt(uop.pc, XLEN) 1454 difftest.instr := uop.instr 1455 difftest.robIdx := ZeroExt(ptr, 10) 1456 difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 1457 difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 1458 difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 1459 difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1460 // Check LoadEvent only when isAmo or isLoad and skip MMIO 1461 val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3) 1462 difftestLoadEvent.coreid := io.hartId 1463 difftestLoadEvent.index := i.U 1464 val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip 1465 difftestLoadEvent.valid := io.commits.commitValid(i) && io.commits.isCommit && loadCheck 1466 difftestLoadEvent.paddr := exuOut.paddr 1467 difftestLoadEvent.opType := uop.fuOpType 1468 difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType) 1469 difftestLoadEvent.isLoad := FuType.isLoad(uop.fuType) 1470 } 1471 } 1472 } 1473 1474 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1475 val dt_isXSTrap = Mem(RobSize, Bool()) 1476 for (i <- 0 until RenameWidth) { 1477 when(canEnqueue(i)) { 1478 dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1479 } 1480 } 1481 val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 1482 io.commits.isCommit && v && dt_isXSTrap(d.value) 1483 } 1484 val hitTrap = trapVec.reduce(_ || _) 1485 val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 1486 difftest.coreid := io.hartId 1487 difftest.hasTrap := hitTrap 1488 difftest.cycleCnt := timer 1489 difftest.instrCnt := instrCnt 1490 difftest.hasWFI := hasWFI 1491 1492 if (env.EnableDifftest) { 1493 val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1494 val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 1495 difftest.code := trapCode 1496 difftest.pc := trapPC 1497 } 1498 } 1499 1500 val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 1501 val commitLoadVec = VecInit(commitLoadValid) 1502 val commitBranchVec = VecInit(commitBranchValid) 1503 val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 1504 val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1505 val perfEvents = Seq( 1506 ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1507 ("rob_exception_num ", io.flushOut.valid && deqHasException), 1508 ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1509 ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1510 ("rob_commitUop ", ifCommit(commitCnt)), 1511 ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 1512 ("rob_commitInstrMove ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))), 1513 ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 1514 ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))), 1515 ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))), 1516 ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))), 1517 ("rob_commitInstrStore ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))), 1518 ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1519 ("rob_walkCycle ", (state === s_walk)), 1520 ("rob_1_4_valid ", numValidEntries <= (RobSize / 4).U), 1521 ("rob_2_4_valid ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U), 1522 ("rob_3_4_valid ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U), 1523 ("rob_4_4_valid ", numValidEntries > (RobSize * 3 / 4).U), 1524 ) 1525 generatePerfEvent() 1526 1527 // dontTouch for debug 1528 if (backendParams.debugEn) { 1529 dontTouch(enqPtrVec) 1530 dontTouch(deqPtrVec) 1531 dontTouch(robEntries) 1532 dontTouch(robDeqGroup) 1533 dontTouch(robBanks) 1534 dontTouch(robBanksRaddrThisLine) 1535 dontTouch(robBanksRaddrNextLine) 1536 dontTouch(robBanksRdataThisLine) 1537 dontTouch(robBanksRdataNextLine) 1538 dontTouch(robBanksRdataThisLineUpdate) 1539 dontTouch(robBanksRdataNextLineUpdate) 1540 dontTouch(needUpdate) 1541 val exceptionWBsVec = MixedVecInit(exceptionWBs) 1542 dontTouch(exceptionWBsVec) 1543 dontTouch(commit_wDeqGroup) 1544 dontTouch(commit_vDeqGroup) 1545 dontTouch(commitSizeSumSeq) 1546 dontTouch(walkSizeSumSeq) 1547 dontTouch(commitSizeSumCond) 1548 dontTouch(walkSizeSumCond) 1549 dontTouch(commitSizeSum) 1550 dontTouch(walkSizeSum) 1551 dontTouch(realDestSizeSeq) 1552 dontTouch(walkDestSizeSeq) 1553 dontTouch(io.commits) 1554 dontTouch(commitIsVTypeVec) 1555 dontTouch(walkIsVTypeVec) 1556 dontTouch(commitValidThisLine) 1557 dontTouch(commitReadAddr_next) 1558 dontTouch(donotNeedWalk) 1559 dontTouch(walkPtrVec_next) 1560 dontTouch(walkPtrVec) 1561 dontTouch(deqPtrVec_next) 1562 dontTouch(deqPtrVecForWalk) 1563 dontTouch(snapPtrReadBank) 1564 dontTouch(snapPtrVecForWalk) 1565 dontTouch(shouldWalkVec) 1566 dontTouch(walkFinished) 1567 dontTouch(changeBankAddrToDeqPtr) 1568 } 1569 if (env.EnableDifftest) { 1570 io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1571 } 1572} 1573