1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rob 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import chisel3.experimental.BundleLiterals._ 23import difftest._ 24import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 25import utility._ 26import utils._ 27import xiangshan._ 28import xiangshan.backend.GPAMemEntry 29import xiangshan.backend.{BackendParams, RatToVecExcpMod, RegWriteFromRab, VecExcpInfo} 30import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 31import xiangshan.backend.fu.{FuConfig, FuType} 32import xiangshan.frontend.FtqPtr 33import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 34import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 35import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 36import xiangshan.backend.fu.vector.Bundles.VType 37import xiangshan.backend.rename.SnapshotGenerator 38import yunsuan.VfaluType 39import xiangshan.backend.rob.RobBundles._ 40import xiangshan.backend.trace._ 41import chisel3.experimental.BundleLiterals._ 42 43class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 44 override def shouldBeInlined: Boolean = false 45 46 lazy val module = new RobImp(this)(p, params) 47} 48 49class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 50 with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 51 52 private val LduCnt = params.LduCnt 53 private val StaCnt = params.StaCnt 54 private val HyuCnt = params.HyuCnt 55 56 val io = IO(new Bundle() { 57 val hartId = Input(UInt(hartIdLen.W)) 58 val redirect = Input(Valid(new Redirect)) 59 val enq = new RobEnqIO 60 val flushOut = ValidIO(new Redirect) 61 val exception = ValidIO(new ExceptionInfo) 62 // exu + brq 63 val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 64 val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 65 val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 66 val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 67 val commits = Output(new RobCommitIO) 68 val rabCommits = Output(new RabCommitIO) 69 val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None 70 val isVsetFlushPipe = Output(Bool()) 71 val lsq = new RobLsqIO 72 val robDeqPtr = Output(new RobPtr) 73 val csr = new RobCSRIO 74 val snpt = Input(new SnapshotPort) 75 val robFull = Output(Bool()) 76 val headNotReady = Output(Bool()) 77 val cpu_halt = Output(Bool()) 78 val wfi_enable = Input(Bool()) 79 val toDecode = new Bundle { 80 val isResumeVType = Output(Bool()) 81 val walkToArchVType = Output(Bool()) 82 val walkVType = ValidIO(VType()) 83 val commitVType = new Bundle { 84 val vtype = ValidIO(VType()) 85 val hasVsetvl = Output(Bool()) 86 } 87 } 88 val fromVecExcpMod = Input(new Bundle { 89 val busy = Bool() 90 }) 91 val readGPAMemAddr = ValidIO(new Bundle { 92 val ftqPtr = new FtqPtr() 93 val ftqOffset = UInt(log2Up(PredictWidth).W) 94 }) 95 val readGPAMemData = Input(new GPAMemEntry) 96 val vstartIsZero = Input(Bool()) 97 98 val toVecExcpMod = Output(new Bundle { 99 val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 100 val excpInfo = ValidIO(new VecExcpInfo) 101 }) 102 val debug_ls = Flipped(new DebugLSIO) 103 val debugRobHead = Output(new DynInst) 104 val debugEnqLsq = Input(new LsqEnqIO) 105 val debugHeadLsIssue = Input(Bool()) 106 val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 107 val debugTopDown = new Bundle { 108 val toCore = new RobCoreTopDownIO 109 val toDispatch = new RobDispatchTopDownIO 110 val robHeadLqIdx = Valid(new LqPtr) 111 } 112 val debugRolling = new RobDebugRollingIO 113 }) 114 115 val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq 116 val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq 117 val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq 118 val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq 119 val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq 120 val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq 121 val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq 122 val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq 123 124 val numExuWbPorts = exuWBs.length 125 val numStdWbPorts = stdWBs.length 126 val bankAddrWidth = log2Up(CommitWidth) 127 128 println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 129 130 val rab = Module(new RenameBuffer(RabSize)) 131 val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 132 val bankNum = 8 133 assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 134 val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B))) 135 // pointers 136 // For enqueue ptr, we don't duplicate it since only enqueue needs it. 137 val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 138 val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 139 val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 140 val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 141 val walkPtrTrue = Reg(new RobPtr) 142 val lastWalkPtr = Reg(new RobPtr) 143 val allowEnqueue = RegInit(true.B) 144 val vecExcpInfo = RegInit(ValidIO(new VecExcpInfo).Lit( 145 _.valid -> false.B, 146 )) 147 148 /** 149 * Enqueue (from dispatch) 150 */ 151 // special cases 152 val hasBlockBackward = RegInit(false.B) 153 val hasWaitForward = RegInit(false.B) 154 val doingSvinval = RegInit(false.B) 155 val enqPtr = enqPtrVec(0) 156 val deqPtr = deqPtrVec(0) 157 val walkPtr = walkPtrVec(0) 158 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 159 io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq && !io.fromVecExcpMod.busy 160 io.enq.resp := allocatePtrVec 161 val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 162 val timer = GTimer() 163 // robEntries enqueue 164 for (i <- 0 until RobSize) { 165 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 166 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 167 when(enqOH.asUInt.orR && !io.redirect.valid){ 168 connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 169 } 170 } 171 // robBanks0 include robidx : 0 8 16 24 32 ... 172 val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 173 // each Bank has 20 Entries, read addr is one hot 174 // all banks use same raddr 175 val eachBankEntrieNum = robBanks(0).length 176 val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 177 val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 178 robBanksRaddrThisLine := robBanksRaddrNextLine 179 val bankNumWidth = log2Up(bankNum) 180 val deqPtrWidth = deqPtr.value.getWidth 181 val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 182 val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 183 // robBanks read 184 val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 185 Mux1H(robBanksRaddrThisLine, bank) 186 }) 187 val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 188 val shiftBank = bank.drop(1) :+ bank(0) 189 Mux1H(robBanksRaddrThisLine, shiftBank) 190 }) 191 val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 192 val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 193 val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 194 val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 195 val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 196 val allCommitted = Wire(Bool()) 197 198 when(allCommitted) { 199 hasCommitted := 0.U.asTypeOf(hasCommitted) 200 }.elsewhen(io.commits.isCommit){ 201 for (i <- 0 until CommitWidth){ 202 hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 203 } 204 } 205 allCommitted := io.commits.isCommit && commitValidThisLine.last 206 val walkPtrHead = Wire(new RobPtr) 207 val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 208 when(io.redirect.valid){ 209 robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 210 }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 211 robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 212 }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 213 robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 214 }.otherwise( 215 robBanksRaddrNextLine := robBanksRaddrThisLine 216 ) 217 val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 218 val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 219 val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 220 val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 221 for (i <- 0 until CommitWidth) { 222 connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 223 when(allCommitted){ 224 connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 225 } 226 } 227 228 // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed, 229 // That is Necessary when exceptions happen. 230 // Update the ftqOffset to correctly notify the frontend which instructions have been committed. 231 // Instructions in multiple Ftq entries compressed to one RobEntry do not occur. 232 for (i <- 0 until CommitWidth) { 233 val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt).asUInt) + rawInfo(i).ftqOffset 234 commitInfo(i).ftqOffset := lastOffset 235 } 236 237 // data for debug 238 // Warn: debug_* prefix should not exist in generated verilog. 239 val debug_microOp = DebugMem(RobSize, new DynInst) 240 val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 241 val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 242 val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 243 val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 244 val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 245 val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 246 247 val isEmpty = enqPtr === deqPtr 248 val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 249 val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 250 snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 251 for (i <- 1 until CommitWidth) { 252 snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 253 } 254 val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 255 val debug_lsIssue = WireDefault(debug_lsIssued) 256 debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 257 258 /** 259 * states of Rob 260 */ 261 val s_idle :: s_walk :: Nil = Enum(2) 262 val state = RegInit(s_idle) 263 val state_next = Wire(chiselTypeOf(state)) 264 265 val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4) 266 val tip_state = WireInit(0.U(4.W)) 267 when(!isEmpty) { // One or more inst in ROB 268 when(state === s_walk || io.redirect.valid) { 269 tip_state := tip_walk 270 }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) { 271 tip_state := tip_computing 272 }.otherwise { 273 tip_state := tip_stalled 274 } 275 }.otherwise { 276 tip_state := tip_drained 277 } 278 class TipEntry()(implicit p: Parameters) extends XSBundle { 279 val state = UInt(4.W) 280 val commits = new RobCommitIO() // info of commit 281 val redirect = Valid(new Redirect) // info of redirect 282 val redirect_pc = UInt(VAddrBits.W) // PC of the redirect uop 283 val debugLsInfo = new DebugLsInfo() 284 } 285 val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry) 286 val tip_data = Wire(new TipEntry()) 287 tip_data.state := tip_state 288 tip_data.commits := io.commits 289 tip_data.redirect := io.redirect 290 tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc 291 tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value) 292 tip_table.log(tip_data, true.B, "", clock, reset) 293 294 val exceptionGen = Module(new ExceptionGen(params)) 295 val exceptionDataRead = exceptionGen.io.state 296 val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 297 val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 298 io.robDeqPtr := deqPtr 299 io.debugRobHead := debug_microOp(deqPtr.value) 300 301 /** 302 * connection of [[rab]] 303 */ 304 rab.io.redirect.valid := io.redirect.valid 305 306 rab.io.req.zip(io.enq.req).map { case (dest, src) => 307 dest.bits := src.bits 308 dest.valid := src.valid && io.enq.canAccept 309 } 310 311 val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 312 val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 313 val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 314 val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 315 val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 316 val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 317 val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 318 val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 319 val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 320 321 val deqVlsExceptionNeedCommit = RegInit(false.B) 322 val deqVlsExceptionCommitSize = RegInit(0.U(log2Up(MaxUopSize + 1).W)) 323 val deqVlsCanCommit= RegInit(false.B) 324 rab.io.fromRob.commitSize := Mux(deqVlsExceptionNeedCommit, deqVlsExceptionCommitSize, commitSizeSum) 325 rab.io.fromRob.walkSize := walkSizeSum 326 rab.io.fromRob.vecLoadExcp.valid := RegNext(exceptionDataRead.valid && exceptionDataRead.bits.isVecLoad) 327 rab.io.fromRob.vecLoadExcp.bits.isStrided := RegEnable(exceptionDataRead.bits.isStrided, exceptionDataRead.valid) 328 rab.io.fromRob.vecLoadExcp.bits.isVlm := RegEnable(exceptionDataRead.bits.isVlm, exceptionDataRead.valid) 329 rab.io.snpt := io.snpt 330 rab.io.snpt.snptEnq := snptEnq 331 332 io.rabCommits := rab.io.commits 333 io.diffCommits.foreach(_ := rab.io.diffCommits.get) 334 335 /** 336 * connection of [[vtypeBuffer]] 337 */ 338 339 vtypeBuffer.io.redirect.valid := io.redirect.valid 340 341 vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 342 sink.valid := source.valid && io.enq.canAccept 343 sink.bits := source.bits 344 } 345 346 private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 347 private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 348 vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 349 vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 350 vtypeBuffer.io.snpt := io.snpt 351 vtypeBuffer.io.snpt.snptEnq := snptEnq 352 io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 353 io.toDecode.walkToArchVType := vtypeBuffer.io.toDecode.walkToArchVType 354 io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 355 io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 356 357 // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 358 // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 359 when(isEmpty) { 360 hasBlockBackward := false.B 361 } 362 // When any instruction commits, hasNoSpecExec should be set to false.B 363 when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 364 hasWaitForward := false.B 365 } 366 367 // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 368 // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 369 // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 370 val hasWFI = RegInit(false.B) 371 io.cpu_halt := hasWFI 372 // WFI Timeout: 2^20 = 1M cycles 373 val wfi_cycles = RegInit(0.U(20.W)) 374 when(hasWFI) { 375 wfi_cycles := wfi_cycles + 1.U 376 }.elsewhen(!hasWFI && RegNext(hasWFI)) { 377 wfi_cycles := 0.U 378 } 379 val wfi_timeout = wfi_cycles.andR 380 when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 381 hasWFI := false.B 382 } 383 384 for (i <- 0 until RenameWidth) { 385 // we don't check whether io.redirect is valid here since redirect has higher priority 386 when(canEnqueue(i)) { 387 val enqUop = io.enq.req(i).bits 388 val enqIndex = allocatePtrVec(i).value 389 // store uop in data module and debug_microOp Vec 390 debug_microOp(enqIndex) := enqUop 391 debug_microOp(enqIndex).debugInfo.dispatchTime := timer 392 debug_microOp(enqIndex).debugInfo.enqRsTime := timer 393 debug_microOp(enqIndex).debugInfo.selectTime := timer 394 debug_microOp(enqIndex).debugInfo.issueTime := timer 395 debug_microOp(enqIndex).debugInfo.writebackTime := timer 396 debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 397 debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 398 debug_lsInfo(enqIndex) := DebugLsInfo.init 399 debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 400 debug_lqIdxValid(enqIndex) := false.B 401 debug_lsIssued(enqIndex) := false.B 402 when (enqUop.waitForward) { 403 hasWaitForward := true.B 404 } 405 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 406 val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 407 // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 408 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 409 doingSvinval := true.B 410 } 411 // the end instruction of Svinval enqs so clear doingSvinval 412 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 413 doingSvinval := false.B 414 } 415 // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 416 assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval)) 417 when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) { 418 hasWFI := true.B 419 } 420 421 robEntries(enqIndex).mmio := false.B 422 robEntries(enqIndex).vls := enqUop.vlsInstr 423 } 424 } 425 426 for (i <- 0 until RenameWidth) { 427 val enqUop = io.enq.req(i) 428 when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 429 hasBlockBackward := true.B 430 } 431 } 432 433 val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 434 io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 435 436 when(!io.wfi_enable) { 437 hasWFI := false.B 438 } 439 // sel vsetvl's flush position 440 val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 441 val vsetvlState = RegInit(vs_idle) 442 443 val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 444 val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 445 val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 446 447 val enq0 = io.enq.req(0) 448 val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 449 val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 450 val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 451 // for vs_idle 452 val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 453 // for vs_waitVinstr 454 val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 455 val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 456 when(vsetvlState === vs_idle) { 457 firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 458 firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 459 firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 460 }.elsewhen(vsetvlState === vs_waitVinstr) { 461 when(Cat(enqIsVInstrOrVset).orR) { 462 firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 463 firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 464 firstVInstrRobIdx := firstVInstrWait.bits.robIdx 465 } 466 } 467 468 val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 469 when(vsetvlState === vs_idle && !io.redirect.valid) { 470 when(enq0IsVsetFlush) { 471 vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 472 } 473 }.elsewhen(vsetvlState === vs_waitVinstr) { 474 when(io.redirect.valid) { 475 vsetvlState := vs_idle 476 }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 477 vsetvlState := vs_waitFlush 478 } 479 }.elsewhen(vsetvlState === vs_waitFlush) { 480 when(io.redirect.valid) { 481 vsetvlState := vs_idle 482 } 483 } 484 485 // lqEnq 486 io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 487 when(io.debugEnqLsq.canAccept && alloc && req.valid) { 488 debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 489 debug_lqIdxValid(req.bits.robIdx.value) := true.B 490 } 491 } 492 493 // lsIssue 494 when(io.debugHeadLsIssue) { 495 debug_lsIssued(deqPtr.value) := true.B 496 } 497 498 /** 499 * Writeback (from execution units) 500 */ 501 for (wb <- exuWBs) { 502 when(wb.valid) { 503 val wbIdx = wb.bits.robIdx.value 504 debug_exuData(wbIdx) := wb.bits.data(0) 505 debug_exuDebug(wbIdx) := wb.bits.debug 506 debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 507 debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 508 debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 509 debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 510 511 // debug for lqidx and sqidx 512 debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 513 debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 514 515 val debug_Uop = debug_microOp(wbIdx) 516 XSInfo(true.B, 517 p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 518 p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 519 p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 520 ) 521 } 522 } 523 524 val writebackNum = PopCount(exuWBs.map(_.valid)) 525 XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 526 527 for (i <- 0 until LoadPipelineWidth) { 528 when(RegNext(io.lsq.mmio(i))) { 529 robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 530 } 531 } 532 533 534 /** 535 * RedirectOut: Interrupt and Exceptions 536 */ 537 val deqDispatchData = robEntries(deqPtr.value) 538 val debug_deqUop = debug_microOp(deqPtr.value) 539 540 val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0)) 541 val deqPtrEntryValid = deqPtrEntry.commit_v 542 val deqHasFlushed = RegInit(false.B) 543 val intrBitSetReg = RegNext(io.csr.intrBitSet) 544 val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe && !deqHasFlushed 545 val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w 546 val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 547 val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState 548 val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger) 549 val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException 550 val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe && !deqHasException && (!deqPtrEntry.isVls || RegNext(RegNext(deqPtrEntry.commit_w))) 551 val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst 552 val deqIsVlsException = deqHasException && deqPtrEntry.isVls && !exceptionDataRead.bits.isEnqExcp 553 // delay 2 cycle wait exceptionGen out 554 deqVlsCanCommit := RegNext(RegNext(deqIsVlsException && deqPtrEntry.commit_w)) 555 556 // lock at assertion of deqVlsExceptionNeedCommit until condition not assert 557 val deqVlsExcpLock = RegInit(false.B) 558 val handleVlsExcp = deqIsVlsException && deqVlsCanCommit && !deqVlsExcpLock && state === s_idle 559 when(handleVlsExcp) { 560 deqVlsExcpLock := true.B 561 }.elsewhen(deqPtrVec.head =/= deqPtrVec_next.head) { 562 deqVlsExcpLock := false.B 563 } 564 565 // Only assert once when deqVlsExcp occurs until condition not assert to avoid multi message passed to RAB 566 when (deqVlsExceptionNeedCommit) { 567 deqVlsExceptionNeedCommit := false.B 568 }.elsewhen(handleVlsExcp){ 569 deqVlsExceptionCommitSize := deqPtrEntry.realDestSize 570 deqVlsExceptionNeedCommit := true.B 571 } 572 573 XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 574 XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n") 575 576 val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst) 577 578 val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset 579 // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 580 val needModifyFtqIdxOffset = false.B 581 io.isVsetFlushPipe := isVsetFlushPipe 582 // io.flushOut will trigger redirect at the next cycle. 583 // Block any redirect or commit at the next cycle. 584 val lastCycleFlush = RegNext(io.flushOut.valid) 585 586 io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit) || isFlushPipe) && !lastCycleFlush 587 io.flushOut.bits := DontCare 588 io.flushOut.bits.isRVC := deqDispatchData.isRVC 589 io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 590 io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 591 io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 592 io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 593 io.flushOut.bits.interrupt := true.B 594 XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 595 XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException) 596 XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 597 XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 598 599 val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException && (!deqIsVlsException || deqVlsCanCommit)) && !lastCycleFlush 600 io.exception.valid := RegNext(exceptionHappen) 601 io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 602 io.exception.bits.gpaddr := io.readGPAMemData.gpaddr 603 io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE 604 io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 605 io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 606 io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 607 io.exception.bits.isFetchBkpt := RegEnable( 608 exceptionDataRead.bits.isEnqExcp && exceptionDataRead.bits.exceptionVec(ExceptionNO.EX_BP), 609 exceptionHappen, 610 ) 611 io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen) 612 io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 613 io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 614 io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 615 io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 616 io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 617 io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 618 619 // data will be one cycle after valid 620 io.readGPAMemAddr.valid := exceptionHappen 621 io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 622 io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 623 624 XSDebug(io.flushOut.valid, 625 p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 626 p"excp $deqHasException flushPipe $isFlushPipe " + 627 p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 628 629 630 /** 631 * Commits (and walk) 632 * They share the same width. 633 */ 634 // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 635 val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 636 val walkingPtrVec = RegNext(walkPtrVec) 637 when(io.redirect.valid){ 638 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 639 }.elsewhen(RegNext(io.redirect.valid)){ 640 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 641 }.elsewhen(state === s_walk){ 642 shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 643 }.otherwise( 644 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 645 ) 646 val walkFinished = walkPtrTrue > lastWalkPtr 647 rab.io.fromRob.walkEnd := state === s_walk && walkFinished 648 vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 649 650 require(RenameWidth <= CommitWidth) 651 652 // wiring to csr 653 val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 654 val v = io.commits.commitValid(i) 655 val info = io.commits.info(i) 656 (v & info.wflags, v & info.dirtyFs) 657 }).unzip 658 val fflags = Wire(Valid(UInt(5.W))) 659 fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 660 fflags.bits := wflags.zip(fflagsDataRead).map({ 661 case (w, f) => Mux(w, f, 0.U) 662 }).reduce(_ | _) 663 val dirtyVs = (0 until CommitWidth).map(i => { 664 val v = io.commits.commitValid(i) 665 val info = io.commits.info(i) 666 v & info.dirtyVs 667 }) 668 val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 669 val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 670 671 val resetVstart = dirty_vs && !io.vstartIsZero 672 673 vecExcpInfo.valid := exceptionHappen && exceptionDataRead.bits.vstartEn && exceptionDataRead.bits.isVecLoad && !exceptionDataRead.bits.isEnqExcp 674 when (exceptionHappen) { 675 vecExcpInfo.bits.nf := exceptionDataRead.bits.nf 676 vecExcpInfo.bits.vsew := exceptionDataRead.bits.vsew 677 vecExcpInfo.bits.veew := exceptionDataRead.bits.veew 678 vecExcpInfo.bits.vlmul := exceptionDataRead.bits.vlmul 679 vecExcpInfo.bits.isStride := exceptionDataRead.bits.isStrided 680 vecExcpInfo.bits.isIndexed := exceptionDataRead.bits.isIndexed 681 vecExcpInfo.bits.isWhole := exceptionDataRead.bits.isWhole 682 vecExcpInfo.bits.isVlm := exceptionDataRead.bits.isVlm 683 vecExcpInfo.bits.vstart := exceptionDataRead.bits.vstart 684 } 685 686 io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart)) 687 io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U)) 688 689 val vxsat = Wire(Valid(Bool())) 690 vxsat.valid := io.commits.isCommit && vxsat.bits 691 vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 692 case (valid, vxsat) => valid & vxsat 693 }.reduce(_ | _) 694 695 // when mispredict branches writeback, stop commit in the next 2 cycles 696 // TODO: don't check all exu write back 697 val misPredWb = Cat(VecInit(redirectWBs.map(wb => 698 wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 699 ).toSeq)).orR 700 val misPredBlockCounter = Reg(UInt(3.W)) 701 misPredBlockCounter := Mux(misPredWb, 702 "b111".U, 703 misPredBlockCounter >> 1.U 704 ) 705 val misPredBlock = misPredBlockCounter(0) 706 val deqFlushBlockCounter = Reg(UInt(3.W)) 707 val deqFlushBlock = deqFlushBlockCounter(0) 708 val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0) 709 val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr) 710 when(deqNeedFlush && deqHitRedirectReg){ 711 deqFlushBlockCounter := "b111".U 712 }.otherwise{ 713 deqFlushBlockCounter := deqFlushBlockCounter >> 1.U 714 } 715 when(deqHasCommitted){ 716 deqHasFlushed := false.B 717 }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){ 718 deqHasFlushed := true.B 719 } 720 val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock 721 722 io.commits.isWalk := state === s_walk 723 io.commits.isCommit := state === s_idle && !blockCommit 724 725 val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 726 val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 727 val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 728 val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 729 val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 730 val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg 731 // for instructions that may block others, we don't allow them to commit 732 io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 733 734 for (i <- 0 until CommitWidth) { 735 // defaults: state === s_idle and instructions commit 736 // when intrBitSetReg, allow only one instruction to commit at each clock cycle 737 val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) 738 val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 739 commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 740 io.commits.info(i) := commitInfo(i) 741 io.commits.robIdx(i) := deqPtrVec(i) 742 743 io.commits.walkValid(i) := shouldWalkVec(i) 744 when(state === s_walk) { 745 when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 746 XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 747 } 748 } 749 750 XSInfo(io.commits.isCommit && io.commits.commitValid(i), 751 "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 752 debug_microOp(deqPtrVec(i).value).pc, 753 io.commits.info(i).rfWen, 754 io.commits.info(i).debug_ldest.getOrElse(0.U), 755 io.commits.info(i).debug_pdest.getOrElse(0.U), 756 debug_exuData(deqPtrVec(i).value), 757 fflagsDataRead(i), 758 vxsatDataRead(i) 759 ) 760 XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 761 debug_microOp(walkPtrVec(i).value).pc, 762 io.commits.info(i).rfWen, 763 io.commits.info(i).debug_ldest.getOrElse(0.U), 764 debug_exuData(walkPtrVec(i).value) 765 ) 766 } 767 768 // sync fflags/dirty_fs/vxsat to csr 769 io.csr.fflags := RegNextWithEnable(fflags) 770 io.csr.dirty_fs := GatedValidRegNext(dirty_fs) 771 io.csr.dirty_vs := GatedValidRegNext(dirty_vs) 772 io.csr.vxsat := RegNextWithEnable(vxsat) 773 774 // commit load/store to lsq 775 val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 776 // TODO: Check if meet the require that only set scommit when commit scala store uop 777 val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 778 io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 779 io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 780 // indicate a pending load or store 781 io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 782 io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid) 783 // TODO: Check if need deassert pendingst when it is vst 784 io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 785 // TODO: Check if set correctly when vector store is at the head of ROB 786 io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 787 io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 788 io.lsq.pendingPtr := RegNext(deqPtr) 789 io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 790 791 /** 792 * state changes 793 * (1) redirect: switch to s_walk 794 * (2) walk: when walking comes to the end, switch to s_idle 795 */ 796 state_next := Mux( 797 io.redirect.valid || RegNext(io.redirect.valid), s_walk, 798 Mux( 799 state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 800 state 801 ) 802 ) 803 XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 804 XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 805 XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 806 XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 807 state := state_next 808 809 /** 810 * pointers and counters 811 */ 812 val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 813 deqPtrGenModule.io.state := state 814 deqPtrGenModule.io.deq_v := commit_vDeqGroup 815 deqPtrGenModule.io.deq_w := commit_wDeqGroup 816 deqPtrGenModule.io.exception_state := exceptionDataRead 817 deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 818 deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 819 deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit 820 deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 821 deqPtrGenModule.io.blockCommit := blockCommit 822 deqPtrGenModule.io.hasCommitted := hasCommitted 823 deqPtrGenModule.io.allCommitted := allCommitted 824 deqPtrVec := deqPtrGenModule.io.out 825 deqPtrVec_next := deqPtrGenModule.io.next_out 826 827 val enqPtrGenModule = Module(new RobEnqPtrWrapper) 828 enqPtrGenModule.io.redirect := io.redirect 829 enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq && !io.fromVecExcpMod.busy 830 enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 831 enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 832 enqPtrVec := enqPtrGenModule.io.out 833 834 // next walkPtrVec: 835 // (1) redirect occurs: update according to state 836 // (2) walk: move forwards 837 val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 838 val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 839 val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 840 val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 841 val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 842 Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 843 Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 844 ) 845 val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 846 Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 847 Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 848 ) 849 walkPtrHead := walkPtrVec_next.head 850 walkPtrVec := walkPtrVec_next 851 walkPtrTrue := walkPtrTrue_next 852 // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 853 val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 854 when(io.redirect.valid){ 855 walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 856 } 857 when(io.redirect.valid) { 858 donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 859 }.elsewhen(RegNext(io.redirect.valid)){ 860 donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 861 }.otherwise{ 862 donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 863 } 864 walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 865 case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 866 } 867 val numValidEntries = distanceBetween(enqPtr, deqPtr) 868 val commitCnt = PopCount(io.commits.commitValid) 869 870 allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 871 872 val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 873 when(io.redirect.valid) { 874 lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 875 } 876 877 878 /** 879 * States 880 * We put all the stage bits changes here. 881 * 882 * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 883 * All states: (1) valid; (2) writebacked; (3) flagBkup 884 */ 885 886 val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 887 deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 888 val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 889 890 val redirectValidReg = RegNext(io.redirect.valid) 891 val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 892 val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 893 when(io.redirect.valid){ 894 redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 895 redirectEnd := enqPtr.value 896 } 897 898 // update robEntries valid 899 for (i <- 0 until RobSize) { 900 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 901 val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 902 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 903 val needFlush = redirectValidReg && Mux( 904 redirectEnd > redirectBegin, 905 (i.U > redirectBegin) && (i.U < redirectEnd), 906 (i.U > redirectBegin) || (i.U < redirectEnd) 907 ) 908 when(commitCond) { 909 robEntries(i).valid := false.B 910 }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 911 robEntries(i).valid := true.B 912 }.elsewhen(needFlush){ 913 robEntries(i).valid := false.B 914 } 915 } 916 917 // debug_inst update 918 for (i <- 0 until (LduCnt + StaCnt)) { 919 debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 920 debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 921 debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 922 } 923 for (i <- 0 until LduCnt) { 924 debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 925 debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 926 } 927 928 // status field: writebacked 929 // enqueue logic set 6 writebacked to false 930 for (i <- 0 until RenameWidth) { 931 when(canEnqueue(i)) { 932 val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 933 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 934 val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 935 val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 936 robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu 937 } 938 } 939 when(exceptionGen.io.out.valid) { 940 val wbIdx = exceptionGen.io.out.bits.robIdx.value 941 robEntries(wbIdx).commitTrigger := true.B 942 } 943 944 // writeback logic set numWbPorts writebacked to true 945 val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 946 blockWbSeq.map(_ := false.B) 947 for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 948 when(wb.valid) { 949 val wbIdx = wb.bits.robIdx.value 950 val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 951 val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None)) 952 val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 953 val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 954 blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode 955 robEntries(wbIdx).commitTrigger := !blockWb 956 } 957 } 958 959 // if the first uop of an instruction is valid , write writebackedCounter 960 val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 961 val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 962 val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 963 val enqHasExcpSeq = io.enq.req.map(_.bits.hasException) 964 val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 965 val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 966 val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 967 val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 968 969 private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 970 req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 971 }) 972 val fflags_wb = fflagsWBs 973 val vxsat_wb = vxsatWBs 974 for (i <- 0 until RobSize) { 975 976 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 977 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 978 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 979 val instCanEnqFlag = Cat(instCanEnqSeq).orR 980 val hasExcpSeq = enqHasExcpSeq.lazyZip(robIdxMatchSeq).lazyZip(uopEnqValidSeq).map { case (excp, isMatch, valid) => excp && isMatch && valid } 981 val hasExcpFlag = Cat(hasExcpSeq).orR 982 val isFirstEnq = !robEntries(i).valid && instCanEnqFlag 983 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 984 when(isFirstEnq){ 985 robEntries(i).realDestSize := Mux(hasExcpFlag, 0.U, realDestEnqNum) 986 }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 987 robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 988 } 989 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 990 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 991 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 992 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 993 994 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 995 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 996 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 997 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 998 999 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1000 val needFlush = robEntries(i).needFlush 1001 val needFlushWriteBack = Wire(Bool()) 1002 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1003 when(robEntries(i).valid){ 1004 needFlush := needFlush || needFlushWriteBack 1005 } 1006 1007 when(robEntries(i).valid && (needFlush || needFlushWriteBack)) { 1008 // exception flush 1009 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 1010 robEntries(i).stdWritebacked := true.B 1011 }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 1012 // enq set num of uops 1013 robEntries(i).uopNum := enqWBNum 1014 robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1015 }.elsewhen(robEntries(i).valid) { 1016 // update by writing back 1017 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 1018 assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 1019 when(canStdWbSeq.asUInt.orR) { 1020 robEntries(i).stdWritebacked := true.B 1021 } 1022 } 1023 1024 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 1025 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1026 when(isFirstEnq) { 1027 robEntries(i).fflags := 0.U 1028 }.elsewhen(fflagsRes.orR) { 1029 robEntries(i).fflags := robEntries(i).fflags | fflagsRes 1030 } 1031 1032 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 1033 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1034 when(isFirstEnq) { 1035 robEntries(i).vxsat := 0.U 1036 }.elsewhen(vxsatRes.orR) { 1037 robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes 1038 } 1039 1040 // trace 1041 val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _) 1042 val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _) 1043 1044 when(xret){ 1045 robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn 1046 }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){ 1047 // BranchType code(itype = 5) must be correctly replaced! 1048 robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken) 1049 } 1050 } 1051 1052 // begin update robBanksRdata 1053 val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1054 val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 1055 needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 1056 val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 1057 for (i <- 0 until 2 * CommitWidth) { 1058 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 1059 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1060 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 1061 val instCanEnqFlag = Cat(instCanEnqSeq).orR 1062 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 1063 when(!needUpdate(i).valid && instCanEnqFlag) { 1064 needUpdate(i).realDestSize := realDestEnqNum 1065 }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 1066 needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 1067 } 1068 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 1069 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1070 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1071 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1072 1073 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1074 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 1075 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1076 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 1077 1078 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1079 val needFlush = robBanksRdata(i).needFlush 1080 val needFlushWriteBack = Wire(Bool()) 1081 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1082 when(needUpdate(i).valid) { 1083 needUpdate(i).needFlush := needFlush || needFlushWriteBack 1084 } 1085 1086 when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) { 1087 // exception flush 1088 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1089 needUpdate(i).stdWritebacked := true.B 1090 }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 1091 // enq set num of uops 1092 needUpdate(i).uopNum := enqWBNum 1093 needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1094 }.elsewhen(needUpdate(i).valid) { 1095 // update by writing back 1096 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1097 when(canStdWbSeq.asUInt.orR) { 1098 needUpdate(i).stdWritebacked := true.B 1099 } 1100 } 1101 1102 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 1103 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1104 needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 1105 1106 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1107 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1108 needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 1109 } 1110 robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 1111 robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 1112 // end update robBanksRdata 1113 1114 // interrupt_safe 1115 for (i <- 0 until RenameWidth) { 1116 when(canEnqueue(i)) { 1117 // For now, we allow non-load-store instructions to trigger interrupts 1118 // For MMIO instructions, they should not trigger interrupts since they may 1119 // be sent to lower level before it writes back. 1120 // However, we cannot determine whether a load/store instruction is MMIO. 1121 // Thus, we don't allow load/store instructions to trigger an interrupt. 1122 // TODO: support non-MMIO load-store instructions to trigger interrupts 1123 val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType) 1124 robEntries(allocatePtrVec(i).value).interrupt_safe := allow_interrupts 1125 } 1126 } 1127 1128 /** 1129 * read and write of data modules 1130 */ 1131 val commitReadAddr_next = Mux(state_next === s_idle, 1132 VecInit(deqPtrVec_next.map(_.value)), 1133 VecInit(walkPtrVec_next.map(_.value)) 1134 ) 1135 1136 exceptionGen.io.redirect <> io.redirect 1137 exceptionGen.io.flush := io.flushOut.valid 1138 1139 val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 1140 for (i <- 0 until RenameWidth) { 1141 exceptionGen.io.enq(i).valid := canEnqueueEG(i) 1142 exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 1143 exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 1144 exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 1145 exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 1146 exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException 1147 exceptionGen.io.enq(i).bits.isEnqExcp := io.enq.req(i).bits.hasException 1148 exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr 1149 exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1150 exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1151 exceptionGen.io.enq(i).bits.replayInst := false.B 1152 XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 1153 exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 1154 exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1155 exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger 1156 exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1157 exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1158 exceptionGen.io.enq(i).bits.vuopIdx := 0.U 1159 exceptionGen.io.enq(i).bits.isVecLoad := false.B 1160 exceptionGen.io.enq(i).bits.isVlm := false.B 1161 exceptionGen.io.enq(i).bits.isStrided := false.B 1162 exceptionGen.io.enq(i).bits.isIndexed := false.B 1163 exceptionGen.io.enq(i).bits.isWhole := false.B 1164 exceptionGen.io.enq(i).bits.nf := 0.U 1165 exceptionGen.io.enq(i).bits.vsew := 0.U 1166 exceptionGen.io.enq(i).bits.veew := 0.U 1167 exceptionGen.io.enq(i).bits.vlmul := 0.U 1168 } 1169 1170 println(s"ExceptionGen:") 1171 println(s"num of exceptions: ${params.numException}") 1172 require(exceptionWBs.length == exceptionGen.io.wb.length, 1173 f"exceptionWBs.length: ${exceptionWBs.length}, " + 1174 f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 1175 for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 1176 exc_wb.valid := wb.valid 1177 exc_wb.bits.robIdx := wb.bits.robIdx 1178 // only enq inst use ftqPtr to read gpa 1179 exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 1180 exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 1181 exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 1182 exc_wb.bits.hasException := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead 1183 exc_wb.bits.isEnqExcp := false.B 1184 exc_wb.bits.isFetchMalAddr := false.B 1185 exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 1186 exc_wb.bits.isVset := false.B 1187 exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 1188 exc_wb.bits.singleStep := false.B 1189 exc_wb.bits.crossPageIPFFix := false.B 1190 val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger) 1191 exc_wb.bits.trigger := trigger 1192 exc_wb.bits.vstartEn := (if (wb.bits.vls.nonEmpty) wb.bits.exceptionVec.get.asUInt.orR || TriggerAction.isDmode(trigger) else 0.U) 1193 exc_wb.bits.vstart := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vstart else 0.U) 1194 exc_wb.bits.vuopIdx := (if (wb.bits.vls.nonEmpty) wb.bits.vls.get.vpu.vuopIdx else 0.U) 1195 exc_wb.bits.isVecLoad := wb.bits.vls.map(_.isVecLoad).getOrElse(false.B) 1196 exc_wb.bits.isVlm := wb.bits.vls.map(_.isVlm).getOrElse(false.B) 1197 exc_wb.bits.isStrided := wb.bits.vls.map(_.isStrided).getOrElse(false.B) // strided need two mode tmp vreg 1198 exc_wb.bits.isIndexed := wb.bits.vls.map(_.isIndexed).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1199 exc_wb.bits.isWhole := wb.bits.vls.map(_.isWhole).getOrElse(false.B) // indexed and nf=0 need non-sequential uopidx -> vdidx 1200 exc_wb.bits.nf := wb.bits.vls.map(_.vpu.nf).getOrElse(0.U) 1201 exc_wb.bits.vsew := wb.bits.vls.map(_.vpu.vsew).getOrElse(0.U) 1202 exc_wb.bits.veew := wb.bits.vls.map(_.vpu.veew).getOrElse(0.U) 1203 exc_wb.bits.vlmul := wb.bits.vls.map(_.vpu.vlmul).getOrElse(0.U) 1204 } 1205 1206 fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1207 vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1208 1209 val isCommit = io.commits.isCommit 1210 val isCommitReg = GatedValidRegNext(io.commits.isCommit) 1211 val instrCntReg = RegInit(0.U(64.W)) 1212 val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) }) 1213 val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt 1214 val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U) 1215 val instrCnt = instrCntReg + retireCounter 1216 when(isCommitReg){ 1217 instrCntReg := instrCnt 1218 } 1219 io.csr.perfinfo.retiredInstr := retireCounter 1220 io.robFull := !allowEnqueue 1221 io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0)) 1222 1223 io.toVecExcpMod.logicPhyRegMap := rab.io.toVecExcpMod.logicPhyRegMap 1224 io.toVecExcpMod.excpInfo := vecExcpInfo 1225 1226 /** 1227 * debug info 1228 */ 1229 XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 1230 XSDebug("") 1231 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 1232 for (i <- 0 until RobSize) { 1233 XSDebug(false, !robEntries(i).valid, "-") 1234 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1235 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 1236 } 1237 XSDebug(false, true.B, "\n") 1238 1239 for (i <- 0 until RobSize) { 1240 if (i % 4 == 0) XSDebug("") 1241 XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1242 XSDebug(false, !robEntries(i).valid, "- ") 1243 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1244 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 1245 if (i % 4 == 3) XSDebug(false, true.B, "\n") 1246 } 1247 1248 def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U) 1249 1250 def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U) 1251 1252 val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 1253 XSPerfAccumulate("clock_cycle", 1.U) 1254 QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 1255 XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 1256 XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1257 XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1258 XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1259 val commitIsMove = commitInfo.map(_.isMove) 1260 XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 1261 val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 1262 XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 1263 XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 1264 val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 1265 val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 1266 XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 1267 val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 1268 val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 1269 XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1270 val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 1271 XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 1272 val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 1273 XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1274 XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1275 // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 1276 // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 1277 XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1278 XSPerfAccumulate("walkCycleTotal", state === s_walk) 1279 XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1280 private val walkCycle = RegInit(0.U(8.W)) 1281 private val waitRabWalkCycle = RegInit(0.U(8.W)) 1282 walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1283 waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1284 1285 XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1286 XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1287 XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1288 1289 private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1290 private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1291 private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1292 private val deqHeadInfo = debug_microOp(deqPtr.value) 1293 val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1294 1295 XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1296 XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1297 XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1298 XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1299 XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1300 XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1301 XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1302 XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1303 XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1304 XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1305 XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1306 XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1307 XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1308 1309 XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1310 XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1311 XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1312 1313 val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1314 VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1315 VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1316 1317 vfalufuop.zipWithIndex.map{ 1318 case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1319 } 1320 1321 1322 1323 XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 1324 XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 1325 XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 1326 XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1327 XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 1328 XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 1329 (2 to RenameWidth).foreach(i => 1330 XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 1331 ) 1332 XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 1333 val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 1334 val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 1335 val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 1336 val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 1337 val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 1338 val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 1339 val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1340 1341 def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 1342 cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 1343 } 1344 1345 for (fuType <- FuType.functionNameMap.keys) { 1346 val fuName = FuType.functionNameMap(fuType) 1347 val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1348 XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 1349 XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 1350 XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 1351 XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 1352 XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 1353 XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 1354 XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 1355 XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 1356 XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 1357 } 1358 XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 1359 1360 // top-down info 1361 io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1362 io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1363 io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1364 io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1365 io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 1366 io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 1367 io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1368 io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1369 1370 // rolling 1371 io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 1372 1373 /** 1374 * DataBase info: 1375 * log trigger is at writeback valid 1376 * */ 1377 if (!env.FPGAPlatform) { 1378 val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString 1379 val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString 1380 val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry) 1381 for (wb <- exuWBs) { 1382 when(wb.valid) { 1383 val debug_instData = Wire(new InstInfoEntry) 1384 val idx = wb.bits.robIdx.value 1385 debug_instData.robIdx := idx 1386 debug_instData.dvaddr := wb.bits.debug.vaddr 1387 debug_instData.dpaddr := wb.bits.debug.paddr 1388 debug_instData.issueTime := wb.bits.debugInfo.issueTime 1389 debug_instData.writebackTime := wb.bits.debugInfo.writebackTime 1390 debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime 1391 debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime 1392 debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime 1393 debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime 1394 debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime 1395 debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime 1396 debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime 1397 debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B))) 1398 debug_instData.lsInfo := debug_lsInfo(idx) 1399 // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID 1400 // debug_instData.instType := wb.bits.uop.ctrl.fuType 1401 // debug_instData.ivaddr := wb.bits.uop.cf.pc 1402 // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid 1403 // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit 1404 debug_instTable.log( 1405 data = debug_instData, 1406 en = wb.valid, 1407 site = instSiteName, 1408 clock = clock, 1409 reset = reset 1410 ) 1411 } 1412 } 1413 } 1414 1415 1416 //difftest signals 1417 val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 1418 1419 val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1420 val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1421 1422 for (i <- 0 until CommitWidth) { 1423 val idx = deqPtrVec(i).value 1424 wdata(i) := debug_exuData(idx) 1425 wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 1426 } 1427 1428 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1429 // These are the structures used by difftest only and should be optimized after synthesis. 1430 val dt_eliminatedMove = Mem(RobSize, Bool()) 1431 val dt_isRVC = Mem(RobSize, Bool()) 1432 val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1433 for (i <- 0 until RenameWidth) { 1434 when(canEnqueue(i)) { 1435 dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 1436 dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1437 } 1438 } 1439 for (wb <- exuWBs) { 1440 when(wb.valid) { 1441 val wbIdx = wb.bits.robIdx.value 1442 dt_exuDebug(wbIdx) := wb.bits.debug 1443 } 1444 } 1445 // Always instantiate basic difftest modules. 1446 for (i <- 0 until CommitWidth) { 1447 val uop = commitDebugUop(i) 1448 val commitInfo = io.commits.info(i) 1449 val ptr = deqPtrVec(i).value 1450 val exuOut = dt_exuDebug(ptr) 1451 val eliminatedMove = dt_eliminatedMove(ptr) 1452 val isRVC = dt_isRVC(ptr) 1453 1454 val difftest = DifftestModule(new DiffInstrCommit(MaxPhyRegs), delay = 3, dontCare = true) 1455 val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 1456 difftest.coreid := io.hartId 1457 difftest.index := i.U 1458 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1459 difftest.skip := dt_skip 1460 difftest.isRVC := isRVC 1461 difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 1462 difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1463 difftest.wpdest := commitInfo.debug_pdest.get 1464 difftest.wdest := commitInfo.debug_ldest.get 1465 difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 1466 when(difftest.valid) { 1467 assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 1468 } 1469 if (env.EnableDifftest) { 1470 val uop = commitDebugUop(i) 1471 difftest.pc := SignExt(uop.pc, XLEN) 1472 difftest.instr := uop.instr 1473 difftest.robIdx := ZeroExt(ptr, 10) 1474 difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 1475 difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 1476 difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 1477 difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1478 // Check LoadEvent only when isAmo or isLoad and skip MMIO 1479 val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3) 1480 difftestLoadEvent.coreid := io.hartId 1481 difftestLoadEvent.index := i.U 1482 val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip 1483 difftestLoadEvent.valid := io.commits.commitValid(i) && io.commits.isCommit && loadCheck 1484 difftestLoadEvent.paddr := exuOut.paddr 1485 difftestLoadEvent.opType := uop.fuOpType 1486 difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType) 1487 difftestLoadEvent.isLoad := FuType.isLoad(uop.fuType) 1488 } 1489 } 1490 } 1491 1492 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1493 val dt_isXSTrap = Mem(RobSize, Bool()) 1494 for (i <- 0 until RenameWidth) { 1495 when(canEnqueue(i)) { 1496 dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1497 } 1498 } 1499 val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 1500 io.commits.isCommit && v && dt_isXSTrap(d.value) 1501 } 1502 val hitTrap = trapVec.reduce(_ || _) 1503 val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 1504 difftest.coreid := io.hartId 1505 difftest.hasTrap := hitTrap 1506 difftest.cycleCnt := timer 1507 difftest.instrCnt := instrCnt 1508 difftest.hasWFI := hasWFI 1509 1510 if (env.EnableDifftest) { 1511 val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1512 val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 1513 difftest.code := trapCode 1514 difftest.pc := trapPC 1515 } 1516 } 1517 1518 val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 1519 val commitLoadVec = VecInit(commitLoadValid) 1520 val commitBranchVec = VecInit(commitBranchValid) 1521 val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 1522 val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1523 val perfEvents = Seq( 1524 ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1525 ("rob_exception_num ", io.flushOut.valid && deqHasException), 1526 ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1527 ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1528 ("rob_commitUop ", ifCommit(commitCnt)), 1529 ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 1530 ("rob_commitInstrMove ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))), 1531 ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 1532 ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))), 1533 ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))), 1534 ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))), 1535 ("rob_commitInstrStore ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))), 1536 ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1537 ("rob_walkCycle ", (state === s_walk)), 1538 ("rob_1_4_valid ", numValidEntries <= (RobSize / 4).U), 1539 ("rob_2_4_valid ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U), 1540 ("rob_3_4_valid ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U), 1541 ("rob_4_4_valid ", numValidEntries > (RobSize * 3 / 4).U), 1542 ) 1543 generatePerfEvent() 1544 1545 // dontTouch for debug 1546 if (backendParams.debugEn) { 1547 dontTouch(enqPtrVec) 1548 dontTouch(deqPtrVec) 1549 dontTouch(robEntries) 1550 dontTouch(robDeqGroup) 1551 dontTouch(robBanks) 1552 dontTouch(robBanksRaddrThisLine) 1553 dontTouch(robBanksRaddrNextLine) 1554 dontTouch(robBanksRdataThisLine) 1555 dontTouch(robBanksRdataNextLine) 1556 dontTouch(robBanksRdataThisLineUpdate) 1557 dontTouch(robBanksRdataNextLineUpdate) 1558 dontTouch(needUpdate) 1559 val exceptionWBsVec = MixedVecInit(exceptionWBs) 1560 dontTouch(exceptionWBsVec) 1561 dontTouch(commit_wDeqGroup) 1562 dontTouch(commit_vDeqGroup) 1563 dontTouch(commitSizeSumSeq) 1564 dontTouch(walkSizeSumSeq) 1565 dontTouch(commitSizeSumCond) 1566 dontTouch(walkSizeSumCond) 1567 dontTouch(commitSizeSum) 1568 dontTouch(walkSizeSum) 1569 dontTouch(realDestSizeSeq) 1570 dontTouch(walkDestSizeSeq) 1571 dontTouch(io.commits) 1572 dontTouch(commitIsVTypeVec) 1573 dontTouch(walkIsVTypeVec) 1574 dontTouch(commitValidThisLine) 1575 dontTouch(commitReadAddr_next) 1576 dontTouch(donotNeedWalk) 1577 dontTouch(walkPtrVec_next) 1578 dontTouch(walkPtrVec) 1579 dontTouch(deqPtrVec_next) 1580 dontTouch(deqPtrVecForWalk) 1581 dontTouch(snapPtrReadBank) 1582 dontTouch(snapPtrVecForWalk) 1583 dontTouch(shouldWalkVec) 1584 dontTouch(walkFinished) 1585 dontTouch(changeBankAddrToDeqPtr) 1586 } 1587 if (env.EnableDifftest) { 1588 io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1589 } 1590} 1591