1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.backend.rob 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import difftest._ 23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 24import utility._ 25import utils._ 26import xiangshan._ 27import xiangshan.backend.BackendParams 28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 29import xiangshan.backend.fu.{FuConfig, FuType} 30import xiangshan.frontend.FtqPtr 31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput} 33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo} 34import xiangshan.backend.fu.vector.Bundles.VType 35import xiangshan.backend.rename.SnapshotGenerator 36import yunsuan.VfaluType 37import xiangshan.backend.rob.RobBundles._ 38import xiangshan.backend.trace._ 39 40class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 41 override def shouldBeInlined: Boolean = false 42 43 lazy val module = new RobImp(this)(p, params) 44} 45 46class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper) 47 with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents { 48 49 private val LduCnt = params.LduCnt 50 private val StaCnt = params.StaCnt 51 private val HyuCnt = params.HyuCnt 52 53 val io = IO(new Bundle() { 54 val hartId = Input(UInt(hartIdLen.W)) 55 val redirect = Input(Valid(new Redirect)) 56 val enq = new RobEnqIO 57 val flushOut = ValidIO(new Redirect) 58 val exception = ValidIO(new ExceptionInfo) 59 // exu + brq 60 val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 61 val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles) 62 val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W)))) 63 val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 64 val commits = Output(new RobCommitIO) 65 val rabCommits = Output(new RabCommitIO) 66 val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None 67 val isVsetFlushPipe = Output(Bool()) 68 val lsq = new RobLsqIO 69 val robDeqPtr = Output(new RobPtr) 70 val csr = new RobCSRIO 71 val snpt = Input(new SnapshotPort) 72 val robFull = Output(Bool()) 73 val headNotReady = Output(Bool()) 74 val cpu_halt = Output(Bool()) 75 val wfi_enable = Input(Bool()) 76 val toDecode = new Bundle { 77 val isResumeVType = Output(Bool()) 78 val walkVType = ValidIO(VType()) 79 val commitVType = new Bundle { 80 val vtype = ValidIO(VType()) 81 val hasVsetvl = Output(Bool()) 82 } 83 } 84 val readGPAMemAddr = ValidIO(new Bundle { 85 val ftqPtr = new FtqPtr() 86 val ftqOffset = UInt(log2Up(PredictWidth).W) 87 }) 88 val readGPAMemData = Input(UInt(GPAddrBits.W)) 89 val vstartIsZero = Input(Bool()) 90 91 val debug_ls = Flipped(new DebugLSIO) 92 val debugRobHead = Output(new DynInst) 93 val debugEnqLsq = Input(new LsqEnqIO) 94 val debugHeadLsIssue = Input(Bool()) 95 val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo)) 96 val debugTopDown = new Bundle { 97 val toCore = new RobCoreTopDownIO 98 val toDispatch = new RobDispatchTopDownIO 99 val robHeadLqIdx = Valid(new LqPtr) 100 } 101 val debugRolling = new RobDebugRollingIO 102 }) 103 104 val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq 105 val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq 106 val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq 107 val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq 108 val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq 109 val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq 110 val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq 111 val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq 112 113 val numExuWbPorts = exuWBs.length 114 val numStdWbPorts = stdWBs.length 115 val bankAddrWidth = log2Up(CommitWidth) 116 117 println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth") 118 119 val rab = Module(new RenameBuffer(RabSize)) 120 val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize)) 121 val bankNum = 8 122 assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0") 123 val robEntries = Reg(Vec(RobSize, new RobEntryBundle)) 124 // pointers 125 // For enqueue ptr, we don't duplicate it since only enqueue needs it. 126 val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr)) 127 val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 128 val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr)) 129 val walkPtrTrue = Reg(new RobPtr) 130 val lastWalkPtr = Reg(new RobPtr) 131 val allowEnqueue = RegInit(true.B) 132 133 /** 134 * Enqueue (from dispatch) 135 */ 136 // special cases 137 val hasBlockBackward = RegInit(false.B) 138 val hasWaitForward = RegInit(false.B) 139 val doingSvinval = RegInit(false.B) 140 val enqPtr = enqPtrVec(0) 141 val deqPtr = deqPtrVec(0) 142 val walkPtr = walkPtrVec(0) 143 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop))))) 144 io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq 145 io.enq.resp := allocatePtrVec 146 val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept)) 147 val timer = GTimer() 148 // robEntries enqueue 149 for (i <- 0 until RobSize) { 150 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 151 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 152 when(enqOH.asUInt.orR && !io.redirect.valid){ 153 connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits))) 154 } 155 } 156 // robBanks0 include robidx : 0 8 16 24 32 ... 157 val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1)))) 158 // each Bank has 20 Entries, read addr is one hot 159 // all banks use same raddr 160 val eachBankEntrieNum = robBanks(0).length 161 val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W)) 162 val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W)) 163 robBanksRaddrThisLine := robBanksRaddrNextLine 164 val bankNumWidth = log2Up(bankNum) 165 val deqPtrWidth = deqPtr.value.getWidth 166 val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W)))) 167 val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W)))) 168 // robBanks read 169 val robBanksRdataThisLine = VecInit(robBanks.map{ case bank => 170 Mux1H(robBanksRaddrThisLine, bank) 171 }) 172 val robBanksRdataNextLine = VecInit(robBanks.map{ case bank => 173 val shiftBank = bank.drop(1) :+ bank(0) 174 Mux1H(robBanksRaddrThisLine, shiftBank) 175 }) 176 val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 177 val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle)) 178 val commitValidThisLine = Wire(Vec(CommitWidth, Bool())) 179 val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 180 val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B))) 181 val allCommitted = Wire(Bool()) 182 183 when(allCommitted) { 184 hasCommitted := 0.U.asTypeOf(hasCommitted) 185 }.elsewhen(io.commits.isCommit){ 186 for (i <- 0 until CommitWidth){ 187 hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i) 188 } 189 } 190 allCommitted := io.commits.isCommit && commitValidThisLine.last 191 val walkPtrHead = Wire(new RobPtr) 192 val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr 193 when(io.redirect.valid){ 194 robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth)) 195 }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){ 196 robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1) 197 }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){ 198 robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth)) 199 }.otherwise( 200 robBanksRaddrNextLine := robBanksRaddrThisLine 201 ) 202 val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle)) 203 val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 204 val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq 205 val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq 206 for (i <- 0 until CommitWidth) { 207 connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i)) 208 when(allCommitted){ 209 connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i)) 210 } 211 } 212 213 // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed, 214 // that is Necessary when exceptions happen. 215 // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed. 216 for (i <- 0 until CommitWidth) { 217 val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset 218 commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1) 219 commitInfo(i).ftqOffset := lastOffset.tail(1) 220 } 221 222 // data for debug 223 // Warn: debug_* prefix should not exist in generated verilog. 224 val debug_microOp = DebugMem(RobSize, new DynInst) 225 val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug 226 val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug 227 val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init))) 228 val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init))) 229 val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B)) 230 val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B)) 231 232 val isEmpty = enqPtr === deqPtr 233 val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _) 234 val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr)) 235 snapshotPtrVec(0) := io.enq.req(0).bits.robIdx 236 for (i <- 1 until CommitWidth) { 237 snapshotPtrVec(i) := snapshotPtrVec(0) + i.U 238 } 239 val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 240 val debug_lsIssue = WireDefault(debug_lsIssued) 241 debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue 242 243 /** 244 * states of Rob 245 */ 246 val s_idle :: s_walk :: Nil = Enum(2) 247 val state = RegInit(s_idle) 248 249 val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4) 250 val tip_state = WireInit(0.U(4.W)) 251 when(!isEmpty) { // One or more inst in ROB 252 when(state === s_walk || io.redirect.valid) { 253 tip_state := tip_walk 254 }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) { 255 tip_state := tip_computing 256 }.otherwise { 257 tip_state := tip_stalled 258 } 259 }.otherwise { 260 tip_state := tip_drained 261 } 262 class TipEntry()(implicit p: Parameters) extends XSBundle { 263 val state = UInt(4.W) 264 val commits = new RobCommitIO() // info of commit 265 val redirect = Valid(new Redirect) // info of redirect 266 val redirect_pc = UInt(VAddrBits.W) // PC of the redirect uop 267 val debugLsInfo = new DebugLsInfo() 268 } 269 val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry) 270 val tip_data = Wire(new TipEntry()) 271 tip_data.state := tip_state 272 tip_data.commits := io.commits 273 tip_data.redirect := io.redirect 274 tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc 275 tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value) 276 tip_table.log(tip_data, true.B, "", clock, reset) 277 278 val exceptionGen = Module(new ExceptionGen(params)) 279 val exceptionDataRead = exceptionGen.io.state 280 val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W))) 281 val vxsatDataRead = Wire(Vec(CommitWidth, Bool())) 282 io.robDeqPtr := deqPtr 283 io.debugRobHead := debug_microOp(deqPtr.value) 284 285 /** 286 * connection of [[rab]] 287 */ 288 rab.io.redirect.valid := io.redirect.valid 289 290 rab.io.req.zip(io.enq.req).map { case (dest, src) => 291 dest.bits := src.bits 292 dest.valid := src.valid && io.enq.canAccept 293 } 294 295 val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W)))) 296 val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)}) 297 val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)}) 298 val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _))) 299 val walkSizeSumSeq = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _))) 300 val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit}) 301 val walkSizeSumCond = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk}) 302 val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U) 303 val walkSizeSum = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U) 304 305 rab.io.fromRob.commitSize := commitSizeSum 306 rab.io.fromRob.walkSize := walkSizeSum 307 rab.io.snpt := io.snpt 308 rab.io.snpt.snptEnq := snptEnq 309 310 io.rabCommits := rab.io.commits 311 io.diffCommits.foreach(_ := rab.io.diffCommits.get) 312 313 /** 314 * connection of [[vtypeBuffer]] 315 */ 316 317 vtypeBuffer.io.redirect.valid := io.redirect.valid 318 319 vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) => 320 sink.valid := source.valid && io.enq.canAccept 321 sink.bits := source.bits 322 } 323 324 private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset }) 325 private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset }) 326 vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec) 327 vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec) 328 vtypeBuffer.io.snpt := io.snpt 329 vtypeBuffer.io.snpt.snptEnq := snptEnq 330 io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType 331 io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType 332 io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType 333 334 // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B 335 // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty. 336 when(isEmpty) { 337 hasBlockBackward := false.B 338 } 339 // When any instruction commits, hasNoSpecExec should be set to false.B 340 when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) { 341 hasWaitForward := false.B 342 } 343 344 // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing. 345 // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle. 346 // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts. 347 val hasWFI = RegInit(false.B) 348 io.cpu_halt := hasWFI 349 // WFI Timeout: 2^20 = 1M cycles 350 val wfi_cycles = RegInit(0.U(20.W)) 351 when(hasWFI) { 352 wfi_cycles := wfi_cycles + 1.U 353 }.elsewhen(!hasWFI && RegNext(hasWFI)) { 354 wfi_cycles := 0.U 355 } 356 val wfi_timeout = wfi_cycles.andR 357 when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) { 358 hasWFI := false.B 359 } 360 361 for (i <- 0 until RenameWidth) { 362 // we don't check whether io.redirect is valid here since redirect has higher priority 363 when(canEnqueue(i)) { 364 val enqUop = io.enq.req(i).bits 365 val enqIndex = allocatePtrVec(i).value 366 // store uop in data module and debug_microOp Vec 367 debug_microOp(enqIndex) := enqUop 368 debug_microOp(enqIndex).debugInfo.dispatchTime := timer 369 debug_microOp(enqIndex).debugInfo.enqRsTime := timer 370 debug_microOp(enqIndex).debugInfo.selectTime := timer 371 debug_microOp(enqIndex).debugInfo.issueTime := timer 372 debug_microOp(enqIndex).debugInfo.writebackTime := timer 373 debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer 374 debug_microOp(enqIndex).debugInfo.tlbRespTime := timer 375 debug_lsInfo(enqIndex) := DebugLsInfo.init 376 debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init 377 debug_lqIdxValid(enqIndex) := false.B 378 debug_lsIssued(enqIndex) := false.B 379 when (enqUop.waitForward) { 380 hasWaitForward := true.B 381 } 382 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 383 val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR 384 // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process 385 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) { 386 doingSvinval := true.B 387 } 388 // the end instruction of Svinval enqs so clear doingSvinval 389 when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) { 390 doingSvinval := false.B 391 } 392 // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear 393 assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval)) 394 when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) { 395 hasWFI := true.B 396 } 397 398 robEntries(enqIndex).mmio := false.B 399 robEntries(enqIndex).vls := enqUop.vlsInstr 400 } 401 } 402 403 for (i <- 0 until RenameWidth) { 404 val enqUop = io.enq.req(i) 405 when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) { 406 hasBlockBackward := true.B 407 } 408 } 409 410 val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U) 411 io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR) 412 413 when(!io.wfi_enable) { 414 hasWFI := false.B 415 } 416 // sel vsetvl's flush position 417 val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3) 418 val vsetvlState = RegInit(vs_idle) 419 420 val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr)) 421 val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W))) 422 val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr)) 423 424 val enq0 = io.enq.req(0) 425 val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0) 426 val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe 427 val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire } 428 // for vs_idle 429 val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType))) 430 // for vs_waitVinstr 431 val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1) 432 val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req) 433 when(vsetvlState === vs_idle) { 434 firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr 435 firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset 436 firstVInstrRobIdx := firstVInstrIdle.bits.robIdx 437 }.elsewhen(vsetvlState === vs_waitVinstr) { 438 when(Cat(enqIsVInstrOrVset).orR) { 439 firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr 440 firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset 441 firstVInstrRobIdx := firstVInstrWait.bits.robIdx 442 } 443 } 444 445 val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR 446 when(vsetvlState === vs_idle && !io.redirect.valid) { 447 when(enq0IsVsetFlush) { 448 vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr) 449 } 450 }.elsewhen(vsetvlState === vs_waitVinstr) { 451 when(io.redirect.valid) { 452 vsetvlState := vs_idle 453 }.elsewhen(Cat(enqIsVInstrOrVset).orR) { 454 vsetvlState := vs_waitFlush 455 } 456 }.elsewhen(vsetvlState === vs_waitFlush) { 457 when(io.redirect.valid) { 458 vsetvlState := vs_idle 459 } 460 } 461 462 // lqEnq 463 io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) => 464 when(io.debugEnqLsq.canAccept && alloc && req.valid) { 465 debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx 466 debug_lqIdxValid(req.bits.robIdx.value) := true.B 467 } 468 } 469 470 // lsIssue 471 when(io.debugHeadLsIssue) { 472 debug_lsIssued(deqPtr.value) := true.B 473 } 474 475 /** 476 * Writeback (from execution units) 477 */ 478 for (wb <- exuWBs) { 479 when(wb.valid) { 480 val wbIdx = wb.bits.robIdx.value 481 debug_exuData(wbIdx) := wb.bits.data(0) 482 debug_exuDebug(wbIdx) := wb.bits.debug 483 debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime 484 debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime 485 debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime 486 debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime 487 488 // debug for lqidx and sqidx 489 debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 490 debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 491 492 val debug_Uop = debug_microOp(wbIdx) 493 XSInfo(true.B, 494 p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " + 495 p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " + 496 p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n" 497 ) 498 } 499 } 500 501 val writebackNum = PopCount(exuWBs.map(_.valid)) 502 XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum) 503 504 for (i <- 0 until LoadPipelineWidth) { 505 when(RegNext(io.lsq.mmio(i))) { 506 robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B 507 } 508 } 509 510 511 /** 512 * RedirectOut: Interrupt and Exceptions 513 */ 514 val deqDispatchData = robEntries(deqPtr.value) 515 val debug_deqUop = debug_microOp(deqPtr.value) 516 517 val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0)) 518 val deqPtrEntryValid = deqPtrEntry.commit_v 519 val intrBitSetReg = RegNext(io.csr.intrBitSet) 520 val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe 521 val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w 522 val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr 523 val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState 524 val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger) 525 val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException 526 val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe 527 val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst 528 529 XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n") 530 XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n") 531 532 val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst) 533 534 val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset 535 // val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush) 536 val needModifyFtqIdxOffset = false.B 537 io.isVsetFlushPipe := isVsetFlushPipe 538 // io.flushOut will trigger redirect at the next cycle. 539 // Block any redirect or commit at the next cycle. 540 val lastCycleFlush = RegNext(io.flushOut.valid) 541 542 io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush 543 io.flushOut.bits := DontCare 544 io.flushOut.bits.isRVC := deqDispatchData.isRVC 545 io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr) 546 io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx) 547 io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset) 548 io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next" 549 io.flushOut.bits.interrupt := true.B 550 XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable) 551 XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException) 552 XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe) 553 XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst) 554 555 val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush 556 io.exception.valid := RegNext(exceptionHappen) 557 io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen) 558 io.exception.bits.gpaddr := io.readGPAMemData 559 io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen) 560 io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen) 561 io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen) 562 io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr, exceptionHappen) 563 io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen) 564 io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen) 565 io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen) 566 io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen) 567 io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen) 568 io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen) 569 570 // data will be one cycle after valid 571 io.readGPAMemAddr.valid := exceptionHappen 572 io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr 573 io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset 574 575 XSDebug(io.flushOut.valid, 576 p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " + 577 p"excp $deqHasException flushPipe $isFlushPipe " + 578 p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n") 579 580 581 /** 582 * Commits (and walk) 583 * They share the same width. 584 */ 585 // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2 586 val shouldWalkVec = Wire(Vec(CommitWidth,Bool())) 587 val walkingPtrVec = RegNext(walkPtrVec) 588 when(io.redirect.valid){ 589 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 590 }.elsewhen(RegNext(io.redirect.valid)){ 591 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 592 }.elsewhen(state === s_walk){ 593 shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2)) 594 }.otherwise( 595 shouldWalkVec := 0.U.asTypeOf(shouldWalkVec) 596 ) 597 val walkFinished = walkPtrTrue > lastWalkPtr 598 rab.io.fromRob.walkEnd := state === s_walk && walkFinished 599 vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished 600 601 require(RenameWidth <= CommitWidth) 602 603 // wiring to csr 604 val (wflags, dirtyFs) = (0 until CommitWidth).map(i => { 605 val v = io.commits.commitValid(i) 606 val info = io.commits.info(i) 607 (v & info.wflags, v & info.dirtyFs) 608 }).unzip 609 val fflags = Wire(Valid(UInt(5.W))) 610 fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR 611 fflags.bits := wflags.zip(fflagsDataRead).map({ 612 case (w, f) => Mux(w, f, 0.U) 613 }).reduce(_ | _) 614 val dirtyVs = (0 until CommitWidth).map(i => { 615 val v = io.commits.commitValid(i) 616 val info = io.commits.info(i) 617 v & info.dirtyVs 618 }) 619 val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR 620 val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR 621 622 val resetVstart = dirty_vs && !io.vstartIsZero 623 624 io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart)) 625 io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U)) 626 627 val vxsat = Wire(Valid(Bool())) 628 vxsat.valid := io.commits.isCommit && vxsat.bits 629 vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map { 630 case (valid, vxsat) => valid & vxsat 631 }.reduce(_ | _) 632 633 // when mispredict branches writeback, stop commit in the next 2 cycles 634 // TODO: don't check all exu write back 635 val misPredWb = Cat(VecInit(redirectWBs.map(wb => 636 wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid 637 ).toSeq)).orR 638 val misPredBlockCounter = Reg(UInt(3.W)) 639 misPredBlockCounter := Mux(misPredWb, 640 "b111".U, 641 misPredBlockCounter >> 1.U 642 ) 643 val misPredBlock = misPredBlockCounter(0) 644 val deqFlushBlockCounter = Reg(UInt(3.W)) 645 val deqFlushBlock = deqFlushBlockCounter(0) 646 val deqHasFlushed = RegInit(false.B) 647 val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0) 648 val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr) 649 when(deqNeedFlush && deqHitRedirectReg){ 650 deqFlushBlockCounter := "b111".U 651 }.otherwise{ 652 deqFlushBlockCounter := deqFlushBlockCounter >> 1.U 653 } 654 when(deqHasCommitted){ 655 deqHasFlushed := false.B 656 }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){ 657 deqHasFlushed := true.B 658 } 659 val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock 660 661 io.commits.isWalk := state === s_walk 662 io.commits.isCommit := state === s_idle && !blockCommit 663 664 val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid)) 665 val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v)) 666 val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w)) 667 val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U) 668 val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i))) 669 val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg 670 // for instructions that may block others, we don't allow them to commit 671 io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid))) 672 673 for (i <- 0 until CommitWidth) { 674 // defaults: state === s_idle and instructions commit 675 // when intrBitSetReg, allow only one instruction to commit at each clock cycle 676 val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe) 677 val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B 678 commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i) 679 io.commits.info(i) := commitInfo(i) 680 io.commits.robIdx(i) := deqPtrVec(i) 681 682 io.commits.walkValid(i) := shouldWalkVec(i) 683 when(state === s_walk) { 684 when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) { 685 XSError(!walk_v(i), s"The walking entry($i) should be valid\n") 686 } 687 } 688 689 XSInfo(io.commits.isCommit && io.commits.commitValid(i), 690 "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n", 691 debug_microOp(deqPtrVec(i).value).pc, 692 io.commits.info(i).rfWen, 693 io.commits.info(i).debug_ldest.getOrElse(0.U), 694 io.commits.info(i).debug_pdest.getOrElse(0.U), 695 debug_exuData(deqPtrVec(i).value), 696 fflagsDataRead(i), 697 vxsatDataRead(i) 698 ) 699 XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n", 700 debug_microOp(walkPtrVec(i).value).pc, 701 io.commits.info(i).rfWen, 702 io.commits.info(i).debug_ldest.getOrElse(0.U), 703 debug_exuData(walkPtrVec(i).value) 704 ) 705 } 706 707 // sync fflags/dirty_fs/vxsat to csr 708 io.csr.fflags := RegNextWithEnable(fflags) 709 io.csr.dirty_fs := GatedValidRegNext(dirty_fs) 710 io.csr.dirty_vs := GatedValidRegNext(dirty_vs) 711 io.csr.vxsat := RegNextWithEnable(vxsat) 712 713 // commit load/store to lsq 714 val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD)) 715 // TODO: Check if meet the require that only set scommit when commit scala store uop 716 val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls )) 717 val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr))) 718 io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U)) 719 io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U)) 720 // indicate a pending load or store 721 io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio) 722 io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid) 723 // TODO: Check if need deassert pendingst when it is vst 724 io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid) 725 // TODO: Check if set correctly when vector store is at the head of ROB 726 io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls) 727 io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0)) 728 io.lsq.pendingPtr := RegNext(deqPtr) 729 io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head) 730 731 /** 732 * state changes 733 * (1) redirect: switch to s_walk 734 * (2) walk: when walking comes to the end, switch to s_idle 735 */ 736 val state_next = Mux( 737 io.redirect.valid || RegNext(io.redirect.valid), s_walk, 738 Mux( 739 state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle, 740 state 741 ) 742 ) 743 XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle) 744 XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk) 745 XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle) 746 XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk) 747 state := state_next 748 749 /** 750 * pointers and counters 751 */ 752 val deqPtrGenModule = Module(new NewRobDeqPtrWrapper) 753 deqPtrGenModule.io.state := state 754 deqPtrGenModule.io.deq_v := commit_vDeqGroup 755 deqPtrGenModule.io.deq_w := commit_wDeqGroup 756 deqPtrGenModule.io.exception_state := exceptionDataRead 757 deqPtrGenModule.io.intrBitSetReg := intrBitSetReg 758 deqPtrGenModule.io.hasNoSpecExec := hasWaitForward 759 deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit 760 deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe 761 deqPtrGenModule.io.blockCommit := blockCommit 762 deqPtrGenModule.io.hasCommitted := hasCommitted 763 deqPtrGenModule.io.allCommitted := allCommitted 764 deqPtrVec := deqPtrGenModule.io.out 765 deqPtrVec_next := deqPtrGenModule.io.next_out 766 767 val enqPtrGenModule = Module(new RobEnqPtrWrapper) 768 enqPtrGenModule.io.redirect := io.redirect 769 enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq 770 enqPtrGenModule.io.hasBlockBackward := hasBlockBackward 771 enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop)) 772 enqPtrVec := enqPtrGenModule.io.out 773 774 // next walkPtrVec: 775 // (1) redirect occurs: update according to state 776 // (2) walk: move forwards 777 val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr 778 val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U)) 779 val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr 780 val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U)) 781 val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid, 782 Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk), 783 Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec) 784 ) 785 val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid, 786 Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)), 787 Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue) 788 ) 789 walkPtrHead := walkPtrVec_next.head 790 walkPtrVec := walkPtrVec_next 791 walkPtrTrue := walkPtrTrue_next 792 // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update 793 val walkPtrLowBits = Reg(UInt(bankAddrWidth.W)) 794 when(io.redirect.valid){ 795 walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0)) 796 } 797 when(io.redirect.valid) { 798 donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk) 799 }.elsewhen(RegNext(io.redirect.valid)){ 800 donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits)) 801 }.otherwise{ 802 donotNeedWalk := 0.U.asTypeOf(donotNeedWalk) 803 } 804 walkDestSizeDeqGroup.zip(walkPtrVec_next).map { 805 case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize 806 } 807 val numValidEntries = distanceBetween(enqPtr, deqPtr) 808 val commitCnt = PopCount(io.commits.commitValid) 809 810 allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U 811 812 val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0)) 813 when(io.redirect.valid) { 814 lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx) 815 } 816 817 818 /** 819 * States 820 * We put all the stage bits changes here. 821 * 822 * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit); 823 * All states: (1) valid; (2) writebacked; (3) flagBkup 824 */ 825 826 val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr)) 827 deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U } 828 val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value))) 829 830 val redirectValidReg = RegNext(io.redirect.valid) 831 val redirectBegin = Reg(UInt(log2Up(RobSize).W)) 832 val redirectEnd = Reg(UInt(log2Up(RobSize).W)) 833 when(io.redirect.valid){ 834 redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value) 835 redirectEnd := enqPtr.value 836 } 837 838 // update robEntries valid 839 for (i <- 0 until RobSize) { 840 val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2)) 841 val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _) 842 assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot") 843 val needFlush = redirectValidReg && Mux( 844 redirectEnd > redirectBegin, 845 (i.U > redirectBegin) && (i.U < redirectEnd), 846 (i.U > redirectBegin) || (i.U < redirectEnd) 847 ) 848 when(reset.asBool) { 849 robEntries(i).valid := false.B 850 }.elsewhen(commitCond) { 851 robEntries(i).valid := false.B 852 }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) { 853 robEntries(i).valid := true.B 854 }.elsewhen(needFlush){ 855 robEntries(i).valid := false.B 856 } 857 } 858 859 // debug_inst update 860 for (i <- 0 until (LduCnt + StaCnt)) { 861 debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i)) 862 debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i)) 863 debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i)) 864 } 865 for (i <- 0 until LduCnt) { 866 debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i)) 867 debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i)) 868 } 869 870 // status field: writebacked 871 // enqueue logic set 6 writebacked to false 872 for (i <- 0 until RenameWidth) { 873 when(canEnqueue(i)) { 874 val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR 875 val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger) 876 val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove 877 val isStu = FuType.isStore(io.enq.req(i).bits.fuType) 878 robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu 879 } 880 } 881 when(exceptionGen.io.out.valid) { 882 val wbIdx = exceptionGen.io.out.bits.robIdx.value 883 robEntries(wbIdx).commitTrigger := true.B 884 } 885 886 // writeback logic set numWbPorts writebacked to true 887 val blockWbSeq = Wire(Vec(exuWBs.length, Bool())) 888 blockWbSeq.map(_ := false.B) 889 for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) { 890 when(wb.valid) { 891 val wbIdx = wb.bits.robIdx.value 892 val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR 893 val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None)) 894 val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B) 895 val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst 896 blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode 897 robEntries(wbIdx).commitTrigger := !blockWb 898 } 899 } 900 901 // if the first uop of an instruction is valid , write writebackedCounter 902 val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid) 903 val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop) 904 val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf) 905 val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value) 906 val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops)) 907 val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB)) 908 val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove)) 909 910 private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map { 911 req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType) 912 }) 913 val fflags_wb = fflagsWBs 914 val vxsat_wb = vxsatWBs 915 for (i <- 0 until RobSize) { 916 917 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U) 918 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 919 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 920 val instCanEnqFlag = Cat(instCanEnqSeq).orR 921 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 922 when(!robEntries(i).valid && instCanEnqFlag){ 923 robEntries(i).realDestSize := realDestEnqNum 924 }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){ 925 robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum 926 } 927 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 928 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 929 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 930 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 931 932 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 933 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 934 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)) 935 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 936 937 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 938 val needFlush = robEntries(i).needFlush 939 val needFlushWriteBack = Wire(Bool()) 940 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 941 when(robEntries(i).valid){ 942 needFlush := needFlush || needFlushWriteBack 943 } 944 945 when(robEntries(i).valid && (needFlush || needFlushWriteBack)) { 946 // exception flush 947 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 948 robEntries(i).stdWritebacked := true.B 949 }.elsewhen(!robEntries(i).valid && instCanEnqFlag) { 950 // enq set num of uops 951 robEntries(i).uopNum := enqWBNum 952 robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 953 }.elsewhen(robEntries(i).valid) { 954 // update by writing back 955 robEntries(i).uopNum := robEntries(i).uopNum - wbCnt 956 assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!") 957 when(canStdWbSeq.asUInt.orR) { 958 robEntries(i).stdWritebacked := true.B 959 } 960 } 961 962 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B)) 963 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 964 robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes) 965 966 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U) 967 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 968 robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes) 969 970 // trace 971 val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _) 972 val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _) 973 974 when(xret){ 975 robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn 976 }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){ 977 // BranchType code(itype = 5) must be correctly replaced! 978 robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken) 979 } 980 } 981 982 // begin update robBanksRdata 983 val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 984 val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle)) 985 needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine) 986 val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine 987 for (i <- 0 until 2 * CommitWidth) { 988 val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i)) 989 val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 990 val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch } 991 val instCanEnqFlag = Cat(instCanEnqSeq).orR 992 val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid }) 993 when(!needUpdate(i).valid && instCanEnqFlag) { 994 needUpdate(i).realDestSize := realDestEnqNum 995 }.elsewhen(needUpdate(i).valid && instCanEnqFlag) { 996 needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum 997 } 998 val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec) 999 val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec) 1000 val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec) 1001 val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec) 1002 1003 val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1004 val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb } 1005 val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1006 val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits)) 1007 1008 val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i))) 1009 val needFlush = robBanksRdata(i).needFlush 1010 val needFlushWriteBack = Wire(Bool()) 1011 needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush) 1012 when(needUpdate(i).valid) { 1013 needUpdate(i).needFlush := needFlush || needFlushWriteBack 1014 } 1015 1016 when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) { 1017 // exception flush 1018 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1019 needUpdate(i).stdWritebacked := true.B 1020 }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) { 1021 // enq set num of uops 1022 needUpdate(i).uopNum := enqWBNum 1023 needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B) 1024 }.elsewhen(needUpdate(i).valid) { 1025 // update by writing back 1026 needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt 1027 when(canStdWbSeq.asUInt.orR) { 1028 needUpdate(i).stdWritebacked := true.B 1029 } 1030 } 1031 1032 val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B)) 1033 val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _) 1034 needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes) 1035 1036 val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)) 1037 val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _) 1038 needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes) 1039 } 1040 robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8)) 1041 robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8)) 1042 // end update robBanksRdata 1043 1044 // interrupt_safe 1045 for (i <- 0 until RenameWidth) { 1046 // We RegNext the updates for better timing. 1047 // Note that instructions won't change the system's states in this cycle. 1048 when(RegNext(canEnqueue(i))) { 1049 // For now, we allow non-load-store instructions to trigger interrupts 1050 // For MMIO instructions, they should not trigger interrupts since they may 1051 // be sent to lower level before it writes back. 1052 // However, we cannot determine whether a load/store instruction is MMIO. 1053 // Thus, we don't allow load/store instructions to trigger an interrupt. 1054 // TODO: support non-MMIO load-store instructions to trigger interrupts 1055 val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType) 1056 robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i)) 1057 } 1058 } 1059 1060 /** 1061 * read and write of data modules 1062 */ 1063 val commitReadAddr_next = Mux(state_next === s_idle, 1064 VecInit(deqPtrVec_next.map(_.value)), 1065 VecInit(walkPtrVec_next.map(_.value)) 1066 ) 1067 1068 exceptionGen.io.redirect <> io.redirect 1069 exceptionGen.io.flush := io.flushOut.valid 1070 1071 val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept)) 1072 for (i <- 0 until RenameWidth) { 1073 exceptionGen.io.enq(i).valid := canEnqueueEG(i) 1074 exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx 1075 exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr 1076 exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset 1077 exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec) 1078 exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException 1079 exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr 1080 exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe 1081 exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset 1082 exceptionGen.io.enq(i).bits.replayInst := false.B 1083 XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst") 1084 exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep 1085 exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix 1086 exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger 1087 exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare 1088 exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare 1089 } 1090 1091 println(s"ExceptionGen:") 1092 println(s"num of exceptions: ${params.numException}") 1093 require(exceptionWBs.length == exceptionGen.io.wb.length, 1094 f"exceptionWBs.length: ${exceptionWBs.length}, " + 1095 f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}") 1096 for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) { 1097 exc_wb.valid := wb.valid 1098 exc_wb.bits.robIdx := wb.bits.robIdx 1099 // only enq inst use ftqPtr to read gpa 1100 exc_wb.bits.ftqPtr := 0.U.asTypeOf(exc_wb.bits.ftqPtr) 1101 exc_wb.bits.ftqOffset := 0.U.asTypeOf(exc_wb.bits.ftqOffset) 1102 exc_wb.bits.exceptionVec := wb.bits.exceptionVec.get 1103 exc_wb.bits.hasException := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead 1104 exc_wb.bits.isFetchMalAddr := false.B 1105 exc_wb.bits.flushPipe := wb.bits.flushPipe.getOrElse(false.B) 1106 exc_wb.bits.isVset := false.B 1107 exc_wb.bits.replayInst := wb.bits.replay.getOrElse(false.B) 1108 exc_wb.bits.singleStep := false.B 1109 exc_wb.bits.crossPageIPFFix := false.B 1110 // TODO: make trigger configurable 1111 val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger) 1112 exc_wb.bits.trigger := trigger 1113 exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput 1114 exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U) 1115 // println(s" [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " + 1116 // s"flushPipe ${configs.exists(_.flushPipe)}, " + 1117 // s"replayInst ${configs.exists(_.replayInst)}") 1118 } 1119 1120 fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags) 1121 vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat) 1122 1123 val instrCntReg = RegInit(0.U(64.W)) 1124 val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) }) 1125 val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt 1126 val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U) 1127 val instrCnt = instrCntReg + retireCounter 1128 instrCntReg := instrCnt 1129 io.csr.perfinfo.retiredInstr := retireCounter 1130 io.robFull := !allowEnqueue 1131 io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head 1132 1133 /** 1134 * debug info 1135 */ 1136 XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n") 1137 XSDebug("") 1138 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 1139 for (i <- 0 until RobSize) { 1140 XSDebug(false, !robEntries(i).valid, "-") 1141 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w") 1142 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v") 1143 } 1144 XSDebug(false, true.B, "\n") 1145 1146 for (i <- 0 until RobSize) { 1147 if (i % 4 == 0) XSDebug("") 1148 XSDebug(false, true.B, "%x ", debug_microOp(i).pc) 1149 XSDebug(false, !robEntries(i).valid, "- ") 1150 XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ") 1151 XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ") 1152 if (i % 4 == 3) XSDebug(false, true.B, "\n") 1153 } 1154 1155 def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U) 1156 1157 def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U) 1158 1159 val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_)) 1160 XSPerfAccumulate("clock_cycle", 1.U) 1161 QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U) 1162 XSPerfAccumulate("commitUop", ifCommit(commitCnt)) 1163 XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt)) 1164 XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset) 1165 XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset) 1166 val commitIsMove = commitInfo.map(_.isMove) 1167 XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }))) 1168 val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove) 1169 XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e }))) 1170 XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt)) 1171 val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD) 1172 val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t } 1173 XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid))) 1174 val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH) 1175 val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t } 1176 XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid))) 1177 val commitLoadWaitBit = commitInfo.map(_.loadWaitBit) 1178 XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }))) 1179 val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE) 1180 XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }))) 1181 XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked))) 1182 // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire))) 1183 // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready))) 1184 XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)) 1185 XSPerfAccumulate("walkCycleTotal", state === s_walk) 1186 XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd) 1187 private val walkCycle = RegInit(0.U(8.W)) 1188 private val waitRabWalkCycle = RegInit(0.U(8.W)) 1189 walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1190 waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U)) 1191 1192 XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32) 1193 XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32) 1194 XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32) 1195 1196 private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked 1197 private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked 1198 private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked 1199 private val deqHeadInfo = debug_microOp(deqPtr.value) 1200 val deqUopCommitType = debug_microOp(deqPtr.value).commitType 1201 1202 XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U) 1203 XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U) 1204 XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U) 1205 XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U) 1206 XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U) 1207 XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U) 1208 XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U) 1209 XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U) 1210 XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U) 1211 XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1212 XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1213 XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U) 1214 XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U) 1215 1216 XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U) 1217 XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U) 1218 XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U) 1219 1220 val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax, 1221 VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt, 1222 VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum) 1223 1224 vfalufuop.zipWithIndex.map{ 1225 case(fuoptype,i) => XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U) 1226 } 1227 1228 1229 1230 XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL) 1231 XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH) 1232 XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD) 1233 XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE) 1234 XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U)) 1235 XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U })) 1236 (2 to RenameWidth).foreach(i => 1237 XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U })) 1238 ) 1239 XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _)) 1240 val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime) 1241 val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime) 1242 val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime) 1243 val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime) 1244 val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime) 1245 val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime) 1246 val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime) 1247 1248 def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = { 1249 cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _) 1250 } 1251 1252 for (fuType <- FuType.functionNameMap.keys) { 1253 val fuName = FuType.functionNameMap(fuType) 1254 val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U) 1255 XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset) 1256 XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType))) 1257 XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency))) 1258 XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency))) 1259 XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency))) 1260 XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency))) 1261 XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency))) 1262 XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency))) 1263 XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency))) 1264 } 1265 XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt) 1266 1267 // top-down info 1268 io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid 1269 io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits 1270 io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid 1271 io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits 1272 io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt) 1273 io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value) 1274 io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value) 1275 io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx 1276 1277 // rolling 1278 io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt) 1279 1280 /** 1281 * DataBase info: 1282 * log trigger is at writeback valid 1283 * */ 1284 if (!env.FPGAPlatform) { 1285 val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString 1286 val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString 1287 val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry, basicDB = true) 1288 for (wb <- exuWBs) { 1289 when(wb.valid) { 1290 val debug_instData = Wire(new InstInfoEntry) 1291 val idx = wb.bits.robIdx.value 1292 debug_instData.robIdx := idx 1293 debug_instData.dvaddr := wb.bits.debug.vaddr 1294 debug_instData.dpaddr := wb.bits.debug.paddr 1295 debug_instData.issueTime := wb.bits.debugInfo.issueTime 1296 debug_instData.writebackTime := wb.bits.debugInfo.writebackTime 1297 debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime 1298 debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime 1299 debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime 1300 debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime 1301 debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime 1302 debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime 1303 debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime 1304 debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B))) 1305 debug_instData.lsInfo := debug_lsInfo(idx) 1306 // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID 1307 // debug_instData.instType := wb.bits.uop.ctrl.fuType 1308 // debug_instData.ivaddr := wb.bits.uop.cf.pc 1309 // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid 1310 // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit 1311 debug_instTable.log( 1312 data = debug_instData, 1313 en = wb.valid, 1314 site = instSiteName, 1315 clock = clock, 1316 reset = reset 1317 ) 1318 } 1319 } 1320 } 1321 1322 1323 //difftest signals 1324 val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value 1325 1326 val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1327 val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W))) 1328 1329 for (i <- 0 until CommitWidth) { 1330 val idx = deqPtrVec(i).value 1331 wdata(i) := debug_exuData(idx) 1332 wpc(i) := SignExt(commitDebugUop(i).pc, XLEN) 1333 } 1334 1335 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1336 // These are the structures used by difftest only and should be optimized after synthesis. 1337 val dt_eliminatedMove = Mem(RobSize, Bool()) 1338 val dt_isRVC = Mem(RobSize, Bool()) 1339 val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle)) 1340 for (i <- 0 until RenameWidth) { 1341 when(canEnqueue(i)) { 1342 dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove 1343 dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC 1344 } 1345 } 1346 for (wb <- exuWBs) { 1347 when(wb.valid) { 1348 val wbIdx = wb.bits.robIdx.value 1349 dt_exuDebug(wbIdx) := wb.bits.debug 1350 } 1351 } 1352 // Always instantiate basic difftest modules. 1353 for (i <- 0 until CommitWidth) { 1354 val uop = commitDebugUop(i) 1355 val commitInfo = io.commits.info(i) 1356 val ptr = deqPtrVec(i).value 1357 val exuOut = dt_exuDebug(ptr) 1358 val eliminatedMove = dt_eliminatedMove(ptr) 1359 val isRVC = dt_isRVC(ptr) 1360 1361 val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true) 1362 val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt) 1363 difftest.coreid := io.hartId 1364 difftest.index := i.U 1365 difftest.valid := io.commits.commitValid(i) && io.commits.isCommit 1366 difftest.skip := dt_skip 1367 difftest.isRVC := isRVC 1368 difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U 1369 difftest.fpwen := io.commits.commitValid(i) && uop.fpWen 1370 difftest.wpdest := commitInfo.debug_pdest.get 1371 difftest.wdest := commitInfo.debug_ldest.get 1372 difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U 1373 when(difftest.valid) { 1374 assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U) 1375 } 1376 if (env.EnableDifftest) { 1377 val uop = commitDebugUop(i) 1378 difftest.pc := SignExt(uop.pc, XLEN) 1379 difftest.instr := uop.instr 1380 difftest.robIdx := ZeroExt(ptr, 10) 1381 difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7) 1382 difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7) 1383 difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD 1384 difftest.isStore := io.commits.info(i).commitType === CommitType.STORE 1385 // Check LoadEvent only when isAmo or isLoad and skip MMIO 1386 val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3) 1387 difftestLoadEvent.coreid := io.hartId 1388 difftestLoadEvent.index := i.U 1389 val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip 1390 difftestLoadEvent.valid := io.commits.commitValid(i) && io.commits.isCommit && loadCheck 1391 difftestLoadEvent.paddr := exuOut.paddr 1392 difftestLoadEvent.opType := uop.fuOpType 1393 difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType) 1394 difftestLoadEvent.isLoad := FuType.isLoad(uop.fuType) 1395 } 1396 } 1397 } 1398 1399 if (env.EnableDifftest || env.AlwaysBasicDiff) { 1400 val dt_isXSTrap = Mem(RobSize, Bool()) 1401 for (i <- 0 until RenameWidth) { 1402 when(canEnqueue(i)) { 1403 dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap 1404 } 1405 } 1406 val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) => 1407 io.commits.isCommit && v && dt_isXSTrap(d.value) 1408 } 1409 val hitTrap = trapVec.reduce(_ || _) 1410 val difftest = DifftestModule(new DiffTrapEvent, dontCare = true) 1411 difftest.coreid := io.hartId 1412 difftest.hasTrap := hitTrap 1413 difftest.cycleCnt := timer 1414 difftest.instrCnt := instrCnt 1415 difftest.hasWFI := hasWFI 1416 1417 if (env.EnableDifftest) { 1418 val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1)) 1419 val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN) 1420 difftest.code := trapCode 1421 difftest.pc := trapPC 1422 } 1423 } 1424 1425 val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32)))) 1426 val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _)) 1427 val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m }) 1428 val commitLoadVec = VecInit(commitLoadValid) 1429 val commitBranchVec = VecInit(commitBranchValid) 1430 val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w }) 1431 val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t }) 1432 val perfEvents = Seq( 1433 ("rob_interrupt_num ", io.flushOut.valid && intrEnable), 1434 ("rob_exception_num ", io.flushOut.valid && deqHasException), 1435 ("rob_flush_pipe_num ", io.flushOut.valid && isFlushPipe), 1436 ("rob_replay_inst_num ", io.flushOut.valid && isFlushPipe && deqHasReplayInst), 1437 ("rob_commitUop ", ifCommit(commitCnt)), 1438 ("rob_commitInstr ", ifCommitReg(trueCommitCnt)), 1439 ("rob_commitInstrMove ", ifCommitReg(PopCount(RegNext(commitMoveVec)))), 1440 ("rob_commitInstrFused ", ifCommitReg(fuseCommitCnt)), 1441 ("rob_commitInstrLoad ", ifCommitReg(PopCount(RegNext(commitLoadVec)))), 1442 ("rob_commitInstrBranch ", ifCommitReg(PopCount(RegNext(commitBranchVec)))), 1443 ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))), 1444 ("rob_commitInstrStore ", ifCommitReg(PopCount(RegNext(commitStoreVec)))), 1445 ("rob_walkInstr ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)), 1446 ("rob_walkCycle ", (state === s_walk)), 1447 ("rob_1_4_valid ", validEntries <= (RobSize / 4).U), 1448 ("rob_2_4_valid ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U), 1449 ("rob_3_4_valid ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U), 1450 ("rob_4_4_valid ", validEntries > (RobSize * 3 / 4).U), 1451 ) 1452 generatePerfEvent() 1453 1454 // dontTouch for debug 1455 if (backendParams.debugEn) { 1456 dontTouch(enqPtrVec) 1457 dontTouch(deqPtrVec) 1458 dontTouch(robEntries) 1459 dontTouch(robDeqGroup) 1460 dontTouch(robBanks) 1461 dontTouch(robBanksRaddrThisLine) 1462 dontTouch(robBanksRaddrNextLine) 1463 dontTouch(robBanksRdataThisLine) 1464 dontTouch(robBanksRdataNextLine) 1465 dontTouch(robBanksRdataThisLineUpdate) 1466 dontTouch(robBanksRdataNextLineUpdate) 1467 dontTouch(needUpdate) 1468 val exceptionWBsVec = MixedVecInit(exceptionWBs) 1469 dontTouch(exceptionWBsVec) 1470 dontTouch(commit_wDeqGroup) 1471 dontTouch(commit_vDeqGroup) 1472 dontTouch(commitSizeSumSeq) 1473 dontTouch(walkSizeSumSeq) 1474 dontTouch(commitSizeSumCond) 1475 dontTouch(walkSizeSumCond) 1476 dontTouch(commitSizeSum) 1477 dontTouch(walkSizeSum) 1478 dontTouch(realDestSizeSeq) 1479 dontTouch(walkDestSizeSeq) 1480 dontTouch(io.commits) 1481 dontTouch(commitIsVTypeVec) 1482 dontTouch(walkIsVTypeVec) 1483 dontTouch(commitValidThisLine) 1484 dontTouch(commitReadAddr_next) 1485 dontTouch(donotNeedWalk) 1486 dontTouch(walkPtrVec_next) 1487 dontTouch(walkPtrVec) 1488 dontTouch(deqPtrVec_next) 1489 dontTouch(deqPtrVecForWalk) 1490 dontTouch(snapPtrReadBank) 1491 dontTouch(snapPtrVecForWalk) 1492 dontTouch(shouldWalkVec) 1493 dontTouch(walkFinished) 1494 dontTouch(changeBankAddrToDeqPtr) 1495 } 1496 if (env.EnableDifftest) { 1497 io.commits.info.map(info => dontTouch(info.debug_pc.get)) 1498 } 1499} 1500