xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision 1eae6a3f990c4840bbce3f033cc38efd032a7af6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.backend.GPAMemEntry
28import xiangshan.backend.BackendParams
29import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
30import xiangshan.backend.fu.{FuConfig, FuType}
31import xiangshan.frontend.FtqPtr
32import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
33import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
34import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
35import xiangshan.backend.fu.vector.Bundles.VType
36import xiangshan.backend.rename.SnapshotGenerator
37import yunsuan.VfaluType
38import xiangshan.backend.rob.RobBundles._
39import xiangshan.backend.trace._
40import chisel3.experimental.BundleLiterals._
41
42class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
43  override def shouldBeInlined: Boolean = false
44
45  lazy val module = new RobImp(this)(p, params)
46}
47
48class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
49  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
50
51  private val LduCnt = params.LduCnt
52  private val StaCnt = params.StaCnt
53  private val HyuCnt = params.HyuCnt
54
55  val io = IO(new Bundle() {
56    val hartId = Input(UInt(hartIdLen.W))
57    val redirect = Input(Valid(new Redirect))
58    val enq = new RobEnqIO
59    val flushOut = ValidIO(new Redirect)
60    val exception = ValidIO(new ExceptionInfo)
61    // exu + brq
62    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
63    val exuWriteback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
64    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
65    val writebackNeedFlush = Input(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
66    val commits = Output(new RobCommitIO)
67    val rabCommits = Output(new RabCommitIO)
68    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
69    val isVsetFlushPipe = Output(Bool())
70    val lsq = new RobLsqIO
71    val robDeqPtr = Output(new RobPtr)
72    val csr = new RobCSRIO
73    val snpt = Input(new SnapshotPort)
74    val robFull = Output(Bool())
75    val headNotReady = Output(Bool())
76    val cpu_halt = Output(Bool())
77    val wfi_enable = Input(Bool())
78    val toDecode = new Bundle {
79      val isResumeVType = Output(Bool())
80      val walkToArchVType = Output(Bool())
81      val walkVType = ValidIO(VType())
82      val commitVType = new Bundle {
83        val vtype = ValidIO(VType())
84        val hasVsetvl = Output(Bool())
85      }
86    }
87    val readGPAMemAddr = ValidIO(new Bundle {
88      val ftqPtr = new FtqPtr()
89      val ftqOffset = UInt(log2Up(PredictWidth).W)
90    })
91    val readGPAMemData = Input(new GPAMemEntry)
92    val vstartIsZero = Input(Bool())
93
94    val debug_ls = Flipped(new DebugLSIO)
95    val debugRobHead = Output(new DynInst)
96    val debugEnqLsq = Input(new LsqEnqIO)
97    val debugHeadLsIssue = Input(Bool())
98    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
99    val debugTopDown = new Bundle {
100      val toCore = new RobCoreTopDownIO
101      val toDispatch = new RobDispatchTopDownIO
102      val robHeadLqIdx = Valid(new LqPtr)
103    }
104    val debugRolling = new RobDebugRollingIO
105  })
106
107  val exuWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(!_.bits.params.hasStdFu).toSeq
108  val stdWBs: Seq[ValidIO[ExuOutput]] = io.exuWriteback.filter(_.bits.params.hasStdFu).toSeq
109  val fflagsWBs = io.exuWriteback.filter(x => x.bits.fflags.nonEmpty).toSeq
110  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty).toSeq
111  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty).toSeq
112  val vxsatWBs = io.exuWriteback.filter(x => x.bits.vxsat.nonEmpty).toSeq
113  val branchWBs = io.exuWriteback.filter(_.bits.params.hasBrhFu).toSeq
114  val csrWBs = io.exuWriteback.filter(x => x.bits.params.hasCSR).toSeq
115
116  val numExuWbPorts = exuWBs.length
117  val numStdWbPorts = stdWBs.length
118  val bankAddrWidth = log2Up(CommitWidth)
119
120  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
121
122  val rab = Module(new RenameBuffer(RabSize))
123  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
124  val bankNum = 8
125  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
126  val robEntries = RegInit(VecInit.fill(RobSize)((new RobEntryBundle).Lit(_.valid -> false.B)))
127  // pointers
128  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
129  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
130  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
131  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
132  val walkPtrTrue = Reg(new RobPtr)
133  val lastWalkPtr = Reg(new RobPtr)
134  val allowEnqueue = RegInit(true.B)
135
136  /**
137   * Enqueue (from dispatch)
138   */
139  // special cases
140  val hasBlockBackward = RegInit(false.B)
141  val hasWaitForward = RegInit(false.B)
142  val doingSvinval = RegInit(false.B)
143  val enqPtr = enqPtrVec(0)
144  val deqPtr = deqPtrVec(0)
145  val walkPtr = walkPtrVec(0)
146  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
147  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
148  io.enq.resp := allocatePtrVec
149  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
150  val timer = GTimer()
151  // robEntries enqueue
152  for (i <- 0 until RobSize) {
153    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
154    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
155    when(enqOH.asUInt.orR && !io.redirect.valid){
156      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
157    }
158  }
159  // robBanks0 include robidx : 0 8 16 24 32 ...
160  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
161  // each Bank has 20 Entries, read addr is one hot
162  // all banks use same raddr
163  val eachBankEntrieNum = robBanks(0).length
164  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
165  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
166  robBanksRaddrThisLine := robBanksRaddrNextLine
167  val bankNumWidth = log2Up(bankNum)
168  val deqPtrWidth = deqPtr.value.getWidth
169  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
170  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
171  // robBanks read
172  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
173    Mux1H(robBanksRaddrThisLine, bank)
174  })
175  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
176    val shiftBank = bank.drop(1) :+ bank(0)
177    Mux1H(robBanksRaddrThisLine, shiftBank)
178  })
179  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
180  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
181  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
182  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
183  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
184  val allCommitted = Wire(Bool())
185
186  when(allCommitted) {
187    hasCommitted := 0.U.asTypeOf(hasCommitted)
188  }.elsewhen(io.commits.isCommit){
189    for (i <- 0 until CommitWidth){
190      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
191    }
192  }
193  allCommitted := io.commits.isCommit && commitValidThisLine.last
194  val walkPtrHead = Wire(new RobPtr)
195  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
196  when(io.redirect.valid){
197    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
198  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
199    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
200  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
201    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
202  }.otherwise(
203    robBanksRaddrNextLine := robBanksRaddrThisLine
204  )
205  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
206  val rawInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
207  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
208  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
209  for (i <- 0 until CommitWidth) {
210    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
211    when(allCommitted){
212      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
213    }
214  }
215
216  // In each robentry, the ftqIdx and ftqOffset belong to the first instruction that was compressed,
217  // that is Necessary when exceptions happen.
218  // Update the ftqIdx and ftqOffset to correctly notify the frontend which instructions have been committed.
219  for (i <- 0 until CommitWidth) {
220    val lastOffset = (rawInfo(i).traceBlockInPipe.iretire - (1.U << rawInfo(i).traceBlockInPipe.ilastsize.asUInt)) +& rawInfo(i).ftqOffset
221    commitInfo(i).ftqIdx := rawInfo(i).ftqIdx + lastOffset.head(1)
222    commitInfo(i).ftqOffset := lastOffset.tail(1)
223  }
224
225  // data for debug
226  // Warn: debug_* prefix should not exist in generated verilog.
227  val debug_microOp = DebugMem(RobSize, new DynInst)
228  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
229  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
230  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
231  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
232  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
233  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
234
235  val isEmpty = enqPtr === deqPtr
236  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
237  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
238  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
239  for (i <- 1 until CommitWidth) {
240    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
241  }
242  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
243  val debug_lsIssue = WireDefault(debug_lsIssued)
244  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
245
246  /**
247   * states of Rob
248   */
249  val s_idle :: s_walk :: Nil = Enum(2)
250  val state = RegInit(s_idle)
251
252  val tip_computing :: tip_stalled :: tip_walk :: tip_drained :: Nil = Enum(4)
253  val tip_state = WireInit(0.U(4.W))
254  when(!isEmpty) {  // One or more inst in ROB
255    when(state === s_walk || io.redirect.valid) {
256      tip_state := tip_walk
257    }.elsewhen(io.commits.isCommit && PopCount(io.commits.commitValid) =/= 0.U) {
258      tip_state := tip_computing
259    }.otherwise {
260      tip_state := tip_stalled
261    }
262  }.otherwise {
263    tip_state := tip_drained
264  }
265  class TipEntry()(implicit p: Parameters) extends XSBundle {
266    val state = UInt(4.W)
267    val commits = new RobCommitIO()      // info of commit
268    val redirect = Valid(new Redirect)   // info of redirect
269    val redirect_pc = UInt(VAddrBits.W)  // PC of the redirect uop
270    val debugLsInfo = new DebugLsInfo()
271  }
272  val tip_table = ChiselDB.createTable("Tip_" + p(XSCoreParamsKey).HartId.toString, new TipEntry)
273  val tip_data = Wire(new TipEntry())
274  tip_data.state := tip_state
275  tip_data.commits := io.commits
276  tip_data.redirect := io.redirect
277  tip_data.redirect_pc := debug_microOp(io.redirect.bits.robIdx.value).pc
278  tip_data.debugLsInfo := debug_lsInfo(io.commits.robIdx(0).value)
279  tip_table.log(tip_data, true.B, "", clock, reset)
280
281  val exceptionGen = Module(new ExceptionGen(params))
282  val exceptionDataRead = exceptionGen.io.state
283  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
284  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
285  io.robDeqPtr := deqPtr
286  io.debugRobHead := debug_microOp(deqPtr.value)
287
288  /**
289   * connection of [[rab]]
290   */
291  rab.io.redirect.valid := io.redirect.valid
292
293  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
294    dest.bits := src.bits
295    dest.valid := src.valid && io.enq.canAccept
296  }
297
298  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
299  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
300  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
301  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
302  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
303  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
304  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
305  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
306  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
307
308  rab.io.fromRob.commitSize := commitSizeSum
309  rab.io.fromRob.walkSize := walkSizeSum
310  rab.io.snpt := io.snpt
311  rab.io.snpt.snptEnq := snptEnq
312
313  io.rabCommits := rab.io.commits
314  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
315
316  /**
317   * connection of [[vtypeBuffer]]
318   */
319
320  vtypeBuffer.io.redirect.valid := io.redirect.valid
321
322  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
323    sink.valid := source.valid && io.enq.canAccept
324    sink.bits := source.bits
325  }
326
327  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
328  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
329  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
330  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
331  vtypeBuffer.io.snpt := io.snpt
332  vtypeBuffer.io.snpt.snptEnq := snptEnq
333  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
334  io.toDecode.walkToArchVType := vtypeBuffer.io.toDecode.walkToArchVType
335  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
336  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
337
338  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
339  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
340  when(isEmpty) {
341    hasBlockBackward := false.B
342  }
343  // When any instruction commits, hasNoSpecExec should be set to false.B
344  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
345    hasWaitForward := false.B
346  }
347
348  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
349  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
350  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
351  val hasWFI = RegInit(false.B)
352  io.cpu_halt := hasWFI
353  // WFI Timeout: 2^20 = 1M cycles
354  val wfi_cycles = RegInit(0.U(20.W))
355  when(hasWFI) {
356    wfi_cycles := wfi_cycles + 1.U
357  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
358    wfi_cycles := 0.U
359  }
360  val wfi_timeout = wfi_cycles.andR
361  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
362    hasWFI := false.B
363  }
364
365  for (i <- 0 until RenameWidth) {
366    // we don't check whether io.redirect is valid here since redirect has higher priority
367    when(canEnqueue(i)) {
368      val enqUop = io.enq.req(i).bits
369      val enqIndex = allocatePtrVec(i).value
370      // store uop in data module and debug_microOp Vec
371      debug_microOp(enqIndex) := enqUop
372      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
373      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
374      debug_microOp(enqIndex).debugInfo.selectTime := timer
375      debug_microOp(enqIndex).debugInfo.issueTime := timer
376      debug_microOp(enqIndex).debugInfo.writebackTime := timer
377      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
378      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
379      debug_lsInfo(enqIndex) := DebugLsInfo.init
380      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
381      debug_lqIdxValid(enqIndex) := false.B
382      debug_lsIssued(enqIndex) := false.B
383      when (enqUop.waitForward) {
384        hasWaitForward := true.B
385      }
386      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
387      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
388      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
389      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
390        doingSvinval := true.B
391      }
392      // the end instruction of Svinval enqs so clear doingSvinval
393      when(!enqTriggerActionIsDebugMode && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
394        doingSvinval := false.B
395      }
396      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
397      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe) || enqUop.isNotSvinval))
398      when(enqUop.isWFI && !enqHasException && !enqTriggerActionIsDebugMode) {
399        hasWFI := true.B
400      }
401
402      robEntries(enqIndex).mmio := false.B
403      robEntries(enqIndex).vls := enqUop.vlsInstr
404    }
405  }
406
407  for (i <- 0 until RenameWidth) {
408    val enqUop = io.enq.req(i)
409    when(enqUop.valid && enqUop.bits.blockBackward && io.enq.canAccept) {
410      hasBlockBackward := true.B
411    }
412  }
413
414  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
415  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
416
417  when(!io.wfi_enable) {
418    hasWFI := false.B
419  }
420  // sel vsetvl's flush position
421  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
422  val vsetvlState = RegInit(vs_idle)
423
424  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
425  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
426  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
427
428  val enq0 = io.enq.req(0)
429  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
430  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
431  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
432  // for vs_idle
433  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
434  // for vs_waitVinstr
435  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
436  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
437  when(vsetvlState === vs_idle) {
438    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
439    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
440    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
441  }.elsewhen(vsetvlState === vs_waitVinstr) {
442    when(Cat(enqIsVInstrOrVset).orR) {
443      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
444      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
445      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
446    }
447  }
448
449  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
450  when(vsetvlState === vs_idle && !io.redirect.valid) {
451    when(enq0IsVsetFlush) {
452      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
453    }
454  }.elsewhen(vsetvlState === vs_waitVinstr) {
455    when(io.redirect.valid) {
456      vsetvlState := vs_idle
457    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
458      vsetvlState := vs_waitFlush
459    }
460  }.elsewhen(vsetvlState === vs_waitFlush) {
461    when(io.redirect.valid) {
462      vsetvlState := vs_idle
463    }
464  }
465
466  // lqEnq
467  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
468    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
469      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
470      debug_lqIdxValid(req.bits.robIdx.value) := true.B
471    }
472  }
473
474  // lsIssue
475  when(io.debugHeadLsIssue) {
476    debug_lsIssued(deqPtr.value) := true.B
477  }
478
479  /**
480   * Writeback (from execution units)
481   */
482  for (wb <- exuWBs) {
483    when(wb.valid) {
484      val wbIdx = wb.bits.robIdx.value
485      debug_exuData(wbIdx) := wb.bits.data(0)
486      debug_exuDebug(wbIdx) := wb.bits.debug
487      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
488      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
489      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
490      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
491
492      // debug for lqidx and sqidx
493      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
494      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
495
496      val debug_Uop = debug_microOp(wbIdx)
497      XSInfo(true.B,
498        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
499          p"data 0x${Hexadecimal(wb.bits.data(0))} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
500          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
501      )
502    }
503  }
504
505  val writebackNum = PopCount(exuWBs.map(_.valid))
506  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
507
508  for (i <- 0 until LoadPipelineWidth) {
509    when(RegNext(io.lsq.mmio(i))) {
510      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
511    }
512  }
513
514
515  /**
516   * RedirectOut: Interrupt and Exceptions
517   */
518  val deqDispatchData = robEntries(deqPtr.value)
519  val debug_deqUop = debug_microOp(deqPtr.value)
520
521  val deqPtrEntry = robDeqGroup(deqPtr.value(bankAddrWidth-1,0))
522  val deqPtrEntryValid = deqPtrEntry.commit_v
523  val deqHasFlushed = RegInit(false.B)
524  val intrBitSetReg = RegNext(io.csr.intrBitSet)
525  val intrEnable = intrBitSetReg && !hasWaitForward && deqPtrEntry.interrupt_safe && !deqHasFlushed
526  val deqNeedFlush = deqPtrEntry.needFlush && deqPtrEntry.commit_v && deqPtrEntry.commit_w
527  val deqHitExceptionGenState = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
528  val deqNeedFlushAndHitExceptionGenState = deqNeedFlush && deqHitExceptionGenState
529  val exceptionGenStateIsException = exceptionDataRead.bits.exceptionVec.asUInt.orR || exceptionDataRead.bits.singleStep || TriggerAction.isDmode(exceptionDataRead.bits.trigger)
530  val deqHasException = deqNeedFlushAndHitExceptionGenState && exceptionGenStateIsException
531  val deqHasFlushPipe = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.flushPipe
532  val deqHasReplayInst = deqNeedFlushAndHitExceptionGenState && exceptionDataRead.bits.replayInst
533
534  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
535  XSDebug(deqHasException && TriggerAction.isDmode(exceptionDataRead.bits.trigger), "Debug Mode: Deq has trigger entry debug Mode\n")
536
537  val isFlushPipe = deqPtrEntry.commit_w && (deqHasFlushPipe || deqHasReplayInst)
538
539  val isVsetFlushPipe = deqPtrEntry.commit_w && deqHasFlushPipe && exceptionDataRead.bits.isVset
540  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
541  val needModifyFtqIdxOffset = false.B
542  io.isVsetFlushPipe := isVsetFlushPipe
543  // io.flushOut will trigger redirect at the next cycle.
544  // Block any redirect or commit at the next cycle.
545  val lastCycleFlush = RegNext(io.flushOut.valid)
546
547  io.flushOut.valid := (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException || isFlushPipe) && !lastCycleFlush
548  io.flushOut.bits := DontCare
549  io.flushOut.bits.isRVC := deqDispatchData.isRVC
550  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
551  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
552  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
553  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || deqHasException || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
554  io.flushOut.bits.interrupt := true.B
555  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
556  XSPerfAccumulate("exception_num", io.flushOut.valid && deqHasException)
557  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
558  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
559
560  val exceptionHappen = (state === s_idle) && deqPtrEntryValid && (intrEnable || deqHasException) && !lastCycleFlush
561  io.exception.valid := RegNext(exceptionHappen)
562  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
563  io.exception.bits.gpaddr := io.readGPAMemData.gpaddr
564  io.exception.bits.isForVSnonLeafPTE := io.readGPAMemData.isForVSnonLeafPTE
565  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
566  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
567  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
568  io.exception.bits.isFetchMalAddr := RegEnable(exceptionDataRead.bits.isFetchMalAddr && deqHasException, exceptionHappen)
569  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
570  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
571  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
572  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
573  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
574  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
575
576  // data will be one cycle after valid
577  io.readGPAMemAddr.valid := exceptionHappen
578  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
579  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
580
581  XSDebug(io.flushOut.valid,
582    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
583      p"excp $deqHasException flushPipe $isFlushPipe " +
584      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget.pc)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
585
586
587  /**
588   * Commits (and walk)
589   * They share the same width.
590   */
591  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
592  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
593  val walkingPtrVec = RegNext(walkPtrVec)
594  when(io.redirect.valid){
595    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
596  }.elsewhen(RegNext(io.redirect.valid)){
597    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
598  }.elsewhen(state === s_walk){
599    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
600  }.otherwise(
601    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
602  )
603  val walkFinished = walkPtrTrue > lastWalkPtr
604  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
605  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
606
607  require(RenameWidth <= CommitWidth)
608
609  // wiring to csr
610  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
611    val v = io.commits.commitValid(i)
612    val info = io.commits.info(i)
613    (v & info.wflags, v & info.dirtyFs)
614  }).unzip
615  val fflags = Wire(Valid(UInt(5.W)))
616  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
617  fflags.bits := wflags.zip(fflagsDataRead).map({
618    case (w, f) => Mux(w, f, 0.U)
619  }).reduce(_ | _)
620  val dirtyVs = (0 until CommitWidth).map(i => {
621    val v = io.commits.commitValid(i)
622    val info = io.commits.info(i)
623    v & info.dirtyVs
624  })
625  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
626  val dirty_vs = io.commits.isCommit && VecInit(dirtyVs).asUInt.orR
627
628  val resetVstart = dirty_vs && !io.vstartIsZero
629
630  io.csr.vstart.valid := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstartEn, resetVstart))
631  io.csr.vstart.bits := RegNext(Mux(exceptionHappen, exceptionDataRead.bits.vstart, 0.U))
632
633  val vxsat = Wire(Valid(Bool()))
634  vxsat.valid := io.commits.isCommit && vxsat.bits
635  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
636    case (valid, vxsat) => valid & vxsat
637  }.reduce(_ | _)
638
639  // when mispredict branches writeback, stop commit in the next 2 cycles
640  // TODO: don't check all exu write back
641  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
642    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
643  ).toSeq)).orR
644  val misPredBlockCounter = Reg(UInt(3.W))
645  misPredBlockCounter := Mux(misPredWb,
646    "b111".U,
647    misPredBlockCounter >> 1.U
648  )
649  val misPredBlock = misPredBlockCounter(0)
650  val deqFlushBlockCounter = Reg(UInt(3.W))
651  val deqFlushBlock = deqFlushBlockCounter(0)
652  val deqHasCommitted = io.commits.isCommit && io.commits.commitValid(0)
653  val deqHitRedirectReg = RegNext(io.redirect.valid && io.redirect.bits.robIdx === deqPtr)
654  when(deqNeedFlush && deqHitRedirectReg){
655    deqFlushBlockCounter := "b111".U
656  }.otherwise{
657    deqFlushBlockCounter := deqFlushBlockCounter >> 1.U
658  }
659  when(deqHasCommitted){
660    deqHasFlushed := false.B
661  }.elsewhen(deqNeedFlush && io.flushOut.valid && !io.flushOut.bits.flushItself()){
662    deqHasFlushed := true.B
663  }
664  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid || (deqNeedFlush && !deqHasFlushed) || deqFlushBlock
665
666  io.commits.isWalk := state === s_walk
667  io.commits.isCommit := state === s_idle && !blockCommit
668
669  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
670  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
671  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
672  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
673  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
674  val allowOnlyOneCommit = VecInit(robDeqGroup.map(x => x.commit_v && x.needFlush)).asUInt.orR || intrBitSetReg
675  // for instructions that may block others, we don't allow them to commit
676  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
677
678  for (i <- 0 until CommitWidth) {
679    // defaults: state === s_idle and instructions commit
680    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
681    val isBlocked = intrEnable || (deqNeedFlush && !deqHasFlushed && !deqHasFlushPipe)
682    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
683    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
684    io.commits.info(i) := commitInfo(i)
685    io.commits.robIdx(i) := deqPtrVec(i)
686
687    io.commits.walkValid(i) := shouldWalkVec(i)
688    when(state === s_walk) {
689      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
690        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
691      }
692    }
693
694    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
695      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
696      debug_microOp(deqPtrVec(i).value).pc,
697      io.commits.info(i).rfWen,
698      io.commits.info(i).debug_ldest.getOrElse(0.U),
699      io.commits.info(i).debug_pdest.getOrElse(0.U),
700      debug_exuData(deqPtrVec(i).value),
701      fflagsDataRead(i),
702      vxsatDataRead(i)
703    )
704    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
705      debug_microOp(walkPtrVec(i).value).pc,
706      io.commits.info(i).rfWen,
707      io.commits.info(i).debug_ldest.getOrElse(0.U),
708      debug_exuData(walkPtrVec(i).value)
709    )
710  }
711
712  // sync fflags/dirty_fs/vxsat to csr
713  io.csr.fflags   := RegNextWithEnable(fflags)
714  io.csr.dirty_fs := GatedValidRegNext(dirty_fs)
715  io.csr.dirty_vs := GatedValidRegNext(dirty_vs)
716  io.csr.vxsat    := RegNextWithEnable(vxsat)
717
718  // commit load/store to lsq
719  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
720  // TODO: Check if meet the require that only set scommit when commit scala store uop
721  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE && !robEntries(deqPtrVec(i).value).vls ))
722  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
723  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
724  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
725  // indicate a pending load or store
726  io.lsq.pendingUncacheld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
727  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid)
728  // TODO: Check if need deassert pendingst when it is vst
729  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
730  // TODO: Check if set correctly when vector store is at the head of ROB
731  io.lsq.pendingVst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).vls)
732  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
733  io.lsq.pendingPtr := RegNext(deqPtr)
734  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
735
736  /**
737   * state changes
738   * (1) redirect: switch to s_walk
739   * (2) walk: when walking comes to the end, switch to s_idle
740   */
741  val state_next = Mux(
742    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
743    Mux(
744      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
745      state
746    )
747  )
748  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
749  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
750  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
751  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
752  state := state_next
753
754  /**
755   * pointers and counters
756   */
757  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
758  deqPtrGenModule.io.state := state
759  deqPtrGenModule.io.deq_v := commit_vDeqGroup
760  deqPtrGenModule.io.deq_w := commit_wDeqGroup
761  deqPtrGenModule.io.exception_state := exceptionDataRead
762  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
763  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
764  deqPtrGenModule.io.allowOnlyOneCommit := allowOnlyOneCommit
765  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
766  deqPtrGenModule.io.blockCommit := blockCommit
767  deqPtrGenModule.io.hasCommitted := hasCommitted
768  deqPtrGenModule.io.allCommitted := allCommitted
769  deqPtrVec := deqPtrGenModule.io.out
770  deqPtrVec_next := deqPtrGenModule.io.next_out
771
772  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
773  enqPtrGenModule.io.redirect := io.redirect
774  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
775  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
776  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
777  enqPtrVec := enqPtrGenModule.io.out
778
779  // next walkPtrVec:
780  // (1) redirect occurs: update according to state
781  // (2) walk: move forwards
782  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
783  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
784  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
785  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
786  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
787    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
788    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
789  )
790  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
791    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
792    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
793  )
794  walkPtrHead := walkPtrVec_next.head
795  walkPtrVec := walkPtrVec_next
796  walkPtrTrue := walkPtrTrue_next
797  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
798  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
799  when(io.redirect.valid){
800    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
801  }
802  when(io.redirect.valid) {
803    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
804  }.elsewhen(RegNext(io.redirect.valid)){
805    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
806  }.otherwise{
807    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
808  }
809  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
810    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
811  }
812  val numValidEntries = distanceBetween(enqPtr, deqPtr)
813  val commitCnt = PopCount(io.commits.commitValid)
814
815  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
816
817  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
818  when(io.redirect.valid) {
819    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
820  }
821
822
823  /**
824   * States
825   * We put all the stage bits changes here.
826   *
827   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
828   * All states: (1) valid; (2) writebacked; (3) flagBkup
829   */
830
831  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
832  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
833  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
834
835  val redirectValidReg = RegNext(io.redirect.valid)
836  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
837  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
838  when(io.redirect.valid){
839    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
840    redirectEnd := enqPtr.value
841  }
842
843  // update robEntries valid
844  for (i <- 0 until RobSize) {
845    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
846    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
847    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
848    val needFlush = redirectValidReg && Mux(
849      redirectEnd > redirectBegin,
850      (i.U > redirectBegin) && (i.U < redirectEnd),
851      (i.U > redirectBegin) || (i.U < redirectEnd)
852    )
853    when(commitCond) {
854      robEntries(i).valid := false.B
855    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
856      robEntries(i).valid := true.B
857    }.elsewhen(needFlush){
858      robEntries(i).valid := false.B
859    }
860  }
861
862  // debug_inst update
863  for (i <- 0 until (LduCnt + StaCnt)) {
864    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
865    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
866    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
867  }
868  for (i <- 0 until LduCnt) {
869    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
870    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
871  }
872
873  // status field: writebacked
874  // enqueue logic set 6 writebacked to false
875  for (i <- 0 until RenameWidth) {
876    when(canEnqueue(i)) {
877      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
878      val enqTriggerActionIsDebugMode = TriggerAction.isDmode(io.enq.req(i).bits.trigger)
879      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
880      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
881      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqTriggerActionIsDebugMode && !isStu
882    }
883  }
884  when(exceptionGen.io.out.valid) {
885    val wbIdx = exceptionGen.io.out.bits.robIdx.value
886    robEntries(wbIdx).commitTrigger := true.B
887  }
888
889  // writeback logic set numWbPorts writebacked to true
890  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
891  blockWbSeq.map(_ := false.B)
892  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
893    when(wb.valid) {
894      val wbIdx = wb.bits.robIdx.value
895      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
896      val wbTriggerActionIsDebugMode = TriggerAction.isDmode(wb.bits.trigger.getOrElse(TriggerAction.None))
897      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
898      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
899      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbTriggerActionIsDebugMode
900      robEntries(wbIdx).commitTrigger := !blockWb
901    }
902  }
903
904  // if the first uop of an instruction is valid , write writebackedCounter
905  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
906  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
907  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
908  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
909  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
910  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
911  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
912
913  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
914    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
915  })
916  val fflags_wb = fflagsWBs
917  val vxsat_wb = vxsatWBs
918  for (i <- 0 until RobSize) {
919
920    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
921    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
922    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
923    val instCanEnqFlag = Cat(instCanEnqSeq).orR
924    val isFirstEnq = !robEntries(i).valid && instCanEnqFlag
925    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
926    when(isFirstEnq){
927      robEntries(i).realDestSize := realDestEnqNum
928    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
929      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
930    }
931    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
932    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
933    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
934    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
935
936    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
937    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
938    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
939    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
940
941    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
942    val needFlush = robEntries(i).needFlush
943    val needFlushWriteBack = Wire(Bool())
944    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
945    when(robEntries(i).valid){
946      needFlush := needFlush || needFlushWriteBack
947    }
948
949    when(robEntries(i).valid && (needFlush || needFlushWriteBack)) {
950      // exception flush
951      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
952      robEntries(i).stdWritebacked := true.B
953    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
954      // enq set num of uops
955      robEntries(i).uopNum := enqWBNum
956      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
957    }.elsewhen(robEntries(i).valid) {
958      // update by writing back
959      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
960      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
961      when(canStdWbSeq.asUInt.orR) {
962        robEntries(i).stdWritebacked := true.B
963      }
964    }
965
966    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
967    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
968    when(isFirstEnq) {
969      robEntries(i).fflags := 0.U
970    }.elsewhen(fflagsRes.orR) {
971      robEntries(i).fflags := robEntries(i).fflags | fflagsRes
972    }
973
974    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
975    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
976    when(isFirstEnq) {
977      robEntries(i).vxsat := 0.U
978    }.elsewhen(vxsatRes.orR) {
979      robEntries(i).vxsat := robEntries(i).vxsat | vxsatRes
980    }
981
982    // trace
983    val taken = branchWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.redirect.get.bits.cfiUpdate.taken).reduce(_ || _)
984    val xret = csrWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && io.csr.isXRet).reduce(_ || _)
985
986    when(xret){
987      robEntries(i).traceBlockInPipe.itype := Itype.ExpIntReturn
988    }.elsewhen(Itype.isBranchType(robEntries(i).traceBlockInPipe.itype)){
989      // BranchType code(itype = 5) must be correctly replaced!
990      robEntries(i).traceBlockInPipe.itype := Mux(taken, Itype.Taken, Itype.NonTaken)
991    }
992  }
993
994  // begin update robBanksRdata
995  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
996  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
997  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
998  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
999  for (i <- 0 until 2 * CommitWidth) {
1000    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
1001    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
1002    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
1003    val instCanEnqFlag = Cat(instCanEnqSeq).orR
1004    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
1005    when(!needUpdate(i).valid && instCanEnqFlag) {
1006      needUpdate(i).realDestSize := realDestEnqNum
1007    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
1008      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
1009    }
1010    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
1011    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
1012    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
1013    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
1014
1015    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1016    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
1017    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1018    val wbCnt = Mux1H(canWbSeq, io.writebackNums.map(_.bits))
1019
1020    val canWbExceptionSeq = exceptionWBs.map(writeback => writeback.valid && (writeback.bits.robIdx.value === needUpdateRobIdx(i)))
1021    val needFlush = robBanksRdata(i).needFlush
1022    val needFlushWriteBack = Wire(Bool())
1023    needFlushWriteBack := Mux1H(canWbExceptionSeq, io.writebackNeedFlush)
1024    when(needUpdate(i).valid) {
1025      needUpdate(i).needFlush := needFlush || needFlushWriteBack
1026    }
1027
1028    when(needUpdate(i).valid && (needFlush || needFlushWriteBack)) {
1029      // exception flush
1030      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1031      needUpdate(i).stdWritebacked := true.B
1032    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
1033      // enq set num of uops
1034      needUpdate(i).uopNum := enqWBNum
1035      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
1036    }.elsewhen(needUpdate(i).valid) {
1037      // update by writing back
1038      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
1039      when(canStdWbSeq.asUInt.orR) {
1040        needUpdate(i).stdWritebacked := true.B
1041      }
1042    }
1043
1044    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
1045    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
1046    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
1047
1048    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
1049    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
1050    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
1051  }
1052  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
1053  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
1054  // end update robBanksRdata
1055
1056  // interrupt_safe
1057  for (i <- 0 until RenameWidth) {
1058    // We RegNext the updates for better timing.
1059    // Note that instructions won't change the system's states in this cycle.
1060    when(RegNext(canEnqueue(i))) {
1061      // For now, we allow non-load-store instructions to trigger interrupts
1062      // For MMIO instructions, they should not trigger interrupts since they may
1063      // be sent to lower level before it writes back.
1064      // However, we cannot determine whether a load/store instruction is MMIO.
1065      // Thus, we don't allow load/store instructions to trigger an interrupt.
1066      // TODO: support non-MMIO load-store instructions to trigger interrupts
1067      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType) && !FuType.isFence(io.enq.req(i).bits.fuType) && !FuType.isCsr(io.enq.req(i).bits.fuType)
1068      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
1069    }
1070  }
1071
1072  /**
1073   * read and write of data modules
1074   */
1075  val commitReadAddr_next = Mux(state_next === s_idle,
1076    VecInit(deqPtrVec_next.map(_.value)),
1077    VecInit(walkPtrVec_next.map(_.value))
1078  )
1079
1080  exceptionGen.io.redirect <> io.redirect
1081  exceptionGen.io.flush := io.flushOut.valid
1082
1083  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
1084  for (i <- 0 until RenameWidth) {
1085    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
1086    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
1087    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
1088    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
1089    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
1090    exceptionGen.io.enq(i).bits.hasException := io.enq.req(i).bits.hasException
1091    exceptionGen.io.enq(i).bits.isFetchMalAddr := io.enq.req(i).bits.isFetchMalAddr
1092    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
1093    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
1094    exceptionGen.io.enq(i).bits.replayInst := false.B
1095    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
1096    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
1097    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
1098    exceptionGen.io.enq(i).bits.trigger := io.enq.req(i).bits.trigger
1099    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1100    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
1101  }
1102
1103  println(s"ExceptionGen:")
1104  println(s"num of exceptions: ${params.numException}")
1105  require(exceptionWBs.length == exceptionGen.io.wb.length,
1106    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1107      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1108  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1109    exc_wb.valid       := wb.valid
1110    exc_wb.bits.robIdx := wb.bits.robIdx
1111    // only enq inst use ftqPtr to read gpa
1112    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1113    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1114    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1115    exc_wb.bits.hasException    := wb.bits.exceptionVec.get.asUInt.orR // Todo: use io.writebackNeedFlush(i) instead
1116    exc_wb.bits.isFetchMalAddr  := false.B
1117    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1118    exc_wb.bits.isVset          := false.B
1119    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1120    exc_wb.bits.singleStep      := false.B
1121    exc_wb.bits.crossPageIPFFix := false.B
1122    // TODO: make trigger configurable
1123    val trigger = wb.bits.trigger.getOrElse(TriggerAction.None).asTypeOf(exc_wb.bits.trigger)
1124    exc_wb.bits.trigger := trigger
1125    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1126    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
1127    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
1128    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
1129    //      s"replayInst ${configs.exists(_.replayInst)}")
1130  }
1131
1132  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1133  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1134
1135  val isCommit = io.commits.isCommit
1136  val isCommitReg = GatedValidRegNext(io.commits.isCommit)
1137  val instrCntReg = RegInit(0.U(64.W))
1138  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegEnable(v && CommitType.isFused(i.commitType), isCommit) })
1139  val trueCommitCnt = RegEnable(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _), isCommit) +& fuseCommitCnt
1140  val retireCounter = Mux(isCommitReg, trueCommitCnt, 0.U)
1141  val instrCnt = instrCntReg + retireCounter
1142  when(isCommitReg){
1143    instrCntReg := instrCnt
1144  }
1145  io.csr.perfinfo.retiredInstr := retireCounter
1146  io.robFull := !allowEnqueue
1147  io.headNotReady := commit_vDeqGroup(deqPtr.value(bankNumWidth-1, 0)) && !commit_wDeqGroup(deqPtr.value(bankNumWidth-1, 0))
1148
1149  /**
1150   * debug info
1151   */
1152  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1153  XSDebug("")
1154  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1155  for (i <- 0 until RobSize) {
1156    XSDebug(false, !robEntries(i).valid, "-")
1157    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1158    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1159  }
1160  XSDebug(false, true.B, "\n")
1161
1162  for (i <- 0 until RobSize) {
1163    if (i % 4 == 0) XSDebug("")
1164    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1165    XSDebug(false, !robEntries(i).valid, "- ")
1166    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1167    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1168    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1169  }
1170
1171  def ifCommit(counter: UInt): UInt = Mux(isCommit, counter, 0.U)
1172
1173  def ifCommitReg(counter: UInt): UInt = Mux(isCommitReg, counter, 0.U)
1174
1175  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1176  XSPerfAccumulate("clock_cycle", 1.U)
1177  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1178  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1179  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1180  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1181  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1182  val commitIsMove = commitInfo.map(_.isMove)
1183  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1184  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1185  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1186  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1187  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1188  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1189  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1190  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1191  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1192  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1193  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1194  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1195  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1196  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1197  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1198  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1199  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1200  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1201  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1202  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1203  private val walkCycle = RegInit(0.U(8.W))
1204  private val waitRabWalkCycle = RegInit(0.U(8.W))
1205  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1206  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1207
1208  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1209  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1210  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1211
1212  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1213  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1214  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1215  private val deqHeadInfo = debug_microOp(deqPtr.value)
1216  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1217
1218  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1219  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1220  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1221  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1222  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1223  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1224  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1225  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1226  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1227  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1228  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1229  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1230  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1231
1232  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1233  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1234  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1235
1236  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1237    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1238    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1239
1240  vfalufuop.zipWithIndex.map{
1241    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1242  }
1243
1244
1245
1246  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1247  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1248  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1249  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1250  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1251  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1252  (2 to RenameWidth).foreach(i =>
1253    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1254  )
1255  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1256  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1257  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1258  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1259  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1260  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1261  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1262  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1263
1264  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1265    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1266  }
1267
1268  for (fuType <- FuType.functionNameMap.keys) {
1269    val fuName = FuType.functionNameMap(fuType)
1270    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1271    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1272    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1273    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1274    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1275    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1276    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1277    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1278    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1279    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1280  }
1281  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1282
1283  // top-down info
1284  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1285  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1286  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1287  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1288  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1289  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1290  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1291  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1292
1293  // rolling
1294  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1295
1296  /**
1297   * DataBase info:
1298   * log trigger is at writeback valid
1299   * */
1300  if (!env.FPGAPlatform) {
1301    val instTableName = "InstTable" + p(XSCoreParamsKey).HartId.toString
1302    val instSiteName = "Rob" + p(XSCoreParamsKey).HartId.toString
1303    val debug_instTable = ChiselDB.createTable(instTableName, new InstInfoEntry)
1304    for (wb <- exuWBs) {
1305      when(wb.valid) {
1306        val debug_instData = Wire(new InstInfoEntry)
1307        val idx = wb.bits.robIdx.value
1308        debug_instData.robIdx := idx
1309        debug_instData.dvaddr := wb.bits.debug.vaddr
1310        debug_instData.dpaddr := wb.bits.debug.paddr
1311        debug_instData.issueTime := wb.bits.debugInfo.issueTime
1312        debug_instData.writebackTime := wb.bits.debugInfo.writebackTime
1313        debug_instData.dispatchLatency := wb.bits.debugInfo.dispatchTime - wb.bits.debugInfo.renameTime
1314        debug_instData.enqRsLatency := wb.bits.debugInfo.enqRsTime - wb.bits.debugInfo.dispatchTime
1315        debug_instData.selectLatency := wb.bits.debugInfo.selectTime - wb.bits.debugInfo.enqRsTime
1316        debug_instData.issueLatency := wb.bits.debugInfo.issueTime - wb.bits.debugInfo.selectTime
1317        debug_instData.executeLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.issueTime
1318        debug_instData.rsFuLatency := wb.bits.debugInfo.writebackTime - wb.bits.debugInfo.enqRsTime
1319        debug_instData.tlbLatency := wb.bits.debugInfo.tlbRespTime - wb.bits.debugInfo.tlbFirstReqTime
1320        debug_instData.exceptType := Cat(wb.bits.exceptionVec.getOrElse(ExceptionVec(false.B)))
1321        debug_instData.lsInfo := debug_lsInfo(idx)
1322        // debug_instData.globalID := wb.bits.uop.ctrl.debug_globalID
1323        // debug_instData.instType := wb.bits.uop.ctrl.fuType
1324        // debug_instData.ivaddr := wb.bits.uop.cf.pc
1325        // debug_instData.mdpInfo.ssid := wb.bits.uop.cf.ssid
1326        // debug_instData.mdpInfo.waitAllStore := wb.bits.uop.cf.loadWaitStrict && wb.bits.uop.cf.loadWaitBit
1327        debug_instTable.log(
1328          data = debug_instData,
1329          en = wb.valid,
1330          site = instSiteName,
1331          clock = clock,
1332          reset = reset
1333        )
1334      }
1335    }
1336  }
1337
1338
1339  //difftest signals
1340  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1341
1342  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1343  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1344
1345  for (i <- 0 until CommitWidth) {
1346    val idx = deqPtrVec(i).value
1347    wdata(i) := debug_exuData(idx)
1348    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1349  }
1350
1351  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1352    // These are the structures used by difftest only and should be optimized after synthesis.
1353    val dt_eliminatedMove = Mem(RobSize, Bool())
1354    val dt_isRVC = Mem(RobSize, Bool())
1355    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1356    for (i <- 0 until RenameWidth) {
1357      when(canEnqueue(i)) {
1358        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1359        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1360      }
1361    }
1362    for (wb <- exuWBs) {
1363      when(wb.valid) {
1364        val wbIdx = wb.bits.robIdx.value
1365        dt_exuDebug(wbIdx) := wb.bits.debug
1366      }
1367    }
1368    // Always instantiate basic difftest modules.
1369    for (i <- 0 until CommitWidth) {
1370      val uop = commitDebugUop(i)
1371      val commitInfo = io.commits.info(i)
1372      val ptr = deqPtrVec(i).value
1373      val exuOut = dt_exuDebug(ptr)
1374      val eliminatedMove = dt_eliminatedMove(ptr)
1375      val isRVC = dt_isRVC(ptr)
1376
1377      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1378      val dt_skip = Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1379      difftest.coreid := io.hartId
1380      difftest.index := i.U
1381      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1382      difftest.skip := dt_skip
1383      difftest.isRVC := isRVC
1384      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1385      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1386      difftest.wpdest := commitInfo.debug_pdest.get
1387      difftest.wdest := commitInfo.debug_ldest.get
1388      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1389      when(difftest.valid) {
1390        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1391      }
1392      if (env.EnableDifftest) {
1393        val uop = commitDebugUop(i)
1394        difftest.pc := SignExt(uop.pc, XLEN)
1395        difftest.instr := uop.instr
1396        difftest.robIdx := ZeroExt(ptr, 10)
1397        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1398        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1399        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1400        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1401        // Check LoadEvent only when isAmo or isLoad and skip MMIO
1402        val difftestLoadEvent = DifftestModule(new DiffLoadEvent, delay = 3)
1403        difftestLoadEvent.coreid := io.hartId
1404        difftestLoadEvent.index := i.U
1405        val loadCheck = (FuType.isAMO(uop.fuType) || FuType.isLoad(uop.fuType)) && !dt_skip
1406        difftestLoadEvent.valid    := io.commits.commitValid(i) && io.commits.isCommit && loadCheck
1407        difftestLoadEvent.paddr    := exuOut.paddr
1408        difftestLoadEvent.opType   := uop.fuOpType
1409        difftestLoadEvent.isAtomic := FuType.isAMO(uop.fuType)
1410        difftestLoadEvent.isLoad   := FuType.isLoad(uop.fuType)
1411      }
1412    }
1413  }
1414
1415  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1416    val dt_isXSTrap = Mem(RobSize, Bool())
1417    for (i <- 0 until RenameWidth) {
1418      when(canEnqueue(i)) {
1419        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1420      }
1421    }
1422    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1423      io.commits.isCommit && v && dt_isXSTrap(d.value)
1424    }
1425    val hitTrap = trapVec.reduce(_ || _)
1426    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1427    difftest.coreid := io.hartId
1428    difftest.hasTrap := hitTrap
1429    difftest.cycleCnt := timer
1430    difftest.instrCnt := instrCnt
1431    difftest.hasWFI := hasWFI
1432
1433    if (env.EnableDifftest) {
1434      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1435      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1436      difftest.code := trapCode
1437      difftest.pc := trapPC
1438    }
1439  }
1440
1441  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1442  val commitLoadVec = VecInit(commitLoadValid)
1443  val commitBranchVec = VecInit(commitBranchValid)
1444  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1445  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1446  val perfEvents = Seq(
1447    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1448    ("rob_exception_num      ", io.flushOut.valid && deqHasException),
1449    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1450    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1451    ("rob_commitUop          ", ifCommit(commitCnt)),
1452    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1453    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegEnable(commitMoveVec, isCommit)))),
1454    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1455    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegEnable(commitLoadVec, isCommit)))),
1456    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegEnable(commitBranchVec, isCommit)))),
1457    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegEnable(commitLoadWaitVec, isCommit)))),
1458    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegEnable(commitStoreVec, isCommit)))),
1459    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1460    ("rob_walkCycle          ", (state === s_walk)),
1461    ("rob_1_4_valid          ", numValidEntries <= (RobSize / 4).U),
1462    ("rob_2_4_valid          ", numValidEntries > (RobSize / 4).U && numValidEntries <= (RobSize / 2).U),
1463    ("rob_3_4_valid          ", numValidEntries > (RobSize / 2).U && numValidEntries <= (RobSize * 3 / 4).U),
1464    ("rob_4_4_valid          ", numValidEntries > (RobSize * 3 / 4).U),
1465  )
1466  generatePerfEvent()
1467
1468  // dontTouch for debug
1469  if (backendParams.debugEn) {
1470    dontTouch(enqPtrVec)
1471    dontTouch(deqPtrVec)
1472    dontTouch(robEntries)
1473    dontTouch(robDeqGroup)
1474    dontTouch(robBanks)
1475    dontTouch(robBanksRaddrThisLine)
1476    dontTouch(robBanksRaddrNextLine)
1477    dontTouch(robBanksRdataThisLine)
1478    dontTouch(robBanksRdataNextLine)
1479    dontTouch(robBanksRdataThisLineUpdate)
1480    dontTouch(robBanksRdataNextLineUpdate)
1481    dontTouch(needUpdate)
1482    val exceptionWBsVec = MixedVecInit(exceptionWBs)
1483    dontTouch(exceptionWBsVec)
1484    dontTouch(commit_wDeqGroup)
1485    dontTouch(commit_vDeqGroup)
1486    dontTouch(commitSizeSumSeq)
1487    dontTouch(walkSizeSumSeq)
1488    dontTouch(commitSizeSumCond)
1489    dontTouch(walkSizeSumCond)
1490    dontTouch(commitSizeSum)
1491    dontTouch(walkSizeSum)
1492    dontTouch(realDestSizeSeq)
1493    dontTouch(walkDestSizeSeq)
1494    dontTouch(io.commits)
1495    dontTouch(commitIsVTypeVec)
1496    dontTouch(walkIsVTypeVec)
1497    dontTouch(commitValidThisLine)
1498    dontTouch(commitReadAddr_next)
1499    dontTouch(donotNeedWalk)
1500    dontTouch(walkPtrVec_next)
1501    dontTouch(walkPtrVec)
1502    dontTouch(deqPtrVec_next)
1503    dontTouch(deqPtrVecForWalk)
1504    dontTouch(snapPtrReadBank)
1505    dontTouch(snapPtrVecForWalk)
1506    dontTouch(shouldWalkVec)
1507    dontTouch(walkFinished)
1508    dontTouch(changeBankAddrToDeqPtr)
1509  }
1510  if (env.EnableDifftest) {
1511    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1512  }
1513}
1514