xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision fcbc8ef5344f26c16a9ddf39643816eca267dff0)
1package xiangshan.backend.issue
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import utils.SeqUtils
7import xiangshan.backend.BackendParams
8import xiangshan.backend.Bundles._
9import xiangshan.backend.datapath.DataConfig.DataConfig
10import xiangshan.backend.datapath.WbConfig.{IntWB, PregWB, VfWB}
11import xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
12import xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
13import xiangshan.backend.fu.{FuConfig, FuType}
14import xiangshan.SelImm
15
16case class IssueBlockParams(
17  // top down
18  private val exuParams: Seq[ExeUnitParams],
19  val numEntries       : Int,
20  numEnq               : Int,
21  numComp              : Int,
22  numDeqOutside        : Int = 0,
23  numWakeupFromOthers  : Int = 0,
24  XLEN                 : Int = 64,
25  VLEN                 : Int = 128,
26  vaddrBits            : Int = 39,
27  // calculate in scheduler
28  var idxInSchBlk      : Int = 0,
29)(
30  implicit
31  val schdType: SchedulerType,
32) {
33  var backendParam: BackendParams = null
34
35  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
36
37  val allExuParams = exuParams
38
39  def updateIdx(idx: Int): Unit = {
40    this.idxInSchBlk = idx
41  }
42
43  def inMemSchd: Boolean = schdType == MemScheduler()
44
45  def inIntSchd: Boolean = schdType == IntScheduler()
46
47  def inVfSchd: Boolean = schdType == VfScheduler()
48
49  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstaCnt > 0 || HyuCnt > 0)
50
51  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
52
53  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
54
55  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
56
57  def isVecMemAddrIQ: Boolean = inMemSchd && (VlduCnt > 0 || VstaCnt > 0)
58
59  def isVecLdAddrIQ: Boolean = inMemSchd && VlduCnt > 0
60
61  def isVecStAddrIQ: Boolean = inMemSchd && VstaCnt > 0
62
63  def isVecStDataIQ: Boolean = inMemSchd && VstdCnt > 0
64
65  def isVecMemIQ: Boolean = (isVecLdAddrIQ || isVecStAddrIQ || isVecStDataIQ)
66
67  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
68
69  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
70
71  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
72
73  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
74
75  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
76
77  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
78
79  def numSrc: Int = exuBlockParams.map(_.numSrc).max
80
81  def readIntRf: Boolean = numIntSrc > 0
82
83  def readFpRf: Boolean = numFpSrc > 0
84
85  def readVecRf: Boolean = numVecSrc > 0
86
87  def readVfRf: Boolean = numVfSrc > 0
88
89  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
90
91  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
92
93  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
94
95  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
96
97  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
98
99  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
100
101  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
102
103  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
104
105  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
106
107  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
108
109  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
110
111  def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _)
112
113  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
114
115  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
116
117  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
118
119  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
120
121  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
122
123  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
124
125  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
126
127  def numDeq: Int = numDeqOutside + exuBlockParams.length
128
129  def numSimp: Int = numEntries - numEnq - numComp
130
131  def isAllComp: Boolean = numComp == (numEntries - numEnq)
132
133  def isAllSimp: Boolean = numComp == 0
134
135  def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp)
136
137  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
138
139  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
140
141  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
142
143  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
144
145  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
146
147  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
148
149  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
150
151  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
152
153  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
154
155  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
156
157  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
158
159  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
160
161  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
162
163  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
164
165  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
166
167  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
168
169  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
170
171  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
172
173  def LdExuCnt = LduCnt + HyuCnt
174
175  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
176
177  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
178
179  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
180
181  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
182
183  def VstaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vsta")).sum
184
185  def VstdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "vstd")).sum
186
187  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
188
189  /**
190    * Get the regfile type that this issue queue need to read
191    */
192  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
193
194  /**
195    * Get the regfile type that this issue queue need to read
196    */
197  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
198
199  /**
200    * Get the max width of psrc
201    */
202  def rdPregIdxWidth = {
203    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
204  }
205
206  /**
207    * Get the max width of pdest
208    */
209  def wbPregIdxWidth = {
210    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
211  }
212
213  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
214
215  /** Get exu source wake up
216    * @todo replace with
217    *       exuBlockParams
218    *       .flatMap(_.iqWakeUpSinkPairs)
219    *       .map(_.source)
220    *       .distinctBy(_.name)
221    *       when xiangshan is updated to 2.13.11
222    */
223  def wakeUpInExuSources: Seq[WakeUpSource] = {
224    SeqUtils.distinctBy(
225      exuBlockParams
226        .flatMap(_.iqWakeUpSinkPairs)
227        .map(_.source)
228    )(_.name)
229  }
230
231  def wakeUpOutExuSources: Seq[WakeUpSource] = {
232    SeqUtils.distinctBy(
233      exuBlockParams
234        .flatMap(_.iqWakeUpSourcePairs)
235        .map(_.source)
236    )(_.name)
237  }
238
239  def wakeUpToExuSinks = exuBlockParams
240    .flatMap(_.iqWakeUpSourcePairs)
241    .map(_.sink).distinct
242
243  def numWakeupToIQ: Int = wakeUpInExuSources.size
244
245  def numWakeupFromIQ: Int = wakeUpInExuSources.size
246
247  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
248
249  def numWakeupFromWB = {
250    val pregSet = this.pregReadSet
251    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
252  }
253
254  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
255
256  def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name)).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
257
258  def needWakeupFromVfWBPort = backendParam.allExuParams.groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
259
260  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
261
262  def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs)
263
264  def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq()
265
266  def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length
267
268  def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0
269
270  def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct
271
272  // set load imm to 32-bit for fused_lui_load
273  def deqImmTypesMaxLen: Int = if (isLdAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len
274
275  def needImm: Boolean = deqImmTypes.nonEmpty
276
277  // cfgs(exuIdx)(set of exu's wb)
278
279  /**
280    * Get [[PregWB]] of this IssueBlock
281    * @return set of [[PregWB]] of [[ExeUnit]]
282    */
283  def getWbCfgs: Seq[Set[PregWB]] = {
284    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
285  }
286
287  def canAccept(fuType: UInt): Bool = {
288    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
289  }
290
291  def bindBackendParam(param: BackendParams): Unit = {
292    backendParam = param
293  }
294
295  def wakeUpSourceExuIdx: Seq[Int] = {
296    wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name))
297  }
298
299  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
300    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
301  }
302
303  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
304    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
305  }
306
307  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
308    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
309  }
310
311  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
312    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
313  }
314
315  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
316    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
317  }
318
319  def genWBWakeUpSinkValidBundle: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
320    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
321      case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
322      case _ => Seq()
323    }
324    val vfBundle = schdType match {
325      case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
326      case _ => Seq()
327    }
328    MixedVec(intBundle ++ vfBundle)
329  }
330
331  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
332    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum))))
333  }
334
335  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
336    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
337  }
338
339  def genOGRespBundle(implicit p: Parameters) = {
340    implicit val issueBlockParams = this
341    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
342  }
343
344  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
345    implicit val issueBlockParams = this
346    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
347  }
348
349  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
350    implicit val issueBlockParams = this
351    MixedVec(exuBlockParams.map{ x =>
352      new WbFuBusyTableReadBundle(x)
353    })
354  }
355
356  def genWbConflictBundle()(implicit p: Parameters) = {
357    implicit val issueBlockParams = this
358    MixedVec(exuBlockParams.map { x =>
359      new WbConflictBundle(x)
360    })
361  }
362
363  def getIQName = {
364    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
365  }
366
367  def getEntryName = {
368    "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
369  }
370}
371