xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision f8b278aa7f5c894b2f00114935bd4d8edb8a885c)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
55d2b9cadSXuan Huimport chisel3.util._
6bf35baadSXuan Huimport utils.SeqUtils
7dd473fffSXuan Huimport xiangshan.backend.BackendParams
85d2b9cadSXuan Huimport xiangshan.backend.Bundles._
939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig
10de8bd1d0Ssinsanctionimport xiangshan.backend.datapath.WbConfig._
115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams}
135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
14520f7dacSsinsanctionimport xiangshan.SelImm
15c38df446SzhanglyGitimport xiangshan.backend.issue.EntryBundles.EntryDeqRespBundle
16730cfbc0SXuan Hu
17730cfbc0SXuan Hucase class IssueBlockParams(
18730cfbc0SXuan Hu  // top down
19670870b3SXuan Hu  private val exuParams: Seq[ExeUnitParams],
2056bcaed7SHaojin Tang  val numEntries       : Int,
21bf35baadSXuan Hu  numEnq               : Int,
2228607074Ssinsanction  numComp              : Int,
23730cfbc0SXuan Hu  numDeqOutside        : Int = 0,
24730cfbc0SXuan Hu  numWakeupFromOthers  : Int = 0,
25730cfbc0SXuan Hu  XLEN                 : Int = 64,
26730cfbc0SXuan Hu  VLEN                 : Int = 128,
27730cfbc0SXuan Hu  vaddrBits            : Int = 39,
28730cfbc0SXuan Hu  // calculate in scheduler
299b258a00Sxgkiri  var idxInSchBlk      : Int = 0,
30730cfbc0SXuan Hu)(
31730cfbc0SXuan Hu  implicit
32730cfbc0SXuan Hu  val schdType: SchedulerType,
33730cfbc0SXuan Hu) {
34dd473fffSXuan Hu  var backendParam: BackendParams = null
35dd473fffSXuan Hu
36670870b3SXuan Hu  val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit)
37670870b3SXuan Hu
38670870b3SXuan Hu  val allExuParams = exuParams
39670870b3SXuan Hu
409b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
419b258a00Sxgkiri    this.idxInSchBlk = idx
429b258a00Sxgkiri  }
439b258a00Sxgkiri
44730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
45730cfbc0SXuan Hu
46730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
49730cfbc0SXuan Hu
50e07131b2Ssinsanction  def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0)
51730cfbc0SXuan Hu
52730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
53730cfbc0SXuan Hu
54730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
55730cfbc0SXuan Hu
5656715025SXuan Hu  def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0
5756715025SXuan Hu
58e07131b2Ssinsanction  def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0
592d270511Ssinsanction
60e07131b2Ssinsanction  def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0
612d270511Ssinsanction
62e07131b2Ssinsanction  def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ
632d270511Ssinsanction
6438f78b5dSxiaofeibao-xjtu  def needFeedBackSqIdx: Boolean = isVecMemIQ || isStAddrIQ
6538f78b5dSxiaofeibao-xjtu
6628ac1c16Sxiaofeibao-xjtu  def needFeedBackLqIdx: Boolean = isVecMemIQ || isLdAddrIQ
6728ac1c16Sxiaofeibao-xjtu
68670870b3SXuan Hu  def numExu: Int = exuBlockParams.count(!_.fakeUnit)
69730cfbc0SXuan Hu
70730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
71730cfbc0SXuan Hu
72730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
73730cfbc0SXuan Hu
74730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
75730cfbc0SXuan Hu
76730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
77730cfbc0SXuan Hu
78de8bd1d0Ssinsanction  def numV0Src: Int = exuBlockParams.map(_.numV0Src).max
79de8bd1d0Ssinsanction
80de8bd1d0Ssinsanction  def numVlSrc: Int = exuBlockParams.map(_.numVlSrc).max
81de8bd1d0Ssinsanction
82730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
83730cfbc0SXuan Hu
84730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
87730cfbc0SXuan Hu
88730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
91730cfbc0SXuan Hu
92730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
93730cfbc0SXuan Hu
94399ac7a1Ssinsanction  def readV0Rf: Boolean = numV0Src > 0
95399ac7a1Ssinsanction
96399ac7a1Ssinsanction  def readVlRf: Boolean = numVlSrc > 0
97399ac7a1Ssinsanction
98730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
101730cfbc0SXuan Hu
102730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
103730cfbc0SXuan Hu
104dd461822Ssinsanction  def writeV0Rf: Boolean = exuBlockParams.map(_.writeV0Rf).reduce(_ || _)
105dd461822Ssinsanction
106dd461822Ssinsanction  def writeVlRf: Boolean = exuBlockParams.map(_.writeVlRf).reduce(_ || _)
107dd461822Ssinsanction
108730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
109730cfbc0SXuan Hu
110730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
111730cfbc0SXuan Hu
112730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
113730cfbc0SXuan Hu
114730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
115730cfbc0SXuan Hu
116730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
117730cfbc0SXuan Hu
118730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
119730cfbc0SXuan Hu
120730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
121730cfbc0SXuan Hu
122730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
123730cfbc0SXuan Hu
12417985fbbSZiyue Zhang  def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _)
12517985fbbSZiyue Zhang
126b6279fc6SZiyue Zhang  def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _)
127b6279fc6SZiyue Zhang
1287e4f0b19SZiyue-Zhang  def writeVType: Boolean = exuBlockParams.map(_.writeVType).reduce(_ || _)
1297e4f0b19SZiyue-Zhang
130730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
131730cfbc0SXuan Hu
132730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
133730cfbc0SXuan Hu
134730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
135730cfbc0SXuan Hu
136730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
137730cfbc0SXuan Hu
138730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
139730cfbc0SXuan Hu
140730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
141730cfbc0SXuan Hu
142730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
143730cfbc0SXuan Hu
144730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
145730cfbc0SXuan Hu
14628607074Ssinsanction  def numSimp: Int = numEntries - numEnq - numComp
14728607074Ssinsanction
14828607074Ssinsanction  def isAllComp: Boolean = numComp == (numEntries - numEnq)
14928607074Ssinsanction
15028607074Ssinsanction  def isAllSimp: Boolean = numComp == 0
15128607074Ssinsanction
15228607074Ssinsanction  def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp)
15328607074Ssinsanction
154730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
155730cfbc0SXuan Hu
156730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
157730cfbc0SXuan Hu
158730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
159730cfbc0SXuan Hu
160730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
161730cfbc0SXuan Hu
162730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
163730cfbc0SXuan Hu
164730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
165730cfbc0SXuan Hu
166730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
167730cfbc0SXuan Hu
168730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
169730cfbc0SXuan Hu
170730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
171730cfbc0SXuan Hu
172d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
173730cfbc0SXuan Hu
174730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
175730cfbc0SXuan Hu
176730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
177730cfbc0SXuan Hu
178b133b458SXuan Hu  def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu)
179730cfbc0SXuan Hu
180b133b458SXuan Hu  def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu)
181730cfbc0SXuan Hu
182730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
183730cfbc0SXuan Hu
184730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
185730cfbc0SXuan Hu
186670870b3SXuan Hu  def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta
187b133b458SXuan Hu
1888a66c02cSXuan Hu  def LdExuCnt = LduCnt + HyuCnt
1898a66c02cSXuan Hu
190730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
191730cfbc0SXuan Hu
192730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
193730cfbc0SXuan Hu
194730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
195730cfbc0SXuan Hu
196730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
197730cfbc0SXuan Hu
198730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
199730cfbc0SXuan Hu
200*f8b278aaSsinsanction  def numWriteRegCache: Int = exuBlockParams.map(x => if (x.needWriteRegCache) 1 else 0).sum
201*f8b278aaSsinsanction
202*f8b278aaSsinsanction  def needWriteRegCache: Boolean = numWriteRegCache > 0
203*f8b278aaSsinsanction
20439c59369SXuan Hu  /**
20539c59369SXuan Hu    * Get the regfile type that this issue queue need to read
20639c59369SXuan Hu    */
20739c59369SXuan Hu  def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _)
20839c59369SXuan Hu
20939c59369SXuan Hu  /**
21039c59369SXuan Hu    * Get the regfile type that this issue queue need to read
21139c59369SXuan Hu    */
21239c59369SXuan Hu  def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _)
21339c59369SXuan Hu
21439c59369SXuan Hu  /**
21539c59369SXuan Hu    * Get the max width of psrc
21639c59369SXuan Hu    */
21739c59369SXuan Hu  def rdPregIdxWidth = {
21839c59369SXuan Hu    this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
21939c59369SXuan Hu  }
22039c59369SXuan Hu
22139c59369SXuan Hu  /**
22239c59369SXuan Hu    * Get the max width of pdest
22339c59369SXuan Hu    */
22439c59369SXuan Hu  def wbPregIdxWidth = {
22539c59369SXuan Hu    this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _)
22639c59369SXuan Hu  }
22739c59369SXuan Hu
228bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
229bf35baadSXuan Hu
230bf35baadSXuan Hu  /** Get exu source wake up
231bf35baadSXuan Hu    * @todo replace with
232bf35baadSXuan Hu    *       exuBlockParams
233bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
234bf35baadSXuan Hu    *       .map(_.source)
235bf35baadSXuan Hu    *       .distinctBy(_.name)
236bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
237bf35baadSXuan Hu    */
238bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
239bf35baadSXuan Hu    SeqUtils.distinctBy(
240bf35baadSXuan Hu      exuBlockParams
241bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
242bf35baadSXuan Hu        .map(_.source)
243bf35baadSXuan Hu    )(_.name)
244bf35baadSXuan Hu  }
245bf35baadSXuan Hu
246bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
247bf35baadSXuan Hu    SeqUtils.distinctBy(
248bf35baadSXuan Hu      exuBlockParams
249bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
250bf35baadSXuan Hu        .map(_.source)
251bf35baadSXuan Hu    )(_.name)
252bf35baadSXuan Hu  }
253bf35baadSXuan Hu
254bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
255bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
256bf35baadSXuan Hu    .map(_.sink).distinct
257bf35baadSXuan Hu
2580c7ebb58Sxiaofeibao-xjtu  def numWakeupToIQ: Int = wakeUpInExuSources.size
2590c7ebb58Sxiaofeibao-xjtu
260bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
261bf35baadSXuan Hu
262bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
263730cfbc0SXuan Hu
26439c59369SXuan Hu  def numWakeupFromWB = {
26539c59369SXuan Hu    val pregSet = this.pregReadSet
26639c59369SXuan Hu    pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum
26739c59369SXuan Hu  }
26839c59369SXuan Hu
269670870b3SXuan Hu  def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0
270c0be7f33SXuan Hu
271399ac7a1Ssinsanction  def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readIntRf).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1)
272f39a61a1SzhanglyGit
273399ac7a1Ssinsanction  def needWakeupFromFpWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readFpRf).groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1)
27460f0c5aeSxiaofeibao
275399ac7a1Ssinsanction  def needWakeupFromVfWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVecRf).groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1)
276f39a61a1SzhanglyGit
277399ac7a1Ssinsanction  def needWakeupFromV0WBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readV0Rf).groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1)
278de8bd1d0Ssinsanction
279399ac7a1Ssinsanction  def needWakeupFromVlWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVlRf).groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1)
280de8bd1d0Ssinsanction
281de111a36Ssinsanction  def hasWakeupFromMem: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isMemExeUnit).fold(false)(_ | _)
282de111a36Ssinsanction
283de111a36Ssinsanction  def hasWakeupFromVf: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isVfExeUnit).fold(false)(_ | _)
284730cfbc0SXuan Hu
285730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
286730cfbc0SXuan Hu
287f7f73727Ssinsanction  def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs)
288f7f73727Ssinsanction
289f7f73727Ssinsanction  def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq()
290f7f73727Ssinsanction
291f7f73727Ssinsanction  def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length
292f7f73727Ssinsanction
293f7f73727Ssinsanction  def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0
294f7f73727Ssinsanction
295520f7dacSsinsanction  def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct
296520f7dacSsinsanction
297520f7dacSsinsanction  // set load imm to 32-bit for fused_lui_load
29831386625Ssinsanction  def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len
299520f7dacSsinsanction
300520f7dacSsinsanction  def needImm: Boolean = deqImmTypes.nonEmpty
301520f7dacSsinsanction
302730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
30339c59369SXuan Hu
30439c59369SXuan Hu  /**
30539c59369SXuan Hu    * Get [[PregWB]] of this IssueBlock
30639c59369SXuan Hu    * @return set of [[PregWB]] of [[ExeUnit]]
30739c59369SXuan Hu    */
30839c59369SXuan Hu  def getWbCfgs: Seq[Set[PregWB]] = {
309730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
310730cfbc0SXuan Hu  }
311730cfbc0SXuan Hu
312730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
313730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
314730cfbc0SXuan Hu  }
315730cfbc0SXuan Hu
316dd473fffSXuan Hu  def bindBackendParam(param: BackendParams): Unit = {
317dd473fffSXuan Hu    backendParam = param
318dd473fffSXuan Hu  }
319dd473fffSXuan Hu
320acf41503Ssinsanction  def wakeUpSourceExuIdx: Seq[Int] = {
321acf41503Ssinsanction    wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name))
322acf41503Ssinsanction  }
323acf41503Ssinsanction
324730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
325730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
326730cfbc0SXuan Hu  }
327730cfbc0SXuan Hu
328730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
329670870b3SXuan Hu    MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle)))
330730cfbc0SXuan Hu  }
331730cfbc0SXuan Hu
332730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
333670870b3SXuan Hu    MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle)))
334730cfbc0SXuan Hu  }
335730cfbc0SXuan Hu
3365d2b9cadSXuan Hu  def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = {
337670870b3SXuan Hu    MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle)))
3385d2b9cadSXuan Hu  }
3395d2b9cadSXuan Hu
340730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
341670870b3SXuan Hu    MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x))))
342730cfbc0SXuan Hu  }
343730cfbc0SXuan Hu
344ec49b127Ssinsanction  def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = {
345c0be7f33SXuan Hu    val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match {
346f39a61a1SzhanglyGit      case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
347c0be7f33SXuan Hu      case _ => Seq()
348c0be7f33SXuan Hu    }
34960f0c5aeSxiaofeibao    val fpBundle = schdType match {
35060f0c5aeSxiaofeibao      case FpScheduler() | MemScheduler() => needWakeupFromFpWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
35160f0c5aeSxiaofeibao      case _ => Seq()
35260f0c5aeSxiaofeibao    }
353c0be7f33SXuan Hu    val vfBundle = schdType match {
354f39a61a1SzhanglyGit      case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
355c0be7f33SXuan Hu      case _ => Seq()
356c0be7f33SXuan Hu    }
3578dd32220Ssinsanction    val v0Bundle = schdType match {
3588dd32220Ssinsanction      case VfScheduler() | MemScheduler() => needWakeupFromV0WBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
3598dd32220Ssinsanction      case _ => Seq()
3608dd32220Ssinsanction    }
3618dd32220Ssinsanction    val vlBundle = schdType match {
3628dd32220Ssinsanction      case VfScheduler() | MemScheduler() => needWakeupFromVlWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq
3638dd32220Ssinsanction      case _ => Seq()
3648dd32220Ssinsanction    }
3658dd32220Ssinsanction    MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle)
366bf35baadSXuan Hu  }
367bf35baadSXuan Hu
368c0be7f33SXuan Hu  def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
3694c5a0d77Sxiaofeibao-xjtu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum))))
370c0be7f33SXuan Hu  }
371c0be7f33SXuan Hu
372c0be7f33SXuan Hu  def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = {
373c0be7f33SXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam))))
374c0be7f33SXuan Hu  }
375c0be7f33SXuan Hu
376730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
377730cfbc0SXuan Hu    implicit val issueBlockParams = this
378730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
379730cfbc0SXuan Hu  }
380730cfbc0SXuan Hu
381c38df446SzhanglyGit  def genOG2RespBundle(implicit p: Parameters) = {
382c38df446SzhanglyGit    implicit val issueBlockParams = this
383c38df446SzhanglyGit    MixedVec(exuBlockParams.map(_ => new Valid(new EntryDeqRespBundle)))
384c38df446SzhanglyGit  }
385c38df446SzhanglyGit
386e3da8badSTang Haojin  def genWbFuBusyTableWriteBundle(implicit p: Parameters) = {
3878d29ec32Sczw    implicit val issueBlockParams = this
388dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
3898d29ec32Sczw  }
3908d29ec32Sczw
391e3da8badSTang Haojin  def genWbFuBusyTableReadBundle(implicit p: Parameters) = {
3928d29ec32Sczw    implicit val issueBlockParams = this
3932e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
3942e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
3952e0a7dc5Sfdy    })
3962e0a7dc5Sfdy  }
3972e0a7dc5Sfdy
3982e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
3992e0a7dc5Sfdy    implicit val issueBlockParams = this
4002e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
4012e0a7dc5Sfdy      new WbConflictBundle(x)
4022e0a7dc5Sfdy    })
4038d29ec32Sczw  }
4048d29ec32Sczw
405730cfbc0SXuan Hu  def getIQName = {
406730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
407730cfbc0SXuan Hu  }
4080721d1aaSXuan Hu
4090721d1aaSXuan Hu  def getEntryName = {
4100721d1aaSXuan Hu    "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
4110721d1aaSXuan Hu  }
412730cfbc0SXuan Hu}
413