1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 55d2b9cadSXuan Huimport chisel3.util._ 6bf35baadSXuan Huimport utils.SeqUtils 7dd473fffSXuan Huimport xiangshan.backend.BackendParams 85d2b9cadSXuan Huimport xiangshan.backend.Bundles._ 939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig 10de8bd1d0Ssinsanctionimport xiangshan.backend.datapath.WbConfig._ 115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource} 1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams} 135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 14520f7dacSsinsanctionimport xiangshan.SelImm 15c38df446SzhanglyGitimport xiangshan.backend.issue.EntryBundles.EntryDeqRespBundle 16730cfbc0SXuan Hu 17730cfbc0SXuan Hucase class IssueBlockParams( 18730cfbc0SXuan Hu // top down 19670870b3SXuan Hu private val exuParams: Seq[ExeUnitParams], 2056bcaed7SHaojin Tang val numEntries : Int, 21bf35baadSXuan Hu numEnq : Int, 2228607074Ssinsanction numComp : Int, 23730cfbc0SXuan Hu numDeqOutside : Int = 0, 24730cfbc0SXuan Hu numWakeupFromOthers : Int = 0, 25730cfbc0SXuan Hu XLEN : Int = 64, 26730cfbc0SXuan Hu VLEN : Int = 128, 27730cfbc0SXuan Hu vaddrBits : Int = 39, 28730cfbc0SXuan Hu // calculate in scheduler 299b258a00Sxgkiri var idxInSchBlk : Int = 0, 30730cfbc0SXuan Hu)( 31730cfbc0SXuan Hu implicit 32730cfbc0SXuan Hu val schdType: SchedulerType, 33730cfbc0SXuan Hu) { 34dd473fffSXuan Hu var backendParam: BackendParams = null 35dd473fffSXuan Hu 36670870b3SXuan Hu val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit) 37670870b3SXuan Hu 38670870b3SXuan Hu val allExuParams = exuParams 39670870b3SXuan Hu 409b258a00Sxgkiri def updateIdx(idx: Int): Unit = { 419b258a00Sxgkiri this.idxInSchBlk = idx 429b258a00Sxgkiri } 439b258a00Sxgkiri 44730cfbc0SXuan Hu def inMemSchd: Boolean = schdType == MemScheduler() 45730cfbc0SXuan Hu 46730cfbc0SXuan Hu def inIntSchd: Boolean = schdType == IntScheduler() 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu def inVfSchd: Boolean = schdType == VfScheduler() 49730cfbc0SXuan Hu 50e07131b2Ssinsanction def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0) 51730cfbc0SXuan Hu 52730cfbc0SXuan Hu def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0 53730cfbc0SXuan Hu 54730cfbc0SXuan Hu def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0 55730cfbc0SXuan Hu 5656715025SXuan Hu def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0 5756715025SXuan Hu 58e07131b2Ssinsanction def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0 592d270511Ssinsanction 60e07131b2Ssinsanction def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0 612d270511Ssinsanction 62e07131b2Ssinsanction def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ 632d270511Ssinsanction 6438f78b5dSxiaofeibao-xjtu def needFeedBackSqIdx: Boolean = isVecMemIQ || isStAddrIQ 6538f78b5dSxiaofeibao-xjtu 6628ac1c16Sxiaofeibao-xjtu def needFeedBackLqIdx: Boolean = isVecMemIQ || isLdAddrIQ 6728ac1c16Sxiaofeibao-xjtu 68*e600b1ddSxiaofeibao-xjtu def needLoadDependency: Boolean = exuBlockParams.map(_.needLoadDependency).reduce(_ || _) 69*e600b1ddSxiaofeibao-xjtu 70670870b3SXuan Hu def numExu: Int = exuBlockParams.count(!_.fakeUnit) 71730cfbc0SXuan Hu 72730cfbc0SXuan Hu def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max 73730cfbc0SXuan Hu 74730cfbc0SXuan Hu def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max 75730cfbc0SXuan Hu 76730cfbc0SXuan Hu def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max 77730cfbc0SXuan Hu 78730cfbc0SXuan Hu def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max 79730cfbc0SXuan Hu 80de8bd1d0Ssinsanction def numV0Src: Int = exuBlockParams.map(_.numV0Src).max 81de8bd1d0Ssinsanction 82de8bd1d0Ssinsanction def numVlSrc: Int = exuBlockParams.map(_.numVlSrc).max 83de8bd1d0Ssinsanction 84730cfbc0SXuan Hu def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max 85730cfbc0SXuan Hu 86730cfbc0SXuan Hu def numSrc: Int = exuBlockParams.map(_.numSrc).max 87730cfbc0SXuan Hu 88730cfbc0SXuan Hu def readIntRf: Boolean = numIntSrc > 0 89730cfbc0SXuan Hu 90730cfbc0SXuan Hu def readFpRf: Boolean = numFpSrc > 0 91730cfbc0SXuan Hu 92730cfbc0SXuan Hu def readVecRf: Boolean = numVecSrc > 0 93730cfbc0SXuan Hu 94730cfbc0SXuan Hu def readVfRf: Boolean = numVfSrc > 0 95730cfbc0SXuan Hu 96399ac7a1Ssinsanction def readV0Rf: Boolean = numV0Src > 0 97399ac7a1Ssinsanction 98399ac7a1Ssinsanction def readVlRf: Boolean = numVlSrc > 0 99399ac7a1Ssinsanction 100730cfbc0SXuan Hu def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _) 101730cfbc0SXuan Hu 102730cfbc0SXuan Hu def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _) 103730cfbc0SXuan Hu 104730cfbc0SXuan Hu def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _) 105730cfbc0SXuan Hu 106dd461822Ssinsanction def writeV0Rf: Boolean = exuBlockParams.map(_.writeV0Rf).reduce(_ || _) 107dd461822Ssinsanction 108dd461822Ssinsanction def writeVlRf: Boolean = exuBlockParams.map(_.writeVlRf).reduce(_ || _) 109dd461822Ssinsanction 110730cfbc0SXuan Hu def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted 111730cfbc0SXuan Hu 112730cfbc0SXuan Hu def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _) 113730cfbc0SXuan Hu 114730cfbc0SXuan Hu def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _) 115730cfbc0SXuan Hu 116730cfbc0SXuan Hu def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _) 117730cfbc0SXuan Hu 118730cfbc0SXuan Hu def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _) 119730cfbc0SXuan Hu 120730cfbc0SXuan Hu def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger 121730cfbc0SXuan Hu 122730cfbc0SXuan Hu def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0 123730cfbc0SXuan Hu 124730cfbc0SXuan Hu def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _) 125730cfbc0SXuan Hu 12617985fbbSZiyue Zhang def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _) 12717985fbbSZiyue Zhang 128b6279fc6SZiyue Zhang def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _) 129b6279fc6SZiyue Zhang 1307e4f0b19SZiyue-Zhang def writeVType: Boolean = exuBlockParams.map(_.writeVType).reduce(_ || _) 1317e4f0b19SZiyue-Zhang 132730cfbc0SXuan Hu def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq 133730cfbc0SXuan Hu 134730cfbc0SXuan Hu def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf) 135730cfbc0SXuan Hu 136730cfbc0SXuan Hu def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf) 137730cfbc0SXuan Hu 138730cfbc0SXuan Hu def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf) 139730cfbc0SXuan Hu 140730cfbc0SXuan Hu def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf) 141730cfbc0SXuan Hu 142730cfbc0SXuan Hu def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB) 143730cfbc0SXuan Hu 144730cfbc0SXuan Hu def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN 145730cfbc0SXuan Hu 146730cfbc0SXuan Hu def numDeq: Int = numDeqOutside + exuBlockParams.length 147730cfbc0SXuan Hu 14828607074Ssinsanction def numSimp: Int = numEntries - numEnq - numComp 14928607074Ssinsanction 15028607074Ssinsanction def isAllComp: Boolean = numComp == (numEntries - numEnq) 15128607074Ssinsanction 15228607074Ssinsanction def isAllSimp: Boolean = numComp == 0 15328607074Ssinsanction 15428607074Ssinsanction def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp) 15528607074Ssinsanction 156730cfbc0SXuan Hu def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum 157730cfbc0SXuan Hu 158730cfbc0SXuan Hu def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum 159730cfbc0SXuan Hu 160730cfbc0SXuan Hu def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum 161730cfbc0SXuan Hu 162730cfbc0SXuan Hu def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum 163730cfbc0SXuan Hu 164730cfbc0SXuan Hu def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum 165730cfbc0SXuan Hu 166730cfbc0SXuan Hu def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum 167730cfbc0SXuan Hu 168730cfbc0SXuan Hu def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum 169730cfbc0SXuan Hu 170730cfbc0SXuan Hu def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum 171730cfbc0SXuan Hu 172730cfbc0SXuan Hu def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum 173730cfbc0SXuan Hu 174d91483a6Sfdy def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum 175730cfbc0SXuan Hu 176730cfbc0SXuan Hu def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum 177730cfbc0SXuan Hu 178730cfbc0SXuan Hu def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum 179730cfbc0SXuan Hu 180b133b458SXuan Hu def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu) 181730cfbc0SXuan Hu 182b133b458SXuan Hu def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu) 183730cfbc0SXuan Hu 184730cfbc0SXuan Hu def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum 185730cfbc0SXuan Hu 186730cfbc0SXuan Hu def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum 187730cfbc0SXuan Hu 188670870b3SXuan Hu def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta 189b133b458SXuan Hu 1908a66c02cSXuan Hu def LdExuCnt = LduCnt + HyuCnt 1918a66c02cSXuan Hu 192730cfbc0SXuan Hu def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum 193730cfbc0SXuan Hu 194730cfbc0SXuan Hu def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum 195730cfbc0SXuan Hu 196730cfbc0SXuan Hu def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum 197730cfbc0SXuan Hu 198730cfbc0SXuan Hu def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum 199730cfbc0SXuan Hu 200730cfbc0SXuan Hu def numRedirect: Int = exuBlockParams.count(_.hasRedirect) 201730cfbc0SXuan Hu 202f8b278aaSsinsanction def numWriteRegCache: Int = exuBlockParams.map(x => if (x.needWriteRegCache) 1 else 0).sum 203f8b278aaSsinsanction 204f8b278aaSsinsanction def needWriteRegCache: Boolean = numWriteRegCache > 0 205f8b278aaSsinsanction 2064c2a845dSsinsanction def needReadRegCache: Boolean = exuBlockParams.map(_.needReadRegCache).reduce(_ || _) 2074c2a845dSsinsanction 20839c59369SXuan Hu /** 20939c59369SXuan Hu * Get the regfile type that this issue queue need to read 21039c59369SXuan Hu */ 21139c59369SXuan Hu def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _) 21239c59369SXuan Hu 21339c59369SXuan Hu /** 21439c59369SXuan Hu * Get the regfile type that this issue queue need to read 21539c59369SXuan Hu */ 21639c59369SXuan Hu def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _) 21739c59369SXuan Hu 21839c59369SXuan Hu /** 21939c59369SXuan Hu * Get the max width of psrc 22039c59369SXuan Hu */ 22139c59369SXuan Hu def rdPregIdxWidth = { 22239c59369SXuan Hu this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 22339c59369SXuan Hu } 22439c59369SXuan Hu 22539c59369SXuan Hu /** 22639c59369SXuan Hu * Get the max width of pdest 22739c59369SXuan Hu */ 22839c59369SXuan Hu def wbPregIdxWidth = { 22939c59369SXuan Hu this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 23039c59369SXuan Hu } 23139c59369SXuan Hu 232bf35baadSXuan Hu def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs) 233bf35baadSXuan Hu 234bf35baadSXuan Hu /** Get exu source wake up 235bf35baadSXuan Hu * @todo replace with 236bf35baadSXuan Hu * exuBlockParams 237bf35baadSXuan Hu * .flatMap(_.iqWakeUpSinkPairs) 238bf35baadSXuan Hu * .map(_.source) 239bf35baadSXuan Hu * .distinctBy(_.name) 240bf35baadSXuan Hu * when xiangshan is updated to 2.13.11 241bf35baadSXuan Hu */ 242bf35baadSXuan Hu def wakeUpInExuSources: Seq[WakeUpSource] = { 243bf35baadSXuan Hu SeqUtils.distinctBy( 244bf35baadSXuan Hu exuBlockParams 245bf35baadSXuan Hu .flatMap(_.iqWakeUpSinkPairs) 246bf35baadSXuan Hu .map(_.source) 247bf35baadSXuan Hu )(_.name) 248bf35baadSXuan Hu } 249bf35baadSXuan Hu 250bf35baadSXuan Hu def wakeUpOutExuSources: Seq[WakeUpSource] = { 251bf35baadSXuan Hu SeqUtils.distinctBy( 252bf35baadSXuan Hu exuBlockParams 253bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 254bf35baadSXuan Hu .map(_.source) 255bf35baadSXuan Hu )(_.name) 256bf35baadSXuan Hu } 257bf35baadSXuan Hu 258bf35baadSXuan Hu def wakeUpToExuSinks = exuBlockParams 259bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 260bf35baadSXuan Hu .map(_.sink).distinct 261bf35baadSXuan Hu 2620c7ebb58Sxiaofeibao-xjtu def numWakeupToIQ: Int = wakeUpInExuSources.size 2630c7ebb58Sxiaofeibao-xjtu 264bf35baadSXuan Hu def numWakeupFromIQ: Int = wakeUpInExuSources.size 265bf35baadSXuan Hu 266bf35baadSXuan Hu def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers 267730cfbc0SXuan Hu 26839c59369SXuan Hu def numWakeupFromWB = { 26939c59369SXuan Hu val pregSet = this.pregReadSet 27039c59369SXuan Hu pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum 27139c59369SXuan Hu } 27239c59369SXuan Hu 273670870b3SXuan Hu def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0 274c0be7f33SXuan Hu 275399ac7a1Ssinsanction def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readIntRf).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 276f39a61a1SzhanglyGit 277399ac7a1Ssinsanction def needWakeupFromFpWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readFpRf).groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1) 27860f0c5aeSxiaofeibao 279399ac7a1Ssinsanction def needWakeupFromVfWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVecRf).groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 280f39a61a1SzhanglyGit 281399ac7a1Ssinsanction def needWakeupFromV0WBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readV0Rf).groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1) 282de8bd1d0Ssinsanction 283399ac7a1Ssinsanction def needWakeupFromVlWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVlRf).groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1) 284de8bd1d0Ssinsanction 285de111a36Ssinsanction def hasWakeupFromMem: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isMemExeUnit).fold(false)(_ | _) 286de111a36Ssinsanction 287de111a36Ssinsanction def hasWakeupFromVf: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isVfExeUnit).fold(false)(_ | _) 288730cfbc0SXuan Hu 289730cfbc0SXuan Hu def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct 290730cfbc0SXuan Hu 291f7f73727Ssinsanction def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs) 292f7f73727Ssinsanction 293f7f73727Ssinsanction def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq() 294f7f73727Ssinsanction 295f7f73727Ssinsanction def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length 296f7f73727Ssinsanction 297f7f73727Ssinsanction def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0 298f7f73727Ssinsanction 299520f7dacSsinsanction def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct 300520f7dacSsinsanction 301520f7dacSsinsanction // set load imm to 32-bit for fused_lui_load 30231386625Ssinsanction def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len 303520f7dacSsinsanction 304520f7dacSsinsanction def needImm: Boolean = deqImmTypes.nonEmpty 305520f7dacSsinsanction 306730cfbc0SXuan Hu // cfgs(exuIdx)(set of exu's wb) 30739c59369SXuan Hu 30839c59369SXuan Hu /** 30939c59369SXuan Hu * Get [[PregWB]] of this IssueBlock 31039c59369SXuan Hu * @return set of [[PregWB]] of [[ExeUnit]] 31139c59369SXuan Hu */ 31239c59369SXuan Hu def getWbCfgs: Seq[Set[PregWB]] = { 313730cfbc0SXuan Hu exuBlockParams.map(exu => exu.wbPortConfigs.toSet) 314730cfbc0SXuan Hu } 315730cfbc0SXuan Hu 316730cfbc0SXuan Hu def canAccept(fuType: UInt): Bool = { 317730cfbc0SXuan Hu Cat(getFuCfgs.map(_.fuType.U === fuType)).orR 318730cfbc0SXuan Hu } 319730cfbc0SXuan Hu 320dd473fffSXuan Hu def bindBackendParam(param: BackendParams): Unit = { 321dd473fffSXuan Hu backendParam = param 322dd473fffSXuan Hu } 323dd473fffSXuan Hu 324acf41503Ssinsanction def wakeUpSourceExuIdx: Seq[Int] = { 325acf41503Ssinsanction wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name)) 326acf41503Ssinsanction } 327acf41503Ssinsanction 328730cfbc0SXuan Hu def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = { 329730cfbc0SXuan Hu MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle))) 330730cfbc0SXuan Hu } 331730cfbc0SXuan Hu 332730cfbc0SXuan Hu def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = { 333670870b3SXuan Hu MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle))) 334730cfbc0SXuan Hu } 335730cfbc0SXuan Hu 336730cfbc0SXuan Hu def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 337670870b3SXuan Hu MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle))) 338730cfbc0SXuan Hu } 339730cfbc0SXuan Hu 3405d2b9cadSXuan Hu def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = { 341670870b3SXuan Hu MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle))) 3425d2b9cadSXuan Hu } 3435d2b9cadSXuan Hu 344730cfbc0SXuan Hu def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = { 345670870b3SXuan Hu MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x)))) 346730cfbc0SXuan Hu } 347730cfbc0SXuan Hu 348ec49b127Ssinsanction def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 349c0be7f33SXuan Hu val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 350f39a61a1SzhanglyGit case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 351c0be7f33SXuan Hu case _ => Seq() 352c0be7f33SXuan Hu } 35360f0c5aeSxiaofeibao val fpBundle = schdType match { 35460f0c5aeSxiaofeibao case FpScheduler() | MemScheduler() => needWakeupFromFpWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 35560f0c5aeSxiaofeibao case _ => Seq() 35660f0c5aeSxiaofeibao } 357c0be7f33SXuan Hu val vfBundle = schdType match { 358f39a61a1SzhanglyGit case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 359c0be7f33SXuan Hu case _ => Seq() 360c0be7f33SXuan Hu } 3618dd32220Ssinsanction val v0Bundle = schdType match { 3628dd32220Ssinsanction case VfScheduler() | MemScheduler() => needWakeupFromV0WBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 3638dd32220Ssinsanction case _ => Seq() 3648dd32220Ssinsanction } 3658dd32220Ssinsanction val vlBundle = schdType match { 3668dd32220Ssinsanction case VfScheduler() | MemScheduler() => needWakeupFromVlWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 3678dd32220Ssinsanction case _ => Seq() 3688dd32220Ssinsanction } 3698dd32220Ssinsanction MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle) 370bf35baadSXuan Hu } 371bf35baadSXuan Hu 372c0be7f33SXuan Hu def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 3734c5a0d77Sxiaofeibao-xjtu MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum)))) 374c0be7f33SXuan Hu } 375c0be7f33SXuan Hu 376c0be7f33SXuan Hu def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 377c0be7f33SXuan Hu MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam)))) 378c0be7f33SXuan Hu } 379c0be7f33SXuan Hu 380730cfbc0SXuan Hu def genOGRespBundle(implicit p: Parameters) = { 381730cfbc0SXuan Hu implicit val issueBlockParams = this 382730cfbc0SXuan Hu MixedVec(exuBlockParams.map(_ => new OGRespBundle)) 383730cfbc0SXuan Hu } 384730cfbc0SXuan Hu 385c38df446SzhanglyGit def genOG2RespBundle(implicit p: Parameters) = { 386c38df446SzhanglyGit implicit val issueBlockParams = this 387c38df446SzhanglyGit MixedVec(exuBlockParams.map(_ => new Valid(new EntryDeqRespBundle))) 388c38df446SzhanglyGit } 389c38df446SzhanglyGit 390e3da8badSTang Haojin def genWbFuBusyTableWriteBundle(implicit p: Parameters) = { 3918d29ec32Sczw implicit val issueBlockParams = this 392dd970561SzhanglyGit MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x))) 3938d29ec32Sczw } 3948d29ec32Sczw 395e3da8badSTang Haojin def genWbFuBusyTableReadBundle(implicit p: Parameters) = { 3968d29ec32Sczw implicit val issueBlockParams = this 3972e0a7dc5Sfdy MixedVec(exuBlockParams.map{ x => 3982e0a7dc5Sfdy new WbFuBusyTableReadBundle(x) 3992e0a7dc5Sfdy }) 4002e0a7dc5Sfdy } 4012e0a7dc5Sfdy 4022e0a7dc5Sfdy def genWbConflictBundle()(implicit p: Parameters) = { 4032e0a7dc5Sfdy implicit val issueBlockParams = this 4042e0a7dc5Sfdy MixedVec(exuBlockParams.map { x => 4052e0a7dc5Sfdy new WbConflictBundle(x) 4062e0a7dc5Sfdy }) 4078d29ec32Sczw } 4088d29ec32Sczw 409730cfbc0SXuan Hu def getIQName = { 410730cfbc0SXuan Hu "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 411730cfbc0SXuan Hu } 4120721d1aaSXuan Hu 4130721d1aaSXuan Hu def getEntryName = { 4140721d1aaSXuan Hu "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 4150721d1aaSXuan Hu } 416730cfbc0SXuan Hu} 417