1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 55d2b9cadSXuan Huimport chisel3.util._ 6bf35baadSXuan Huimport utils.SeqUtils 7dd473fffSXuan Huimport xiangshan.backend.BackendParams 85d2b9cadSXuan Huimport xiangshan.backend.Bundles._ 939c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.DataConfig 10de8bd1d0Ssinsanctionimport xiangshan.backend.datapath.WbConfig._ 115d2b9cadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource} 1239c59369SXuan Huimport xiangshan.backend.exu.{ExeUnit, ExeUnitParams} 135d2b9cadSXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 14520f7dacSsinsanctionimport xiangshan.SelImm 15c38df446SzhanglyGitimport xiangshan.backend.issue.EntryBundles.EntryDeqRespBundle 16730cfbc0SXuan Hu 17730cfbc0SXuan Hucase class IssueBlockParams( 18730cfbc0SXuan Hu // top down 19670870b3SXuan Hu private val exuParams: Seq[ExeUnitParams], 2056bcaed7SHaojin Tang val numEntries : Int, 21bf35baadSXuan Hu numEnq : Int, 2228607074Ssinsanction numComp : Int, 23730cfbc0SXuan Hu numDeqOutside : Int = 0, 24730cfbc0SXuan Hu numWakeupFromOthers : Int = 0, 25730cfbc0SXuan Hu XLEN : Int = 64, 26730cfbc0SXuan Hu VLEN : Int = 128, 27730cfbc0SXuan Hu vaddrBits : Int = 39, 28730cfbc0SXuan Hu // calculate in scheduler 299b258a00Sxgkiri var idxInSchBlk : Int = 0, 30730cfbc0SXuan Hu)( 31730cfbc0SXuan Hu implicit 32730cfbc0SXuan Hu val schdType: SchedulerType, 33730cfbc0SXuan Hu) { 34dd473fffSXuan Hu var backendParam: BackendParams = null 35dd473fffSXuan Hu 36670870b3SXuan Hu val exuBlockParams: Seq[ExeUnitParams] = exuParams.filterNot(_.fakeUnit) 37670870b3SXuan Hu 38670870b3SXuan Hu val allExuParams = exuParams 39670870b3SXuan Hu 409b258a00Sxgkiri def updateIdx(idx: Int): Unit = { 419b258a00Sxgkiri this.idxInSchBlk = idx 429b258a00Sxgkiri } 439b258a00Sxgkiri 44730cfbc0SXuan Hu def inMemSchd: Boolean = schdType == MemScheduler() 45730cfbc0SXuan Hu 46730cfbc0SXuan Hu def inIntSchd: Boolean = schdType == IntScheduler() 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu def inVfSchd: Boolean = schdType == VfScheduler() 49730cfbc0SXuan Hu 50e07131b2Ssinsanction def isMemAddrIQ: Boolean = inMemSchd && (LduCnt > 0 || StaCnt > 0 || VlduCnt > 0 || VstuCnt > 0 || HyuCnt > 0) 51730cfbc0SXuan Hu 52730cfbc0SXuan Hu def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0 53730cfbc0SXuan Hu 54730cfbc0SXuan Hu def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0 55730cfbc0SXuan Hu 5656715025SXuan Hu def isHyAddrIQ: Boolean = inMemSchd && HyuCnt > 0 5756715025SXuan Hu 58e07131b2Ssinsanction def isVecLduIQ: Boolean = inMemSchd && VlduCnt > 0 592d270511Ssinsanction 60e07131b2Ssinsanction def isVecStuIQ: Boolean = inMemSchd && VstuCnt > 0 612d270511Ssinsanction 62e07131b2Ssinsanction def isVecMemIQ: Boolean = isVecLduIQ || isVecStuIQ 632d270511Ssinsanction 64670870b3SXuan Hu def numExu: Int = exuBlockParams.count(!_.fakeUnit) 65730cfbc0SXuan Hu 66730cfbc0SXuan Hu def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max 67730cfbc0SXuan Hu 68730cfbc0SXuan Hu def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max 69730cfbc0SXuan Hu 70730cfbc0SXuan Hu def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max 71730cfbc0SXuan Hu 72730cfbc0SXuan Hu def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max 73730cfbc0SXuan Hu 74de8bd1d0Ssinsanction def numV0Src: Int = exuBlockParams.map(_.numV0Src).max 75de8bd1d0Ssinsanction 76de8bd1d0Ssinsanction def numVlSrc: Int = exuBlockParams.map(_.numVlSrc).max 77de8bd1d0Ssinsanction 78730cfbc0SXuan Hu def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max 79730cfbc0SXuan Hu 80730cfbc0SXuan Hu def numSrc: Int = exuBlockParams.map(_.numSrc).max 81730cfbc0SXuan Hu 82730cfbc0SXuan Hu def readIntRf: Boolean = numIntSrc > 0 83730cfbc0SXuan Hu 84730cfbc0SXuan Hu def readFpRf: Boolean = numFpSrc > 0 85730cfbc0SXuan Hu 86730cfbc0SXuan Hu def readVecRf: Boolean = numVecSrc > 0 87730cfbc0SXuan Hu 88730cfbc0SXuan Hu def readVfRf: Boolean = numVfSrc > 0 89730cfbc0SXuan Hu 90399ac7a1Ssinsanction def readV0Rf: Boolean = numV0Src > 0 91399ac7a1Ssinsanction 92399ac7a1Ssinsanction def readVlRf: Boolean = numVlSrc > 0 93399ac7a1Ssinsanction 94730cfbc0SXuan Hu def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _) 95730cfbc0SXuan Hu 96730cfbc0SXuan Hu def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _) 97730cfbc0SXuan Hu 98730cfbc0SXuan Hu def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _) 99730cfbc0SXuan Hu 100*dd461822Ssinsanction def writeV0Rf: Boolean = exuBlockParams.map(_.writeV0Rf).reduce(_ || _) 101*dd461822Ssinsanction 102*dd461822Ssinsanction def writeVlRf: Boolean = exuBlockParams.map(_.writeVlRf).reduce(_ || _) 103*dd461822Ssinsanction 104730cfbc0SXuan Hu def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted 105730cfbc0SXuan Hu 106730cfbc0SXuan Hu def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _) 107730cfbc0SXuan Hu 108730cfbc0SXuan Hu def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _) 109730cfbc0SXuan Hu 110730cfbc0SXuan Hu def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _) 111730cfbc0SXuan Hu 112730cfbc0SXuan Hu def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _) 113730cfbc0SXuan Hu 114730cfbc0SXuan Hu def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger 115730cfbc0SXuan Hu 116730cfbc0SXuan Hu def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0 117730cfbc0SXuan Hu 118730cfbc0SXuan Hu def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _) 119730cfbc0SXuan Hu 12017985fbbSZiyue Zhang def needSrcVxrm: Boolean = exuBlockParams.map(_.needSrcVxrm).reduce(_ || _) 12117985fbbSZiyue Zhang 122b6279fc6SZiyue Zhang def writeVConfig: Boolean = exuBlockParams.map(_.writeVConfig).reduce(_ || _) 123b6279fc6SZiyue Zhang 1247e4f0b19SZiyue-Zhang def writeVType: Boolean = exuBlockParams.map(_.writeVType).reduce(_ || _) 1257e4f0b19SZiyue-Zhang 126730cfbc0SXuan Hu def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq 127730cfbc0SXuan Hu 128730cfbc0SXuan Hu def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf) 129730cfbc0SXuan Hu 130730cfbc0SXuan Hu def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf) 131730cfbc0SXuan Hu 132730cfbc0SXuan Hu def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf) 133730cfbc0SXuan Hu 134730cfbc0SXuan Hu def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf) 135730cfbc0SXuan Hu 136730cfbc0SXuan Hu def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB) 137730cfbc0SXuan Hu 138730cfbc0SXuan Hu def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN 139730cfbc0SXuan Hu 140730cfbc0SXuan Hu def numDeq: Int = numDeqOutside + exuBlockParams.length 141730cfbc0SXuan Hu 14228607074Ssinsanction def numSimp: Int = numEntries - numEnq - numComp 14328607074Ssinsanction 14428607074Ssinsanction def isAllComp: Boolean = numComp == (numEntries - numEnq) 14528607074Ssinsanction 14628607074Ssinsanction def isAllSimp: Boolean = numComp == 0 14728607074Ssinsanction 14828607074Ssinsanction def hasCompAndSimp: Boolean = !(isAllComp || isAllSimp) 14928607074Ssinsanction 150730cfbc0SXuan Hu def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum 151730cfbc0SXuan Hu 152730cfbc0SXuan Hu def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum 153730cfbc0SXuan Hu 154730cfbc0SXuan Hu def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum 155730cfbc0SXuan Hu 156730cfbc0SXuan Hu def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum 157730cfbc0SXuan Hu 158730cfbc0SXuan Hu def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum 159730cfbc0SXuan Hu 160730cfbc0SXuan Hu def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum 161730cfbc0SXuan Hu 162730cfbc0SXuan Hu def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum 163730cfbc0SXuan Hu 164730cfbc0SXuan Hu def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum 165730cfbc0SXuan Hu 166730cfbc0SXuan Hu def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum 167730cfbc0SXuan Hu 168d91483a6Sfdy def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum 169730cfbc0SXuan Hu 170730cfbc0SXuan Hu def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum 171730cfbc0SXuan Hu 172730cfbc0SXuan Hu def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum 173730cfbc0SXuan Hu 174b133b458SXuan Hu def LduCnt: Int = exuBlockParams.count(x => x.hasLoadFu && !x.hasStoreAddrFu) 175730cfbc0SXuan Hu 176b133b458SXuan Hu def StaCnt: Int = exuBlockParams.count(x => !x.hasLoadFu && x.hasStoreAddrFu) 177730cfbc0SXuan Hu 178730cfbc0SXuan Hu def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum 179730cfbc0SXuan Hu 180730cfbc0SXuan Hu def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum 181730cfbc0SXuan Hu 182670870b3SXuan Hu def HyuCnt: Int = exuBlockParams.count(_.hasHyldaFu) // only count hylda, since it equals to hysta 183b133b458SXuan Hu 1848a66c02cSXuan Hu def LdExuCnt = LduCnt + HyuCnt 1858a66c02cSXuan Hu 186730cfbc0SXuan Hu def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum 187730cfbc0SXuan Hu 188730cfbc0SXuan Hu def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum 189730cfbc0SXuan Hu 190730cfbc0SXuan Hu def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum 191730cfbc0SXuan Hu 192730cfbc0SXuan Hu def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum 193730cfbc0SXuan Hu 194730cfbc0SXuan Hu def numRedirect: Int = exuBlockParams.count(_.hasRedirect) 195730cfbc0SXuan Hu 19639c59369SXuan Hu /** 19739c59369SXuan Hu * Get the regfile type that this issue queue need to read 19839c59369SXuan Hu */ 19939c59369SXuan Hu def pregReadSet: Set[DataConfig] = exuBlockParams.map(_.pregRdDataCfgSet).fold(Set())(_ union _) 20039c59369SXuan Hu 20139c59369SXuan Hu /** 20239c59369SXuan Hu * Get the regfile type that this issue queue need to read 20339c59369SXuan Hu */ 20439c59369SXuan Hu def pregWriteSet: Set[DataConfig] = exuBlockParams.map(_.pregWbDataCfgSet).fold(Set())(_ union _) 20539c59369SXuan Hu 20639c59369SXuan Hu /** 20739c59369SXuan Hu * Get the max width of psrc 20839c59369SXuan Hu */ 20939c59369SXuan Hu def rdPregIdxWidth = { 21039c59369SXuan Hu this.pregReadSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 21139c59369SXuan Hu } 21239c59369SXuan Hu 21339c59369SXuan Hu /** 21439c59369SXuan Hu * Get the max width of pdest 21539c59369SXuan Hu */ 21639c59369SXuan Hu def wbPregIdxWidth = { 21739c59369SXuan Hu this.pregWriteSet.map(cfg => backendParam.getPregParams(cfg).addrWidth).fold(0)(_ max _) 21839c59369SXuan Hu } 21939c59369SXuan Hu 220bf35baadSXuan Hu def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs) 221bf35baadSXuan Hu 222bf35baadSXuan Hu /** Get exu source wake up 223bf35baadSXuan Hu * @todo replace with 224bf35baadSXuan Hu * exuBlockParams 225bf35baadSXuan Hu * .flatMap(_.iqWakeUpSinkPairs) 226bf35baadSXuan Hu * .map(_.source) 227bf35baadSXuan Hu * .distinctBy(_.name) 228bf35baadSXuan Hu * when xiangshan is updated to 2.13.11 229bf35baadSXuan Hu */ 230bf35baadSXuan Hu def wakeUpInExuSources: Seq[WakeUpSource] = { 231bf35baadSXuan Hu SeqUtils.distinctBy( 232bf35baadSXuan Hu exuBlockParams 233bf35baadSXuan Hu .flatMap(_.iqWakeUpSinkPairs) 234bf35baadSXuan Hu .map(_.source) 235bf35baadSXuan Hu )(_.name) 236bf35baadSXuan Hu } 237bf35baadSXuan Hu 238bf35baadSXuan Hu def wakeUpOutExuSources: Seq[WakeUpSource] = { 239bf35baadSXuan Hu SeqUtils.distinctBy( 240bf35baadSXuan Hu exuBlockParams 241bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 242bf35baadSXuan Hu .map(_.source) 243bf35baadSXuan Hu )(_.name) 244bf35baadSXuan Hu } 245bf35baadSXuan Hu 246bf35baadSXuan Hu def wakeUpToExuSinks = exuBlockParams 247bf35baadSXuan Hu .flatMap(_.iqWakeUpSourcePairs) 248bf35baadSXuan Hu .map(_.sink).distinct 249bf35baadSXuan Hu 2500c7ebb58Sxiaofeibao-xjtu def numWakeupToIQ: Int = wakeUpInExuSources.size 2510c7ebb58Sxiaofeibao-xjtu 252bf35baadSXuan Hu def numWakeupFromIQ: Int = wakeUpInExuSources.size 253bf35baadSXuan Hu 254bf35baadSXuan Hu def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers 255730cfbc0SXuan Hu 25639c59369SXuan Hu def numWakeupFromWB = { 25739c59369SXuan Hu val pregSet = this.pregReadSet 25839c59369SXuan Hu pregSet.map(cfg => backendParam.getRfWriteSize(cfg)).sum 25939c59369SXuan Hu } 26039c59369SXuan Hu 261670870b3SXuan Hu def hasIQWakeUp: Boolean = numWakeupFromIQ > 0 && numRegSrc > 0 262c0be7f33SXuan Hu 263399ac7a1Ssinsanction def needWakeupFromIntWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readIntRf).groupBy(x => x.getIntWBPort.getOrElse(IntWB(port = -1)).port).filter(_._1 != -1) 264f39a61a1SzhanglyGit 265399ac7a1Ssinsanction def needWakeupFromFpWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readFpRf).groupBy(x => x.getFpWBPort.getOrElse(FpWB(port = -1)).port).filter(_._1 != -1) 26660f0c5aeSxiaofeibao 267399ac7a1Ssinsanction def needWakeupFromVfWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVecRf).groupBy(x => x.getVfWBPort.getOrElse(VfWB(port = -1)).port).filter(_._1 != -1) 268f39a61a1SzhanglyGit 269399ac7a1Ssinsanction def needWakeupFromV0WBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readV0Rf).groupBy(x => x.getV0WBPort.getOrElse(V0WB(port = -1)).port).filter(_._1 != -1) 270de8bd1d0Ssinsanction 271399ac7a1Ssinsanction def needWakeupFromVlWBPort = backendParam.allExuParams.filter(x => !wakeUpInExuSources.map(_.name).contains(x.name) && this.readVlRf).groupBy(x => x.getVlWBPort.getOrElse(VlWB(port = -1)).port).filter(_._1 != -1) 272de8bd1d0Ssinsanction 273de111a36Ssinsanction def hasWakeupFromMem: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isMemExeUnit).fold(false)(_ | _) 274de111a36Ssinsanction 275de111a36Ssinsanction def hasWakeupFromVf: Boolean = backendParam.allExuParams.filter(x => wakeUpInExuSources.map(_.name).contains(x.name)).map(_.isVfExeUnit).fold(false)(_ | _) 276730cfbc0SXuan Hu 277730cfbc0SXuan Hu def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct 278730cfbc0SXuan Hu 279f7f73727Ssinsanction def deqFuCfgs: Seq[Seq[FuConfig]] = exuBlockParams.map(_.fuConfigs) 280f7f73727Ssinsanction 281f7f73727Ssinsanction def deqFuInterSect: Seq[FuConfig] = if (numDeq == 2) deqFuCfgs(0).intersect(deqFuCfgs(1)) else Seq() 282f7f73727Ssinsanction 283f7f73727Ssinsanction def deqFuSame: Boolean = (numDeq == 2) && deqFuInterSect.length == deqFuCfgs(0).length && deqFuCfgs(0).length == deqFuCfgs(1).length 284f7f73727Ssinsanction 285f7f73727Ssinsanction def deqFuDiff: Boolean = (numDeq == 2) && deqFuInterSect.length == 0 286f7f73727Ssinsanction 287520f7dacSsinsanction def deqImmTypes: Seq[UInt] = getFuCfgs.flatMap(_.immType).distinct 288520f7dacSsinsanction 289520f7dacSsinsanction // set load imm to 32-bit for fused_lui_load 29031386625Ssinsanction def deqImmTypesMaxLen: Int = if (isLdAddrIQ || isHyAddrIQ) 32 else deqImmTypes.map(SelImm.getImmUnion(_)).maxBy(_.len).len 291520f7dacSsinsanction 292520f7dacSsinsanction def needImm: Boolean = deqImmTypes.nonEmpty 293520f7dacSsinsanction 294730cfbc0SXuan Hu // cfgs(exuIdx)(set of exu's wb) 29539c59369SXuan Hu 29639c59369SXuan Hu /** 29739c59369SXuan Hu * Get [[PregWB]] of this IssueBlock 29839c59369SXuan Hu * @return set of [[PregWB]] of [[ExeUnit]] 29939c59369SXuan Hu */ 30039c59369SXuan Hu def getWbCfgs: Seq[Set[PregWB]] = { 301730cfbc0SXuan Hu exuBlockParams.map(exu => exu.wbPortConfigs.toSet) 302730cfbc0SXuan Hu } 303730cfbc0SXuan Hu 304730cfbc0SXuan Hu def canAccept(fuType: UInt): Bool = { 305730cfbc0SXuan Hu Cat(getFuCfgs.map(_.fuType.U === fuType)).orR 306730cfbc0SXuan Hu } 307730cfbc0SXuan Hu 308dd473fffSXuan Hu def bindBackendParam(param: BackendParams): Unit = { 309dd473fffSXuan Hu backendParam = param 310dd473fffSXuan Hu } 311dd473fffSXuan Hu 312acf41503Ssinsanction def wakeUpSourceExuIdx: Seq[Int] = { 313acf41503Ssinsanction wakeUpInExuSources.map(x => backendParam.getExuIdx(x.name)) 314acf41503Ssinsanction } 315acf41503Ssinsanction 316730cfbc0SXuan Hu def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = { 317730cfbc0SXuan Hu MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle))) 318730cfbc0SXuan Hu } 319730cfbc0SXuan Hu 320730cfbc0SXuan Hu def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = { 321670870b3SXuan Hu MixedVec(this.exuParams.map(x => DecoupledIO(x.genExuOutputBundle))) 322730cfbc0SXuan Hu } 323730cfbc0SXuan Hu 324730cfbc0SXuan Hu def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = { 325670870b3SXuan Hu MixedVec(this.exuParams.map(x => ValidIO(x.genExuOutputBundle))) 326730cfbc0SXuan Hu } 327730cfbc0SXuan Hu 3285d2b9cadSXuan Hu def genExuBypassValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuBypassBundle]] = { 329670870b3SXuan Hu MixedVec(this.exuParams.filterNot(_.fakeUnit).map(x => ValidIO(x.genExuBypassBundle))) 3305d2b9cadSXuan Hu } 3315d2b9cadSXuan Hu 332730cfbc0SXuan Hu def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = { 333670870b3SXuan Hu MixedVec(exuBlockParams.filterNot(_.fakeUnit).map(x => DecoupledIO(new IssueQueueIssueBundle(this, x)))) 334730cfbc0SXuan Hu } 335730cfbc0SXuan Hu 336ec49b127Ssinsanction def genWBWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = { 337c0be7f33SXuan Hu val intBundle: Seq[ValidIO[IssueQueueWBWakeUpBundle]] = schdType match { 338f39a61a1SzhanglyGit case IntScheduler() | MemScheduler() => needWakeupFromIntWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 339c0be7f33SXuan Hu case _ => Seq() 340c0be7f33SXuan Hu } 34160f0c5aeSxiaofeibao val fpBundle = schdType match { 34260f0c5aeSxiaofeibao case FpScheduler() | MemScheduler() => needWakeupFromFpWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 34360f0c5aeSxiaofeibao case _ => Seq() 34460f0c5aeSxiaofeibao } 345c0be7f33SXuan Hu val vfBundle = schdType match { 346f39a61a1SzhanglyGit case VfScheduler() | MemScheduler() => needWakeupFromVfWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 347c0be7f33SXuan Hu case _ => Seq() 348c0be7f33SXuan Hu } 3498dd32220Ssinsanction val v0Bundle = schdType match { 3508dd32220Ssinsanction case VfScheduler() | MemScheduler() => needWakeupFromV0WBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 3518dd32220Ssinsanction case _ => Seq() 3528dd32220Ssinsanction } 3538dd32220Ssinsanction val vlBundle = schdType match { 3548dd32220Ssinsanction case VfScheduler() | MemScheduler() => needWakeupFromVlWBPort.map(x => ValidIO(new IssueQueueWBWakeUpBundle(x._2.map(_.exuIdx), backendParam))).toSeq 3558dd32220Ssinsanction case _ => Seq() 3568dd32220Ssinsanction } 3578dd32220Ssinsanction MixedVec(intBundle ++ fpBundle ++ vfBundle ++ v0Bundle ++ vlBundle) 358bf35baadSXuan Hu } 359bf35baadSXuan Hu 360c0be7f33SXuan Hu def genIQWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 3614c5a0d77Sxiaofeibao-xjtu MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueIQWakeUpBundle(x.exuIdx, backendParam, x.copyWakeupOut, x.copyNum)))) 362c0be7f33SXuan Hu } 363c0be7f33SXuan Hu 364c0be7f33SXuan Hu def genIQWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = { 365c0be7f33SXuan Hu MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueIQWakeUpBundle(backendParam.getExuIdx(x.name), backendParam)))) 366c0be7f33SXuan Hu } 367c0be7f33SXuan Hu 368730cfbc0SXuan Hu def genOGRespBundle(implicit p: Parameters) = { 369730cfbc0SXuan Hu implicit val issueBlockParams = this 370730cfbc0SXuan Hu MixedVec(exuBlockParams.map(_ => new OGRespBundle)) 371730cfbc0SXuan Hu } 372730cfbc0SXuan Hu 373c38df446SzhanglyGit def genOG2RespBundle(implicit p: Parameters) = { 374c38df446SzhanglyGit implicit val issueBlockParams = this 375c38df446SzhanglyGit MixedVec(exuBlockParams.map(_ => new Valid(new EntryDeqRespBundle))) 376c38df446SzhanglyGit } 377c38df446SzhanglyGit 378dd970561SzhanglyGit def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = { 3798d29ec32Sczw implicit val issueBlockParams = this 380dd970561SzhanglyGit MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x))) 3818d29ec32Sczw } 3828d29ec32Sczw 3832e0a7dc5Sfdy def genWbFuBusyTableReadBundle()(implicit p: Parameters) = { 3848d29ec32Sczw implicit val issueBlockParams = this 3852e0a7dc5Sfdy MixedVec(exuBlockParams.map{ x => 3862e0a7dc5Sfdy new WbFuBusyTableReadBundle(x) 3872e0a7dc5Sfdy }) 3882e0a7dc5Sfdy } 3892e0a7dc5Sfdy 3902e0a7dc5Sfdy def genWbConflictBundle()(implicit p: Parameters) = { 3912e0a7dc5Sfdy implicit val issueBlockParams = this 3922e0a7dc5Sfdy MixedVec(exuBlockParams.map { x => 3932e0a7dc5Sfdy new WbConflictBundle(x) 3942e0a7dc5Sfdy }) 3958d29ec32Sczw } 3968d29ec32Sczw 397730cfbc0SXuan Hu def getIQName = { 398730cfbc0SXuan Hu "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 399730cfbc0SXuan Hu } 4000721d1aaSXuan Hu 4010721d1aaSXuan Hu def getEntryName = { 4020721d1aaSXuan Hu "Entries" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _) 4030721d1aaSXuan Hu } 404730cfbc0SXuan Hu} 405