xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision d91483a658064c7276ee0181b0c527a3e2a7d2ee)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
4730cfbc0SXuan Huimport chisel3.util._
5730cfbc0SXuan Huimport chisel3._
6730cfbc0SXuan Huimport xiangshan.backend.Bundles.{ExuInput, ExuOutput, IssueQueueIssueBundle, OGRespBundle}
7730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig.WbConfig
8730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
9730cfbc0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
10730cfbc0SXuan Hu
11730cfbc0SXuan Hucase class IssueBlockParams(
12730cfbc0SXuan Hu  // top down
13730cfbc0SXuan Hu  exuBlockParams     : Seq[ExeUnitParams],
14730cfbc0SXuan Hu  numEntries         : Int,
15730cfbc0SXuan Hu  pregBits           : Int,
16730cfbc0SXuan Hu  numWakeupFromWB    : Int,
17730cfbc0SXuan Hu  numDeqOutside      : Int = 0,
18730cfbc0SXuan Hu  numWakeupFromOthers: Int = 0,
19730cfbc0SXuan Hu  XLEN               : Int = 64,
20730cfbc0SXuan Hu  VLEN               : Int = 128,
21730cfbc0SXuan Hu  vaddrBits          : Int = 39,
22730cfbc0SXuan Hu  // calculate in scheduler
23730cfbc0SXuan Hu  var numEnq         : Int = 0,
24730cfbc0SXuan Hu  var numWakeupFromIQ: Int = 0,
25730cfbc0SXuan Hu)(
26730cfbc0SXuan Hu  implicit
27730cfbc0SXuan Hu  // top down
28730cfbc0SXuan Hu  val schdType: SchedulerType,
29730cfbc0SXuan Hu) {
30730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
31730cfbc0SXuan Hu
32730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
33730cfbc0SXuan Hu
34730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
35730cfbc0SXuan Hu
36730cfbc0SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && StdCnt == 0
37730cfbc0SXuan Hu
38730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
39730cfbc0SXuan Hu
40730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
41730cfbc0SXuan Hu
42730cfbc0SXuan Hu  def numExu: Int = exuBlockParams.length
43730cfbc0SXuan Hu
44730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
45730cfbc0SXuan Hu
46730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
49730cfbc0SXuan Hu
50730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
51730cfbc0SXuan Hu
52730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
53730cfbc0SXuan Hu
54730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
55730cfbc0SXuan Hu
56730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
57730cfbc0SXuan Hu
58730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
59730cfbc0SXuan Hu
60730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
61730cfbc0SXuan Hu
62730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
63730cfbc0SXuan Hu
64730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
65730cfbc0SXuan Hu
66730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
67730cfbc0SXuan Hu
68730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
69730cfbc0SXuan Hu
70730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
71730cfbc0SXuan Hu
72730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
73730cfbc0SXuan Hu
74730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
75730cfbc0SXuan Hu
76730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
77730cfbc0SXuan Hu
78730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
79730cfbc0SXuan Hu
80730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
81730cfbc0SXuan Hu
82730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
83730cfbc0SXuan Hu
84730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
85730cfbc0SXuan Hu
86730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
87730cfbc0SXuan Hu
88730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
89730cfbc0SXuan Hu
90730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
91730cfbc0SXuan Hu
92730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
93730cfbc0SXuan Hu
94730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
95730cfbc0SXuan Hu
96730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
97730cfbc0SXuan Hu
98730cfbc0SXuan Hu  def numRegSrcMax: Int = numIntSrc max numFpSrc max numVecSrc
99730cfbc0SXuan Hu
100730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
101730cfbc0SXuan Hu
102730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
103730cfbc0SXuan Hu
104730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
105730cfbc0SXuan Hu
106730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
107730cfbc0SXuan Hu
108730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
109730cfbc0SXuan Hu
110730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
111730cfbc0SXuan Hu
112730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
113730cfbc0SXuan Hu
114730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
115730cfbc0SXuan Hu
116730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
117730cfbc0SXuan Hu
118730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
119730cfbc0SXuan Hu
120730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
121730cfbc0SXuan Hu
122*d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
123730cfbc0SXuan Hu
124730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
125730cfbc0SXuan Hu
126730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
127730cfbc0SXuan Hu
128730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
129730cfbc0SXuan Hu
130730cfbc0SXuan Hu  def LduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "ldu")).sum
131730cfbc0SXuan Hu
132730cfbc0SXuan Hu  def StaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "sta")).sum
133730cfbc0SXuan Hu
134730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
135730cfbc0SXuan Hu
136730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
137730cfbc0SXuan Hu
138730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
139730cfbc0SXuan Hu
140730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
141730cfbc0SXuan Hu
142730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
143730cfbc0SXuan Hu
144730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
145730cfbc0SXuan Hu
146730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
147730cfbc0SXuan Hu
148730cfbc0SXuan Hu  def numAllWakeUp = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
149730cfbc0SXuan Hu
150730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
151730cfbc0SXuan Hu
152730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
153730cfbc0SXuan Hu  def getWbCfgs: Seq[Set[WbConfig]] = {
154730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
155730cfbc0SXuan Hu  }
156730cfbc0SXuan Hu
157730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
158730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
159730cfbc0SXuan Hu  }
160730cfbc0SXuan Hu
161730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
162730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
163730cfbc0SXuan Hu  }
164730cfbc0SXuan Hu
165730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
166730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuOutputBundle)))
167730cfbc0SXuan Hu  }
168730cfbc0SXuan Hu
169730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
170730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuOutputBundle)))
171730cfbc0SXuan Hu  }
172730cfbc0SXuan Hu
173730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
174730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(x => DecoupledIO(new IssueQueueIssueBundle(this, x, pregBits, vaddrBits))))
175730cfbc0SXuan Hu  }
176730cfbc0SXuan Hu
177730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
178730cfbc0SXuan Hu    implicit val issueBlockParams = this
179730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
180730cfbc0SXuan Hu  }
181730cfbc0SXuan Hu
182730cfbc0SXuan Hu  def getIQName = {
183730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
184730cfbc0SXuan Hu  }
185730cfbc0SXuan Hu}
186