xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueBlockParams.scala (revision bf35baadc696c036c1c015fd05dc490255f3e71f)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters
4730cfbc0SXuan Huimport chisel3.util._
5730cfbc0SXuan Huimport chisel3._
6*bf35baadSXuan Huimport xiangshan.backend.Bundles.{ExuInput, ExuOutput, IssueQueueIssueBundle, IssueQueueWakeUpBundle, OGRespBundle, WbConflictBundle, WbFuBusyTableReadBundle, WbFuBusyTableWriteBundle}
7*bf35baadSXuan Huimport xiangshan.backend.datapath.{WakeUpConfig, WakeUpSource}
8730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig.WbConfig
9730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
10730cfbc0SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
11*bf35baadSXuan Huimport utils.SeqUtils
12730cfbc0SXuan Hu
13730cfbc0SXuan Hucase class IssueBlockParams(
14730cfbc0SXuan Hu  // top down
15730cfbc0SXuan Hu  exuBlockParams     : Seq[ExeUnitParams],
16730cfbc0SXuan Hu  numEntries         : Int,
17730cfbc0SXuan Hu  pregBits           : Int,
18730cfbc0SXuan Hu  numWakeupFromWB    : Int,
19*bf35baadSXuan Hu  numEnq             : Int,
20730cfbc0SXuan Hu  numDeqOutside      : Int = 0,
21730cfbc0SXuan Hu  numWakeupFromOthers: Int = 0,
22730cfbc0SXuan Hu  XLEN               : Int = 64,
23730cfbc0SXuan Hu  VLEN               : Int = 128,
24730cfbc0SXuan Hu  vaddrBits          : Int = 39,
25730cfbc0SXuan Hu  // calculate in scheduler
269b258a00Sxgkiri  var idxInSchBlk    : Int = 0,
27730cfbc0SXuan Hu)(
28730cfbc0SXuan Hu  implicit
29730cfbc0SXuan Hu  val schdType: SchedulerType,
30730cfbc0SXuan Hu) {
319b258a00Sxgkiri  def updateIdx(idx: Int): Unit = {
329b258a00Sxgkiri    this.idxInSchBlk = idx
339b258a00Sxgkiri  }
349b258a00Sxgkiri
35730cfbc0SXuan Hu  def inMemSchd: Boolean = schdType == MemScheduler()
36730cfbc0SXuan Hu
37730cfbc0SXuan Hu  def inIntSchd: Boolean = schdType == IntScheduler()
38730cfbc0SXuan Hu
39730cfbc0SXuan Hu  def inVfSchd: Boolean = schdType == VfScheduler()
40730cfbc0SXuan Hu
41730cfbc0SXuan Hu  def isMemAddrIQ: Boolean = inMemSchd && StdCnt == 0
42730cfbc0SXuan Hu
43730cfbc0SXuan Hu  def isLdAddrIQ: Boolean = inMemSchd && LduCnt > 0
44730cfbc0SXuan Hu
45730cfbc0SXuan Hu  def isStAddrIQ: Boolean = inMemSchd && StaCnt > 0
46730cfbc0SXuan Hu
47730cfbc0SXuan Hu  def numExu: Int = exuBlockParams.length
48730cfbc0SXuan Hu
49730cfbc0SXuan Hu  def numIntSrc: Int = exuBlockParams.map(_.numIntSrc).max
50730cfbc0SXuan Hu
51730cfbc0SXuan Hu  def numFpSrc: Int = exuBlockParams.map(_.numFpSrc).max
52730cfbc0SXuan Hu
53730cfbc0SXuan Hu  def numVecSrc: Int = exuBlockParams.map(_.numVecSrc).max
54730cfbc0SXuan Hu
55730cfbc0SXuan Hu  def numVfSrc: Int = exuBlockParams.map(_.numVfSrc).max
56730cfbc0SXuan Hu
57730cfbc0SXuan Hu  def numRegSrc: Int = exuBlockParams.map(_.numRegSrc).max
58730cfbc0SXuan Hu
59730cfbc0SXuan Hu  def numSrc: Int = exuBlockParams.map(_.numSrc).max
60730cfbc0SXuan Hu
61730cfbc0SXuan Hu  def readIntRf: Boolean = numIntSrc > 0
62730cfbc0SXuan Hu
63730cfbc0SXuan Hu  def readFpRf: Boolean = numFpSrc > 0
64730cfbc0SXuan Hu
65730cfbc0SXuan Hu  def readVecRf: Boolean = numVecSrc > 0
66730cfbc0SXuan Hu
67730cfbc0SXuan Hu  def readVfRf: Boolean = numVfSrc > 0
68730cfbc0SXuan Hu
69730cfbc0SXuan Hu  def writeIntRf: Boolean = exuBlockParams.map(_.writeIntRf).reduce(_ || _)
70730cfbc0SXuan Hu
71730cfbc0SXuan Hu  def writeFpRf: Boolean = exuBlockParams.map(_.writeFpRf).reduce(_ || _)
72730cfbc0SXuan Hu
73730cfbc0SXuan Hu  def writeVecRf: Boolean = exuBlockParams.map(_.writeVecRf).reduce(_ || _)
74730cfbc0SXuan Hu
75730cfbc0SXuan Hu  def exceptionOut: Seq[Int] = exuBlockParams.map(_.exceptionOut).reduce(_ ++ _).distinct.sorted
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  def hasLoadError: Boolean = exuBlockParams.map(_.hasLoadError).reduce(_ || _)
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  def flushPipe: Boolean = exuBlockParams.map(_.flushPipe).reduce(_ || _)
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  def replayInst: Boolean = exuBlockParams.map(_.replayInst).reduce(_ || _)
82730cfbc0SXuan Hu
83730cfbc0SXuan Hu  def trigger: Boolean = exuBlockParams.map(_.trigger).reduce(_ || _)
84730cfbc0SXuan Hu
85730cfbc0SXuan Hu  def needExceptionGen: Boolean = exceptionOut.nonEmpty || flushPipe || replayInst || trigger
86730cfbc0SXuan Hu
87730cfbc0SXuan Hu  def needPc: Boolean = JmpCnt + BrhCnt + FenceCnt > 0
88730cfbc0SXuan Hu
89730cfbc0SXuan Hu  def needSrcFrm: Boolean = exuBlockParams.map(_.needSrcFrm).reduce(_ || _)
90730cfbc0SXuan Hu
91730cfbc0SXuan Hu  def numPcReadPort: Int = (if (needPc) 1 else 0) * numEnq
92730cfbc0SXuan Hu
93730cfbc0SXuan Hu  def numWriteIntRf: Int = exuBlockParams.count(_.writeIntRf)
94730cfbc0SXuan Hu
95730cfbc0SXuan Hu  def numWriteFpRf: Int = exuBlockParams.count(_.writeFpRf)
96730cfbc0SXuan Hu
97730cfbc0SXuan Hu  def numWriteVecRf: Int = exuBlockParams.count(_.writeVecRf)
98730cfbc0SXuan Hu
99730cfbc0SXuan Hu  def numWriteVfRf: Int = exuBlockParams.count(_.writeVfRf)
100730cfbc0SXuan Hu
101730cfbc0SXuan Hu  def numNoDataWB: Int = exuBlockParams.count(_.hasNoDataWB)
102730cfbc0SXuan Hu
103730cfbc0SXuan Hu  def dataBitsMax: Int = if (numVecSrc > 0) VLEN else XLEN
104730cfbc0SXuan Hu
105730cfbc0SXuan Hu  def numDeq: Int = numDeqOutside + exuBlockParams.length
106730cfbc0SXuan Hu
107730cfbc0SXuan Hu  def JmpCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.jmp)).sum
108730cfbc0SXuan Hu
109730cfbc0SXuan Hu  def BrhCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.brh)).sum
110730cfbc0SXuan Hu
111730cfbc0SXuan Hu  def I2fCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.i2f)).sum
112730cfbc0SXuan Hu
113730cfbc0SXuan Hu  def CsrCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.csr)).sum
114730cfbc0SXuan Hu
115730cfbc0SXuan Hu  def AluCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.alu)).sum
116730cfbc0SXuan Hu
117730cfbc0SXuan Hu  def MulCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mul)).sum
118730cfbc0SXuan Hu
119730cfbc0SXuan Hu  def DivCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.div)).sum
120730cfbc0SXuan Hu
121730cfbc0SXuan Hu  def FenceCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fence)).sum
122730cfbc0SXuan Hu
123730cfbc0SXuan Hu  def BkuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.bku)).sum
124730cfbc0SXuan Hu
125d91483a6Sfdy  def VsetCnt: Int = exuBlockParams.map(_.fuConfigs.count(x => x.fuType == FuType.vsetiwi || x.fuType == FuType.vsetiwf || x.fuType == FuType.vsetfwf)).sum
126730cfbc0SXuan Hu
127730cfbc0SXuan Hu  def FmacCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmac)).sum
128730cfbc0SXuan Hu
129730cfbc0SXuan Hu  def FmiscCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fmisc)).sum
130730cfbc0SXuan Hu
131730cfbc0SXuan Hu  def fDivSqrtCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.fDivSqrt)).sum
132730cfbc0SXuan Hu
133730cfbc0SXuan Hu  def LduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "ldu")).sum
134730cfbc0SXuan Hu
135730cfbc0SXuan Hu  def StaCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "sta")).sum
136730cfbc0SXuan Hu
137730cfbc0SXuan Hu  def MouCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.mou)).sum
138730cfbc0SXuan Hu
139730cfbc0SXuan Hu  def StdCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.name == "std")).sum
140730cfbc0SXuan Hu
141730cfbc0SXuan Hu  def VipuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vipu)).sum
142730cfbc0SXuan Hu
143730cfbc0SXuan Hu  def VfpuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vfpu)).sum
144730cfbc0SXuan Hu
145730cfbc0SXuan Hu  def VlduCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vldu)).sum
146730cfbc0SXuan Hu
147730cfbc0SXuan Hu  def VstuCnt: Int = exuBlockParams.map(_.fuConfigs.count(_.fuType == FuType.vstu)).sum
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  def numRedirect: Int = exuBlockParams.count(_.hasRedirect)
150730cfbc0SXuan Hu
151*bf35baadSXuan Hu  def iqWakeUpSourcePairs: Seq[WakeUpConfig] = exuBlockParams.flatMap(_.iqWakeUpSourcePairs)
152*bf35baadSXuan Hu
153*bf35baadSXuan Hu  /** Get exu source wake up
154*bf35baadSXuan Hu    * @todo replace with
155*bf35baadSXuan Hu    *       exuBlockParams
156*bf35baadSXuan Hu    *       .flatMap(_.iqWakeUpSinkPairs)
157*bf35baadSXuan Hu    *       .map(_.source)
158*bf35baadSXuan Hu    *       .distinctBy(_.name)
159*bf35baadSXuan Hu    *       when xiangshan is updated to 2.13.11
160*bf35baadSXuan Hu    */
161*bf35baadSXuan Hu  def wakeUpInExuSources: Seq[WakeUpSource] = {
162*bf35baadSXuan Hu    SeqUtils.distinctBy(
163*bf35baadSXuan Hu      exuBlockParams
164*bf35baadSXuan Hu        .flatMap(_.iqWakeUpSinkPairs)
165*bf35baadSXuan Hu        .map(_.source)
166*bf35baadSXuan Hu    )(_.name)
167*bf35baadSXuan Hu  }
168*bf35baadSXuan Hu
169*bf35baadSXuan Hu  def wakeUpOutExuSources: Seq[WakeUpSource] = {
170*bf35baadSXuan Hu    SeqUtils.distinctBy(
171*bf35baadSXuan Hu      exuBlockParams
172*bf35baadSXuan Hu        .flatMap(_.iqWakeUpSourcePairs)
173*bf35baadSXuan Hu        .map(_.source)
174*bf35baadSXuan Hu    )(_.name)
175*bf35baadSXuan Hu  }
176*bf35baadSXuan Hu
177*bf35baadSXuan Hu  def wakeUpToExuSinks = exuBlockParams
178*bf35baadSXuan Hu    .flatMap(_.iqWakeUpSourcePairs)
179*bf35baadSXuan Hu    .map(_.sink).distinct
180*bf35baadSXuan Hu
181*bf35baadSXuan Hu  def numWakeupFromIQ: Int = wakeUpInExuSources.size
182*bf35baadSXuan Hu
183*bf35baadSXuan Hu  def numAllWakeUp: Int = numWakeupFromWB + numWakeupFromIQ + numWakeupFromOthers
184730cfbc0SXuan Hu
185730cfbc0SXuan Hu  def getFuCfgs: Seq[FuConfig] = exuBlockParams.flatMap(_.fuConfigs).distinct
186730cfbc0SXuan Hu
187730cfbc0SXuan Hu  // cfgs(exuIdx)(set of exu's wb)
188730cfbc0SXuan Hu  def getWbCfgs: Seq[Set[WbConfig]] = {
189730cfbc0SXuan Hu    exuBlockParams.map(exu => exu.wbPortConfigs.toSet)
190730cfbc0SXuan Hu  }
191730cfbc0SXuan Hu
192730cfbc0SXuan Hu  def canAccept(fuType: UInt): Bool = {
193730cfbc0SXuan Hu    Cat(getFuCfgs.map(_.fuType.U === fuType)).orR
194730cfbc0SXuan Hu  }
195730cfbc0SXuan Hu
196730cfbc0SXuan Hu  def genExuInputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuInput]] = {
197730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuInputBundle)))
198730cfbc0SXuan Hu  }
199730cfbc0SXuan Hu
200730cfbc0SXuan Hu  def genExuOutputDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[ExuOutput]] = {
201730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => DecoupledIO(x.genExuOutputBundle)))
202730cfbc0SXuan Hu  }
203730cfbc0SXuan Hu
204730cfbc0SXuan Hu  def genExuOutputValidBundle(implicit p: Parameters): MixedVec[ValidIO[ExuOutput]] = {
205730cfbc0SXuan Hu    MixedVec(this.exuBlockParams.map(x => ValidIO(x.genExuOutputBundle)))
206730cfbc0SXuan Hu  }
207730cfbc0SXuan Hu
208730cfbc0SXuan Hu  def genIssueDecoupledBundle(implicit p: Parameters): MixedVec[DecoupledIO[IssueQueueIssueBundle]] = {
209730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(x => DecoupledIO(new IssueQueueIssueBundle(this, x, pregBits, vaddrBits))))
210730cfbc0SXuan Hu  }
211730cfbc0SXuan Hu
212*bf35baadSXuan Hu  def genWakeUpSourceValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWakeUpBundle]] = {
213*bf35baadSXuan Hu    MixedVec(exuBlockParams.map(x => ValidIO(new IssueQueueWakeUpBundle(x.name))))
214*bf35baadSXuan Hu  }
215*bf35baadSXuan Hu
216*bf35baadSXuan Hu  def genWakeUpSinkValidBundle(implicit p: Parameters): MixedVec[ValidIO[IssueQueueWakeUpBundle]] = {
217*bf35baadSXuan Hu    MixedVec(this.wakeUpInExuSources.map(x => ValidIO(new IssueQueueWakeUpBundle(x.name))))
218*bf35baadSXuan Hu  }
219*bf35baadSXuan Hu
220730cfbc0SXuan Hu  def genOGRespBundle(implicit p: Parameters) = {
221730cfbc0SXuan Hu    implicit val issueBlockParams = this
222730cfbc0SXuan Hu    MixedVec(exuBlockParams.map(_ => new OGRespBundle))
223730cfbc0SXuan Hu  }
224730cfbc0SXuan Hu
225dd970561SzhanglyGit  def genWbFuBusyTableWriteBundle()(implicit p: Parameters) = {
2268d29ec32Sczw    implicit val issueBlockParams = this
227dd970561SzhanglyGit    MixedVec(exuBlockParams.map(x => new WbFuBusyTableWriteBundle(x)))
2288d29ec32Sczw  }
2298d29ec32Sczw
2302e0a7dc5Sfdy  def genWbFuBusyTableReadBundle()(implicit p: Parameters) = {
2318d29ec32Sczw    implicit val issueBlockParams = this
2322e0a7dc5Sfdy    MixedVec(exuBlockParams.map{ x =>
2332e0a7dc5Sfdy      new WbFuBusyTableReadBundle(x)
2342e0a7dc5Sfdy    })
2352e0a7dc5Sfdy  }
2362e0a7dc5Sfdy
2372e0a7dc5Sfdy  def genWbConflictBundle()(implicit p: Parameters) = {
2382e0a7dc5Sfdy    implicit val issueBlockParams = this
2392e0a7dc5Sfdy    MixedVec(exuBlockParams.map { x =>
2402e0a7dc5Sfdy      new WbConflictBundle(x)
2412e0a7dc5Sfdy    })
2428d29ec32Sczw  }
2438d29ec32Sczw
244730cfbc0SXuan Hu  def getIQName = {
245730cfbc0SXuan Hu    "IssueQueue" ++ getFuCfgs.map(_.name).distinct.map(_.capitalize).reduce(_ ++ _)
246730cfbc0SXuan Hu  }
247730cfbc0SXuan Hu}
248